

# Low-Voltage H-Bridge IC With LDO Voltage Regulator

#### **FEATURES**

- H-Bridge Motor Driver
  - Drives a DC Motor, One Winding of a Stepper Motor, or Other Loads
  - Low MOSFET On-Resistance: 45 mΩ per FET
- 5-A Continuous 8-A Peak-Drive Current
- Internal Current Sensing With Current Sense Output
- 2 to 5.5-V Operating Supply Voltage Range
- Overvoltage and Undervoltage Lockout
- Low-Power Sleep Mode
- 100-mA Isolated Low-Dropout (LDO) Voltage Regulator
- 24-Pin QFN Package
- 24-Pin HTSSOP Package

#### **APPLICATIONS**

- Battery-Operated Applications With High Startup Torque, such as:
  - Personal Hygiene (Electric Toothbrushes, Shavers)
  - Toys
  - RC Helicopters and Cars
  - Robotics

#### **DESCRIPTION**

The DRV8850 device provides a motor driver plus LDO voltage regulator solution for consumer products, toys, and other low-voltage or battery-powered motion-control applications. The device has one H-bridge driver to drive a DC motor, a voice-coil actuator, one winding of a stepper motor, a solenoid, or other devices. The output driver block consists of N-channel power MOSFETs configured as an H-bridge to drive the load. An internal charge pump generates the needed gate-drive voltages.

The DRV8850 device supplies up to 5 A of continuous output current (with proper PCB heat sinking) and up to 8-A peak current. It operates on a supply voltage from 2.0 to 5.5 V.

A low-dropout linear voltage regulator is integrated with the motor driver to supply power to microcontrollers or other circuits. The LDO voltage regulator can be active in device sleep mode, so that the driver may be shut down without removing power to any devices powered by the LDO voltage regulator.

Internal shutdown functions provide overcurrent, short-circuit, undervoltage, overvoltage, and overtemperature protection. In addition, the device also has a built-in current sensing for accurate current measurement.

The DRV8850 device is packaged in a 24-pin HTSSOP (7.7 mm  $\times$  4.4 mm) or QFN (3.5-mm  $\times$  5.5-mm) package with PowerPAD<sup>TM</sup> (Eco-friendly: RoHS and no Sb/Br).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **FUNCTIONAL BLOCK DIAGRAM**





#### **DEVICE INFORMATION**



# DRV8850PWP (HTSSOP) PACKAGE (TOP VIEW)



Copyright © 2013–2014, Texas Instruments Incorporated



#### **Table 1. Terminal Functions**

|        | PIN                    | (4)                | DESCRIPTION            |                                                                                                                                                                              |  |  |  |  |  |
|--------|------------------------|--------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME   | NO.                    | I/O <sup>(1)</sup> |                        |                                                                                                                                                                              |  |  |  |  |  |
|        | POWER AND GROUND       |                    |                        |                                                                                                                                                                              |  |  |  |  |  |
| GND    | 1, 12, 13, 24,<br>PPAD | -                  | Device ground          |                                                                                                                                                                              |  |  |  |  |  |
| LDOOUT | 15                     | -                  | LDO regulator output   | Bypass to GND with a 2.2-µF 6.3-V ceramic capacitor                                                                                                                          |  |  |  |  |  |
| VCC    | 21, 22, 23             | _                  | Device supply          | Bypass to GND with 0.1-µF and 10-µF 6.3-V ceramic capacitors                                                                                                                 |  |  |  |  |  |
| VCP    | 17                     | -                  | Charge pump            | Connect a 0.1-µF 6.3-V ceramic capacitor to VCC                                                                                                                              |  |  |  |  |  |
|        |                        |                    |                        | CONTROL                                                                                                                                                                      |  |  |  |  |  |
| LDOEN  | 10                     | I                  | LDO regulator enable   | Logic low disables LDO regulator<br>Logic high enables LDO regulator<br>Internal pulldown resistor                                                                           |  |  |  |  |  |
| LDOFB  | 14                     | I                  | LDO regulator feedback | Resistor divider from LDOOUT sets LDO output voltage May be connected to LDOIN to enable LDO                                                                                 |  |  |  |  |  |
| IN1H   | 5                      | I                  | Input 1 HS FET enable  | Active high enables HS FET for output 1 Internal pulldown resistor                                                                                                           |  |  |  |  |  |
| IN1L   | 6                      | I                  | Input 1 LS FET enable  | Active high enables LS FET for output 1 Internal pulldown resistor                                                                                                           |  |  |  |  |  |
| IN2H   | 7                      | I                  | Input 2 HS FET enable  | Active high enables HS FET for output 2 Internal pulldown resistor                                                                                                           |  |  |  |  |  |
| IN2L   | 8                      | I                  | Input 2 LS FET enable  | Active high enables LS FET for output 2 Internal pulldown resistor                                                                                                           |  |  |  |  |  |
| nSLEEP | 9                      | 1                  | Sleep mode input       | Logic low puts device in low-power sleep mode Logic high for typical operation Internal pulldown resistor                                                                    |  |  |  |  |  |
| SR     | 11                     | Ю                  | Slew rate control      | Resistor to ground sets output slew rate                                                                                                                                     |  |  |  |  |  |
|        |                        |                    |                        | OUTPUT                                                                                                                                                                       |  |  |  |  |  |
| OUT1   | 2, 3, 4                | 0                  | Output 1               | Connect to motor winding                                                                                                                                                     |  |  |  |  |  |
| OUT2   | 18, 19, 20             | 0                  | Output 2               | Connect to motor winding                                                                                                                                                     |  |  |  |  |  |
| VPROPI | 16                     | 0                  | Current sense output   | Output current is proportional to H-bridge current. 1 k $\Omega$ , 1% resistor to GND for 2-A max current with VCC at 2 V. See text for equation if more current is required |  |  |  |  |  |

<sup>(1)</sup> Directions: I = input, O = output, OZ = 3-state output, OD = open-drain output, IO = input or output

#### **Table 2. External Components**

|        |            |                        | •                                                                                                                                                                          |  |  |  |  |
|--------|------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Р      | IN         | DESCRIPTION            |                                                                                                                                                                            |  |  |  |  |
| NAME   | NO.        |                        | DESCRIPTION                                                                                                                                                                |  |  |  |  |
| LDOFB  | 14         | LDO regulator feedback | Resistor divider from LDOUT sets LDO output voltage.                                                                                                                       |  |  |  |  |
| LDOOUT | 15         | LDO regulator output   | Bypass to GND with a 2.2-µF 6.3-V ceramic capacitor.                                                                                                                       |  |  |  |  |
| SR     | 11         | Slew rate control      | Resistor to ground sets output slew rate GND to 2.4 $M\Omega$ .                                                                                                            |  |  |  |  |
| VCC    | 21, 22, 23 | Device supply          | Bypass to GND with 0.1-μF and 10-μF 6.3-V ceramic capacitors.                                                                                                              |  |  |  |  |
| VCP    | 17         | Charge pump            | Connect a 0.1-µF 6.3-V ceramic capacitor to VCC                                                                                                                            |  |  |  |  |
| VPROPI | 16         | Current sense output   | Output current is proportional to H-bridge current. 1 k $\Omega$ , 1% resistor to GND for 2-A max current with VCC at 2 V. See Equation 1 for if more current is required. |  |  |  |  |

Product Folder Links: DRV8850



# Absolute Maximum Ratings(1)(2)

over operating free-air temperature range (unless otherwise noted)

|                                          |                                      | MIN                | TYP MAX | UNIT |
|------------------------------------------|--------------------------------------|--------------------|---------|------|
| VCC                                      | Power supply voltage range           | -0.3               | 7       | V    |
| VCP                                      | Charge pump                          | -0.3               | VCC + 7 |      |
| LDOEN, IN1H, IN1L, IN2H,<br>IN2L, nSLEEP | Digital pin voltage range            | -0.5               | 7       |      |
| OUT1, OUT2, SR, LDOUT,<br>LDOFB, VPROPI  | Other pins                           | -0.3               | 7       |      |
| OUT1, OUT2                               | Peak motor drive output current      | Internally Limited |         | Α    |
| LDOOUT                                   | LDO output current                   | Internally Limited |         |      |
| TJ                                       | Operating junction temperature range | -40                | 150     | °C   |
| T <sub>STG</sub>                         | Storage temperature range            | -60                | 150     |      |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

#### **Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   | MIN | NOM MAX         | UNIT |
|------------------|---------------------------------------------------|-----|-----------------|------|
| $V_{CC}$         | Device power supply voltage range                 | 2.0 | 5.5             | V    |
| I <sub>OUT</sub> | H-bridge continuous output current <sup>(1)</sup> | 0   | 5               | А    |
| I <sub>OUT</sub> | H-bridge peak output current (1)                  | 0   | 8               | А    |
| f <sub>PWM</sub> | Externally applied PWM frequency                  | 0   | 50              | kHz  |
| V <sub>IN</sub>  | Logic level input voltage                         | 0   | V <sub>CC</sub> | V    |
| T <sub>A</sub>   | Ambient temperature                               | -40 | 85              | °C   |

<sup>(1)</sup> Power dissipation and thermal limits must be observed

#### Thermal Information

|                                                                             |                                                           | DRV     |         |      |
|-----------------------------------------------------------------------------|-----------------------------------------------------------|---------|---------|------|
|                                                                             | THERMAL METRIC <sup>(1)</sup>                             | PWP     | RGY     | UNIT |
|                                                                             |                                                           | 24 PINS | 24 PINS |      |
| $\theta_{JA}$                                                               | Junction-to-ambient thermal resistance <sup>(2)</sup>     | 43.8    | 39.1    |      |
| $\theta_{JCtop}$                                                            | Junction-to-case (top) thermal resistance (3)             | 24.6    | 41.1    |      |
| $\theta_{JB}$                                                               | Junction-to-board thermal resistance (4)                  | 22.7    | 15.0    | °C/W |
| ΨЈТ                                                                         | Junction-to-top characterization parameter <sup>(5)</sup> | 0.7     | 0.6     | C/VV |
| Ψ <sub>JB</sub> Junction-to-board characterization parameter <sup>(6)</sup> |                                                           | 22.5    | 14.9    |      |
| $\theta_{JCbot}$                                                            | Junction-to-case (bottom) thermal resistance (7)          | 4.1     | 3.2     |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: DRV8850

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(2)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

<sup>(3)</sup> The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

<sup>(4)</sup> The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

<sup>(5)</sup> The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

<sup>(6)</sup> The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

<sup>(7)</sup> The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



#### **Electrical Characteristics**

 $T_A = 25$ °C, over recommended operating conditions unless otherwise noted

|                     | PARAMETER                                                                                 | TEST CONDITIONS                                                                                                          | MIN                   | TYP                     | MAX                             | UNIT |
|---------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------|---------------------------------|------|
|                     | . 7                                                                                       | POWER SUPPLIES (VCC)                                                                                                     |                       |                         | III) UX                         | 0    |
| L                   | VCC operating supply current,                                                             | V <sub>CC</sub> = 4.2 V, nSLEEP = LDOEN = V <sub>CC</sub>                                                                |                       | 2.9                     |                                 | mA   |
| Ivcc                | LDO regulator and driver enabled                                                          |                                                                                                                          |                       | 2.9                     |                                 | IIIA |
| I <sub>VCQ1</sub>   | VCC sleep mode supply current                                                             | $V_{CC} = 4.2 \text{ V}, \text{ nSLEEP} = \text{LDOEN} = 0 \text{ V},$<br>INXH = INXL = 0  V                             |                       |                         | 1                               | μΑ   |
| I <sub>VCQ2</sub>   | VCC operating supply current,<br>LDO regulator enabled, driver<br>disabled <sup>(1)</sup> | $V_{CC}$ = 4.2 V, nSLEEP = 0 V, LDOEN = $V_{CC}$ , INXH = INXL = 0 V                                                     |                       | 40                      |                                 | μΑ   |
| I <sub>VCQ3</sub>   | VCC operating supply current LDO voltage regulator disabled, driver enabled               | $V_{CC} = 4.2 \text{ V}, \text{ nSLEEP} = V_{CC}, \text{ LDOEN} = 0 \text{ V}$                                           |                       | 2.9                     |                                 | mA   |
|                     |                                                                                           | V <sub>CC</sub> rising                                                                                                   |                       |                         | 2                               | V    |
| $V_{UVLO}$          | VCC undervoltage lockout voltage                                                          | V <sub>CC</sub> falling                                                                                                  |                       |                         | 1.95                            |      |
|                     |                                                                                           | V <sub>CC</sub> rising                                                                                                   | 5.6                   |                         |                                 | V    |
| $V_{OVLO}$          | VCC overvoltage lockout voltage                                                           | V <sub>CC</sub> falling                                                                                                  | 5.5                   |                         |                                 |      |
|                     | LOGIC-LE                                                                                  | EVEL INPUTS (LDOEN, IN1H, IN1L, IN2H, IN                                                                                 | 2L, nSLEEP)           |                         | l                               |      |
| $V_{IL}$            | Input low voltage                                                                         |                                                                                                                          | 0                     |                         | 0.2 <b>x</b><br>V <sub>CC</sub> | V    |
| V <sub>IH</sub>     | Input high voltage                                                                        |                                                                                                                          | 0.5 × V <sub>CC</sub> |                         | $V_{CC}$                        | V    |
| V <sub>HYS</sub>    | Input hysteresis                                                                          |                                                                                                                          |                       | 0.08 × V <sub>CC</sub>  |                                 | V    |
| I <sub>IL</sub>     | Input low current                                                                         | V <sub>IN</sub> = 0                                                                                                      | -1                    |                         | 1                               | μΑ   |
| I <sub>IH</sub>     | Input high current                                                                        | V <sub>IN</sub> = 3.3 V                                                                                                  |                       |                         | 50                              | μA   |
|                     |                                                                                           | LDOEN                                                                                                                    |                       | 3.5                     |                                 | МΩ   |
| $R_{PD}$            | Pulldown resistance                                                                       | nSLEEP                                                                                                                   |                       | 400                     |                                 | kΩ   |
|                     |                                                                                           | INXH, INXL                                                                                                               |                       | 200                     |                                 | kΩ   |
|                     |                                                                                           | VPROPI OUTPUT (VPROPI)                                                                                                   |                       |                         | L                               |      |
| I <sub>VPROPI</sub> | VPROPI output current                                                                     | $V_{CC}$ = 4.2 V, resistor chosen to keep VPROPI $\leq$ ( $V_{CC}$ – 1 V) / $I_{OUT}$ 500 mA $\leq$ $I_{OUT}$ $\leq$ 5 A |                       | I <sub>OUT</sub> / 2000 |                                 | Α    |
|                     |                                                                                           | H-BRIDGE FETS (OUT1, OUT2)                                                                                               |                       |                         |                                 |      |
| R <sub>DS(ON)</sub> | HS FET on resistance                                                                      | V <sub>CC</sub> = 4.2 V, I <sub>O</sub> = 2 A, T <sub>A</sub> = 25°C                                                     |                       | 35                      |                                 | mΩ   |
|                     | LS FET on resistance                                                                      | V <sub>CC</sub> = 4.2 V, I <sub>O</sub> = 2 A, T <sub>A</sub> = 25°C                                                     |                       | 30                      |                                 | mΩ   |
| I <sub>OFF</sub>    | Off-state leakage current                                                                 | VOUT = 0 V                                                                                                               | -1                    |                         | 1                               | μA   |
| <u> </u>            |                                                                                           | LDO REGULATOR (LDOOUT)                                                                                                   |                       |                         |                                 |      |
| V <sub>FB</sub>     | LDO feedback (reference) voltage                                                          |                                                                                                                          | 0.76                  | 0.8                     | 0.84                            | V    |
|                     |                                                                                           | V <sub>CC</sub> = 4.2 V, IOUT = 100 mA, T <sub>A</sub> = 25°C                                                            |                       | 150                     |                                 | mV   |
| $V_{DO}$            | LDO regulator dropout voltage                                                             | V <sub>CC</sub> = 4.2 V, IOUT = 100 mA, T <sub>A</sub> = 85°C                                                            |                       | 175                     |                                 | mV   |
| $\Delta V_{LINE}$   | LDO line regulation                                                                       | V <sub>CC</sub> from 4.2 to 5.5 V, VOUT = 3.3 V                                                                          | -2.5                  |                         | 2.5                             | %    |
| $\Delta V_{LOAD}$   | LDO load regulation                                                                       | VOUT = 3.3 V, IOUT from 1 to 100 mA                                                                                      | -2.5                  |                         | 2.5                             | %    |
| I <sub>CL</sub>     | LDO output current limit                                                                  | V <sub>CC</sub> = 4.2 V, VOUT = 3.3 V, T <sub>A</sub> ≥ 25°C                                                             | 275                   |                         |                                 | mA   |
|                     | ·                                                                                         | PROTECTION CIRCUITS                                                                                                      |                       |                         | 1                               |      |
| I <sub>OCP</sub>    | Overcurrent protection trip level                                                         | V <sub>CC</sub> = 2.5 to 5.5 V                                                                                           | 9.5                   |                         |                                 | Α    |
| t <sub>OCP</sub>    | Overcurrent protection deglitch time                                                      |                                                                                                                          |                       | 1                       |                                 | μs   |
| t <sub>RETRY</sub>  | Overcurrent retry time                                                                    |                                                                                                                          |                       | 4                       |                                 | ms   |
| t <sub>TSD</sub>    | Thermal shutdown temperature                                                              | Die temperature (rising)                                                                                                 | 150                   | 160                     | 180                             | °C   |
| -                   | Thermal shutdown hysteresis                                                               | Temperature hysteresis                                                                                                   |                       | 50                      |                                 | °C   |

 $<sup>\</sup>hbox{(1)} \quad \hbox{Does not include the current consumption from the feedback resistors.}$ 

Submit Documentation Feedback

Copyright © 2013–2014, Texas Instruments Incorporated



# Timing Requirements<sup>(1)</sup>

 $T_A = 25$ °C, VCC = 4.2 V, RL = 2  $\Omega$ 

| PARAMETER                       |                                                | TEST CO                                | MIN                 | TYP | MAX | UNIT |    |
|---------------------------------|------------------------------------------------|----------------------------------------|---------------------|-----|-----|------|----|
|                                 |                                                | RSR connected to GN                    | D                   |     | 70  |      | ns |
| t <sub>R</sub> , t <sub>F</sub> | Rise and fall time (measured at OUTx)          | RSR = 24 kΩ                            |                     |     | 0.7 |      | μs |
|                                 | (measured at GOTX)                             | RSR = 2.4 MΩ                           |                     |     | 70  |      | μs |
|                                 | Propagation delay                              | RSR connected to GN                    | D                   |     | 500 |      | ns |
| DELAY                           | (measured as time between input edge to output | RSR = 24 kΩ                            |                     |     | 750 |      | ns |
|                                 | change)                                        | RSR = 2.4 MΩ                           |                     | 50  |     | μs   |    |
|                                 |                                                |                                        | RSR short to GND    |     | 400 |      | ns |
|                                 |                                                | Low-side slow decay<br>LS OFF to HS ON | RSR = 24 kΩ         |     | 2.6 |      | μs |
|                                 |                                                | 20 011 10110 014                       | $RSR = 2.4 M\Omega$ |     | 110 |      | μs |
|                                 |                                                | Low-side slow decay<br>HS OFF to LS ON | RSR short to GND    |     | 400 |      | ns |
|                                 |                                                |                                        | RSR = 24 kΩ         |     | 2.6 |      | μs |
|                                 | Dead time (measured as                         | 110 011 10 20 011                      | $RSR = 2.4 M\Omega$ |     | 110 |      | μs |
| t <sub>DEAD</sub>               | time OUTx FET is Hi-Z)                         | High-side slow decay                   | RSR short to GND    |     | 400 |      | ns |
|                                 |                                                | or fast decay                          | RSR = 24 kΩ         |     | 2.6 |      | μs |
|                                 |                                                | HS OFF to LS ON                        | $RSR = 2.4 M\Omega$ |     | 110 |      | μs |
|                                 |                                                | High-side slow decay                   | RSR short to GND    |     | 600 |      | ns |
|                                 |                                                | or fast decay                          | RSR = 24 kΩ         |     | 3.9 |      | μs |
|                                 |                                                | LS OFF to HS ON                        | $RSR = 2.4 M\Omega$ |     | 165 |      | μs |

<sup>(1)</sup> Rise and fall time measured from 10 to 90%  $V_{CC}$ 

Product Folder Links : DRV8850



#### **TYPICAL PERFORMANCE GRAPHS**



lq vs VCC 2.8 TA = +85℃ TA = +25℃ 2.6 2.4 € 2.2 E ₾ 2.0 1.8 1.6 5.5 2.0 3.5 4.0 5.0 VCC (V)

Figure 1. Quiescent Current With Motor Driver on and LDO On

Figure 2. Quiescent Current With Motor Driver on and LDO Off





Figure 3. Quiescent Current With Motor Driver off and LDO On

Figure 4. Quiescent Current With Motor Driver off and LDO off, Sleep Current





Figure 5. R<sub>DS(ON)</sub>, HS – OUT1



Figure 6. R<sub>DS(ON)</sub>, HS – OUT2



Figure 7. R<sub>DS(ON)</sub>, LS – OUT1



Figure 8. R<sub>DS(ON)</sub>, LS – OUT2



Figure 9. LDO Output, VCC = 3.5 V, LDOOUT = 3.3 V



Figure 10. LDO Output, VCC = 4.2 V, LDOOUT = 3.3 V

Copyright © 2013–2014, Texas Instruments Incorporated





Figure 11. LDO Output, VCC = 5.5 V, LDOOUT = 3.3 V

Figure 12. VPROPI Output, VCC = 4.2 V, OUT1 overtemperature, 1  $k\Omega$ 



Figure 13. VPROPI Output, VCC = 4.2 V, OUT2 overtemperature, 1 k $\Omega$ 



#### **Functional Description**

#### **Power Supervisor**

The LDO regulator can be active independent of the nSLEEP pin. This independence allows a microcontroller, or other device, to be powered by the LDO voltage regulator, while retaining the ability to put the DRV8850 device into sleep mode.

Because of this functionality, nSLEEP and LDOEN must both be brought logic low to minimize power consumption in sleep mode. If the LDO regulator remains active in sleep mode, a quiescent current of  $I_{VCQ2}$  (typically 50  $\mu$ A plus current through the external feedback resistors) is drawn from the supply.

Table 3 shows the operation mode logic for the DRV8850 device:

Table 3. DRV8850 Device Operation Mode Logic (1)

| nSLEEP | LDOEN | LDO Regulator | Driver |
|--------|-------|---------------|--------|
| 0      | 0     | Off           | Sleep  |
| 0      | 1     | Active        | Sleep  |
| 1      | 0     | Off           | Active |
| 1      | 1     | Active        | Active |

A state must be active for a minimum of 1 ms before a new state is commanded.

#### **Bridge Control**

A corresponding input pin controls the individual FETs in the DRV8850 device. Shoot-through (the condition when both HS and LS FETs are turned on at the same time) is not allowed; with this input condition, both the HS and LS FETs turn off.

Table 4 shows the logic for the DRV8850 device:

Table 4. DRV8850 Device Logic

| INxL | INxH | OUTx |
|------|------|------|
| 0    | 0    | Z    |
| 0    | 1    | Н    |
| 1    | 0    | L    |
| 1    | 1    | Z    |

#### **Current Sensing – VPROPI**

The VPROPI pin outputs an analog current that is proportional to the current flowing in the H-bridge. The output current is typically 1 / 2000 of the current in both high side FETs. VPROPI is derived from the current through either of the high side FETs. Because of this, VPROPI does not represent the H-bridge current when operating in a fast-decay mode or low-side slow-decay mode. VPROPI represents the H-bridge current under forward drive, reverse drive, and high-side slow decay. VPROPI output is delayed by roughly 2  $\mu$ s after the high side FET is switched on and it has reached approximately VCC (including the deglitch on the HSon). Select the external resistor so that the voltage on VPROPI is less than (VCC – 1 V), so the resistor must be sized less than:

where I<sub>OUT</sub> is the maximum drive current to be monitored

(1)

The range of current that can be monitored is 500 mA to 5 A, assuming the external resistor meets the prior equation.

Product Folder Links : DRV8850





Figure 14. Forward and Reverse Operation

When using an independent half-bridge as a high-side driver, VPROPI does not output a current measurement during slow decay. During typical operation, VPROPI represents the total current flowing to loads connected to OUT1 and OUT2.

VPROPI is nonfunctional when implemented as a low-side driver.



Figure 15. High-Side and Low-Side Drivers



#### Slew-Rate Control

The rise and fall times (t<sub>R</sub> and t<sub>F</sub>) of the outputs can be adjusted by the value of an external resistor connected from the SR pin to ground. The output slew rate is adjusted internally by the DRV8850 device by controlling the ramp rate of the driven FET gate.

The typical voltage on the SR pin is 0.6 V driven internally. Changing the resistor value monotonically increases the slew rates from approximately 100 ns to 100 µs. Recommended values for the external resistor are from GND to 2.4 M $\Omega$ . If the SR pin is grounded then the slew rate is 100 ns.

#### **Dead Time**

The dead time (t<sub>DEAD</sub>) is measured as the time when OUTx is Hi-Z between turning off one of the H-bridge FETs and turning on the other. For example, the output is Hi-Z between turning off the high-side FET and turning on the low-side FET. When driving current out of the pin, the output is observed to fall to one diode drop below ground during dead time. When driving current into the pin, the output is observed to rise to one diode drop above VCC.

The DRV8850 has an analog dead time of approximately 100 ns. In addition to this analog dead time, the output is Hi-Z when the FET gate voltage is less than the threshold voltage. The total dead time depends on the SR resistor setting because a portion of the FET gate ramp includes the observable dead time.

#### **Propagation Delay**

The propagation delay time (t<sub>DELAY</sub>) is measured as the time between an input edge to an output change. This time is composed of two parts: an input deglitcher and output slewing delay. The input deglitcher prevents noise on the input pins from affecting the output state.

The output slew rate also contributes to the delay time. For the output to change state during typical operation, first one FET must be turned off. The FET gate is ramped down according to the SR resistor selection, and the observed propagation delay ends when the FET gate falls to less than the threshold voltage.



Figure 16. Low-Side Slow Decay Operation – Current Sourced from OUTx

Copyright © 2013-2014, Texas Instruments Incorporated





Figure 17. High-Side Slow Decay or Fast Decay Operation - Current Sunk into OUTx

#### **Power Supplies and Input Pins**

An internal charge pump generates a voltage greater than VCC that is used to drive the internal N-channel power MOSFETs. The charge pump requires a capacitor between the VCP and VCC pins. TI recommends to bypass VCC to ground with 0.1 and 10-µF ceramic capacitors, placed as close as possible to the IC. Each input pin has a weak pulldown resistor to ground (see Electrical Characteristics for more details).

The input pins should not be driven to more than 0.6 V without the VCC power supply removed.

#### **LDO Voltage Regulator**

An LDO regulator is integrated into the DRV8850 device. The LDO regulator is typically used to provide the supply voltage for a low-power microcontroller. For proper operation, bypass the LDOOUT pin to GND using a ceramic capacitor. The recommended value for this component is  $2.2 \, \mu F$ .

Two external resistors are used to set the LDO voltage ( $V_{LDO}$ ) by creating a voltage divider between LDOOUT and LDOFB. The LDO output voltage can be given by:

$$V_{LDO} = V_{FB} x (1 + R1 / R2) V$$

where

R1 is located between LDOOUT and LDOFB

· R2 is between LDOFB and GND

(2)





Figure 18. LDO Regulator Schematic

The output voltage is adjustable from 1.6 V to VCC - V<sub>LDO</sub> using external resistors. The LDOEN pin is used to enable or disable the LDO regulator; when disabled, the output is turned off and the LDO regulator enters a verylow-power state.

When the LDO current load exceeds I<sub>CL</sub>, the LDO regulator behaves like a constant current source. The LDO output voltage drops significantly with currents greater than I<sub>Cl</sub>.

#### **Protection Circuits**

The DRV8850 device is protected against undervoltage, overvoltage, overcurrent, and overtemperature events.

#### **Overcurrent Protection (OCP)**

An analog current limit circuit on each FET limits the current through the FET by removing the gate drive. If this analog current limit persists for longer than tocp, all FETs in the H-bridge are disabled. After approximately t<sub>RFTRY</sub>, the bridge re-enables automatically.

Overcurrent conditions on both high and low-side devices, that is, a short to ground, supply, or across the motor winding result in an overcurrent shutdown.

#### Thermal Shutdown (TSD)

If the die temperature exceeds trsp, all FETs in the H-bridge are disabled. Once the die temperature has fallen below t<sub>TSD</sub> – t<sub>HYS</sub>, the H-bridge automatically re-enables.

#### **Undervoltage Lockout (UVLO)**

If at any time the voltage on the VCC pins falls to less than the undervoltage lockout threshold voltage, all circuitry in the device is disabled and internal logic resets. Operation resumes when VCC rises to greater than the UVLO threshold.

#### Overvoltage Lockout (OVLO)

If at any time the voltage on the VCC pins rises to more than  $V_{OVLO}$ , the output FETs are disabled (outputs are high-Z). Operation resumes when VCC falls below the V<sub>OVLO</sub>.

#### **CAUTION**

VCC must remain less than the absolute maximum rating for the device, or damage to the device may occur.



#### Thermal Information

#### **Thermal Protection**

The DRV8850 device has thermal shutdown (TSD) as described above. If the die temperature exceeds approximately t<sub>TSD</sub>, the device will be disabled until the temperature drops to a safe level.

Any tendency of the device to enter thermal shutdown is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

#### **Power Dissipation**

Power dissipation in the DRV8850 device is the sum of the motor driver power dissipation and the LDO voltage regulator dissipation.

The LDO dissipation is calculated simply by  $(V_{IN} - V_{OUT}) \times I_{OUT}$ .

The power dissipation in the motor driver is dominated by the power dissipated in the output FET resistance, or  $R_{DS(ON)}$ . Power dissipation can be estimated by:

$$P_{TOT} = \left(LS\_R_{DS(ON)} + HS\_R_{DS(ON)}\right) \times \left(I_{OUT(RMS)}\right)^{2}$$

#### where

- P<sub>TOT</sub> is the total power dissipation
- R<sub>DS(ON)</sub> is the resistance of each FET
- I<sub>OUT(RMS)</sub> is the RMS output current being driven

(3)

The maximum amount of power that can be dissipated in the device is dependent on ambient temperature and heat sinking.

Note that R<sub>DS(ON)</sub> increases with temperature, so as the device heats, the power dissipation increases.

#### **REVISION HISTORY**

#### Changes from Original (November 2013) to Revision A

**Page** 



### PACKAGE OPTION ADDENDUM

2-Jan-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| DRV8850RGYR      | ACTIVE | VQFN         | RGY     | 24   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DRV8850        | Samples |
| DRV8850RGYT      | ACTIVE | VQFN         | RGY     | 24   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DRV8850        | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

2-Jan-2014

| In no event shall TI's liabili | ty arising out of such information | exceed the total purchase | price of the TI part(s) at issue | in this document sold by | TI to Customer on an annual basis. |
|--------------------------------|------------------------------------|---------------------------|----------------------------------|--------------------------|------------------------------------|
|                                |                                    |                           |                                  |                          |                                    |

# PACKAGE MATERIALS INFORMATION

www.ti.com 2-Jan-2014

## TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
| E | 30 | Dimension designed to accommodate the component length    |
| K | (0 | Dimension designed to accommodate the component thickness |
|   | Ν  | Overall width of the carrier tape                         |
| F | 21 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8850RGYR | VQFN            | RGY                | 24 | 3000 | 330.0                    | 12.4                     | 3.8        | 5.8        | 1.2        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 2-Jan-2014



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8850RGYR | VQFN         | RGY             | 24   | 3000 | 367.0       | 367.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (R-PVQFN-N24)

#### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-7/P 03/14

NOTE: All linear dimensions are in millimeters



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com