www.ti.com

## SN74GTLPH306 8-BIT LVTTL-TO-GTLP BUS TRANSCEIVER

SCES284E-OCTOBER 1999-REVISED APRIL 2005

#### **FEATURES**

- TI-OPC™ Circuitry Limits Ringing on Unevenly Loaded Backplanes
- OEC<sup>™</sup> Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference
- Bidirectional Interface Between GTLP Signal Levels and LVTTL Logic Levels
- LVTTL Interfaces Are 5-V Tolerant
- Medium-Drive GTLP Outputs (50 mA)
- LVTTL Outputs (-24 mA/24 mA)
- GTLP Rise and Fall Times Designed for Optimal Data-Transfer Rate and Signal Integrity in Distributed Loads
- I<sub>off</sub> and Power-Up 3-State Support Hot Insertion
- Bus Hold on A-Port Data Inputs
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

#### DGV, DW, OR PW PACKAGE (TOP VIEW) OE 24 [ DIR 2 23 V<sub>REF</sub> $V_{CC}$ 22 B1 Α1 A2 🛮 4 21 B2 А3 20 B3 ∐ 5 Α4 19 B4 **∐** 6 GND 18 **∏** GND 17 **∏** B5 A5 A6 16 🛮 B6 119 15 B7 Α7 14 🛮 B8 11 Α8 13 GND GND 1 12

#### **DESCRIPTION/ORDERING INFORMATION**

The SN74GTLPH306 is a medium-drive, 8-bit bus transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard LVTTL or TTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC<sup>TM</sup> circuitry, and TI-OPC<sup>TM</sup> circuitry. Improved GTLP OEC and TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models. The medium drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 19  $\Omega$ .

GTLP is the Texas Instruments (TI<sup>TM</sup>) derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLPH306 is given only at the preferred higher-noise-margin GTLP, but the user has the flexibility of using this device at either GTL ( $V_{TT} = 1.2 \text{ V}$  and  $V_{REF} = 0.8 \text{ V}$ ) or GTLP ( $V_{TT} = 1.5 \text{ V}$  and  $V_{REF} = 1 \text{ V}$ ) signal levels.

Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels, but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs.  $V_{REF}$  is the B-port differential input reference voltage.

This device is fully specified for hot-insertion applications using  $I_{\text{off}}$  and power-up 3-state. The  $I_{\text{off}}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TI-OPC, OEC, TI are trademarks of Texas Instruments.

## SN74GTLPH306 8-BIT LVTTL-TO-GTLP BUS TRANSCEIVER

SCES284E-OCTOBER 1999-REVISED APRIL 2005



## **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

This GTLP device features TI-OPC circuitry, which actively limits overshoot caused by improperly terminated backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal integrity, which allows adequate noise margin to be maintained at higher frequencies.

Active bus-hold circuitry holds unused or undriven LVTTL data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

When  $V_{CC}$  is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable  $(\overline{OE})$  input should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACK        | (AGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |  |
|----------------|-------------|---------------------|-----------------------|------------------|--|--|
|                | SOIC - DW   | Tube                | SN74GTLPH306DW        | GTLPH306         |  |  |
| -40°C to 85°C  | SOIC - DVV  | Tape and reel       | SN74GTLPH306DWR       |                  |  |  |
| -40 C to 65 C  | TSSOP - PW  | Tape and reel       | SN74GTLPH306PWR       | GH306            |  |  |
|                | TVSOP - DGV | Tape and reel       | SN74GTLPH306DGVR      | GH306            |  |  |

<sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

#### **FUNCTIONAL DESCRIPTION**

The SN74GTLPH306 is an 8-bit bus transceiver and is designed for asynchronous communication between data buses. The device transmits data from the A port to the B port or from the B port to the A port, depending on the logic level at the direction-control (DIR) input.  $\overline{\text{OE}}$  can be used to disable the device so the buses are effectively isolated. Data polarity is noninverting.

For A-to-B data flow, when  $\overline{OE}$  is low and DIR is high, the B outputs take on the logic value of the A inputs. When  $\overline{OE}$  is high, the outputs are in the high-impedance state.

The data flow for B to A is similar to A to B, except  $\overline{OE}$  and DIR are low.

#### **FUNCTION TABLE**

| INP               | UTS | OUTDUT           | MODE             |  |  |  |
|-------------------|-----|------------------|------------------|--|--|--|
| <del>OE</del> DIR |     | OUTPUT           | MODE             |  |  |  |
| Н                 | Х   | Z                | Isolation        |  |  |  |
| L                 | L   | B data to A port | True transparent |  |  |  |
| L                 | Н   | A data to B port | True transparent |  |  |  |





#### **LOGIC DIAGRAM (POSITIVE LOGIC)**



## **Absolute Maximum Ratings**(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                                        |                             | MIN  | MAX  | UNIT       |  |  |
|------------------|--------------------------------------------------------|-----------------------------|------|------|------------|--|--|
| $V_{CC}$         | Supply voltage range                                   |                             | -0.5 | 4.6  | V          |  |  |
|                  | land delta a a mana (2)                                | A port and control inputs   | -0.5 | 7    | \ <i>/</i> |  |  |
| VI               | Input voltage range <sup>(2)</sup>                     | B port and V <sub>REF</sub> | -0.5 | 4.6  | V          |  |  |
|                  | Voltage range applied to any output in the             | A port                      | -0.5 | 7    | V          |  |  |
| Vo               | high-impedance or power-off state (2)                  | B port                      | -0.5 | 4.6  | V          |  |  |
|                  | Compart into any output in the law state               | A port                      |      | 48   | Λ          |  |  |
| I <sub>O</sub>   | Current into any output in the low state               | B port                      |      | 100  | mA         |  |  |
| Io               | Current into any A port output in the high state (3)   | )                           |      | 48   | mA         |  |  |
|                  | Continuous current through each V <sub>CC</sub> or GND |                             |      | ±100 | mA         |  |  |
| I <sub>IK</sub>  | Input clamp current                                    | V <sub>I</sub> < 0          |      | -50  | mA         |  |  |
| I <sub>OK</sub>  | Output clamp current                                   | V <sub>O</sub> < 0          |      | -50  | mA         |  |  |
|                  |                                                        | DGV package                 |      | 86   |            |  |  |
| $\theta_{JA}$    | Package thermal impedance (4)                          | DW package                  |      | 46   | °C/W       |  |  |
|                  |                                                        | PW package                  |      | 88   |            |  |  |
| T <sub>stg</sub> | Storage temperature range                              |                             | -65  | 150  | °C         |  |  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>(3)</sup> This current flows only when the output is in the high state and  $V_O > V_{CC}$ .

<sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

## SN74GTLPH306 8-BIT LVTTL-TO-GTLP BUS TRANSCEIVER

SCES284E-OCTOBER 1999-REVISED APRIL 2005



## Recommended Operating Conditions (1)(2)(3)(4)

|                     |                                    |                 | MIN                     | NOM             | MAX              | UNIT |
|---------------------|------------------------------------|-----------------|-------------------------|-----------------|------------------|------|
| V <sub>CC</sub>     | Supply voltage                     |                 | 3.15                    | 3.3             | 3.45             | V    |
| V                   | Termination voltage                | GTL             | 1.14                    | 1.2             | 1.26             | V    |
| $V_{TT}$            | Termination voltage                | GTLP            | 1.35                    | 1.5             | 1.65             | V    |
| V                   | Deference voltage                  | GTL             | 0.74                    | 0.8             | 0.87             | V    |
| $V_{REF}$           | Reference voltage                  | GTLP            | 0.87                    | 1               | 1.1              | V    |
| V                   | lanut valtaga                      | B port          |                         |                 | V <sub>TT</sub>  | V    |
| VI                  | Input voltage                      | Except B port   |                         | V <sub>CC</sub> | 5.5              | V    |
| V                   | High level input valtage           | B port          | V <sub>REF</sub> + 0.05 |                 |                  | V    |
| V <sub>IH</sub> F   | High-level input voltage           | Except B port   | 2                       |                 | V                |      |
| V                   | Low lovel input voltage            | B port          |                         |                 | $V_{REF} - 0.05$ | V    |
| $V_{IL}$            | Low-level input voltage            | Except B port   |                         |                 | 0.8              | V    |
| I <sub>IK</sub>     | Input clamp current                |                 |                         |                 | -18              | mA   |
| I <sub>OH</sub>     | High-level output current          | A port          |                         |                 | -24              | mA   |
|                     | Laveland autout annuat             | A port          |                         |                 | 24               | mA   |
| l <sub>OL</sub>     | Low-level output current           | B port          |                         | 50              |                  |      |
| Δt/Δν               | Input transition rise or fall rate | Outputs enabled |                         |                 | 10               | ns/V |
| Δt/ΔV <sub>CC</sub> | Power-up ramp rate                 |                 | 20                      |                 |                  | μs/V |
| T <sub>A</sub>      | Operating free-air temperature     |                 | -40                     |                 | 85               | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

(3) V<sub>TT</sub> and R<sub>TT</sub> can be adjusted to accommodate backplane impedances if the dc recommended I<sub>OL</sub> ratings are not exceeded.

<sup>(2)</sup> Proper connection sequence for use of the B-port I/O precharge feature is GND and BIAS V<sub>CC</sub> = 3.3 V first, I/O second, and V<sub>CC</sub> = 3.3 V last, because the BIAS V<sub>CC</sub> precharge circuitry is disabled when any V<sub>CC</sub> pin is connected. The control and V<sub>REF</sub> inputs can be connected anytime, but normally are connected during the I/O stage. If B-port precharge is not required, any connection sequence is acceptable, but generally, GND is connected first.

<sup>(4)</sup> V<sub>REF</sub> can be adjusted to optimize noise margins, but normally is two-thirds V<sub>TT</sub>. TI-OPC circuitry is enabled in the A-to-B direction and is activated when V<sub>TT</sub> > 0.7 V above V<sub>REF</sub>. If operated in the A-to-B direction, V<sub>REF</sub> should be set to within 0.6 V of V<sub>TT</sub> to minimize current drain.



#### **Electrical Characteristics**

over recommended operating free-air temperature range for GTLP (unless otherwise noted)

| P                                | ARAMETER       | TEST CONDITIONS                                                                                                     |                                     | MIN                   | TYP <sup>(1)</sup> | MAX  | UNIT |  |  |
|----------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------|--------------------|------|------|--|--|
| V <sub>IK</sub>                  |                | V <sub>CC</sub> = 3.15 V,                                                                                           | I <sub>I</sub> = -18 mA             |                       |                    | -1.2 | V    |  |  |
|                                  |                | V <sub>CC</sub> = 3.15 V to 3.45 V,                                                                                 | I <sub>OH</sub> = -100 μA           | V <sub>CC</sub> - 0.2 |                    |      |      |  |  |
| $V_{OH}$                         | A port         | V <sub>CC</sub> = 3.15 V                                                                                            | I <sub>OH</sub> = -12 mA            | 2.4                   |                    |      | V    |  |  |
|                                  |                | V <sub>CC</sub> = 3.13 V                                                                                            | $I_{OH} = -24 \text{ mA}$           | 2                     |                    |      |      |  |  |
|                                  |                | $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V},$                                                                       | $I_{OL} = 100 \mu A$                |                       |                    | 0.2  |      |  |  |
|                                  | A port         | V <sub>CC</sub> = 3.15 V                                                                                            | I <sub>OL</sub> = 12 mA             |                       |                    | 0.4  |      |  |  |
| $V_{OL}$                         |                | V <sub>CC</sub> = 3.15 V                                                                                            | I <sub>OL</sub> = 24 mA             |                       |                    | 0.5  | V    |  |  |
|                                  | P port         | V - 2.15 V                                                                                                          | $I_{OL} = 40 \text{ mA}$            |                       |                    | 0.4  |      |  |  |
|                                  | B port         | V <sub>CC</sub> = 3.15 V                                                                                            | $I_{OL} = 50 \text{ mA}$            |                       |                    | 0.55 |      |  |  |
|                                  | A-port and     |                                                                                                                     | $V_I = 0$ or $V_{CC}$               |                       |                    | ±5   |      |  |  |
| I <sub>1</sub> <sup>(2)</sup>    | control inputs | V <sub>CC</sub> = 3.45 V                                                                                            | $V_1 = 5.5 V$                       |                       |                    | ±20  | μΑ   |  |  |
|                                  | B port         |                                                                                                                     | $V_I = 0 \text{ to } 1.5 \text{ V}$ |                       |                    | ±5   |      |  |  |
| I <sub>BHL</sub> <sup>(3)</sup>  | A port         | V <sub>CC</sub> = 3.15 V,                                                                                           | $V_{I} = 0.8 \ V$                   | 75                    |                    |      | μΑ   |  |  |
| I <sub>BHH</sub> <sup>(4)</sup>  | A port         | V <sub>CC</sub> = 3.15 V,                                                                                           | $V_I = 2 V$                         | -75                   |                    |      | μΑ   |  |  |
| I <sub>BHLO</sub> <sup>(5)</sup> | A port         | $V_{CC} = 3.45 \text{ V},$                                                                                          | $V_I = 0$ to $V_{CC}$               | 500                   |                    |      | μΑ   |  |  |
| I <sub>BHHO</sub> <sup>(6)</sup> | A port         | $V_{CC} = 3.45 \text{ V},$                                                                                          | $V_I = 0$ to $V_{CC}$               | -500                  |                    |      | μΑ   |  |  |
|                                  |                | $V_{CC} = 3.45 \text{ V}, I_{C} = 0,$                                                                               | Outputs high                        |                       |                    | 20   |      |  |  |
| $I_{CC}$                         | A or B port    | $V_{I}$ (A-port or control input) = $V_{CC}$ or GND,                                                                | Outputs low                         |                       |                    | 20   | +    |  |  |
|                                  |                | $V_I$ (B port) = $V_{TT}$ or GND                                                                                    | Outputs disabled                    |                       |                    | 20   |      |  |  |
|                                  |                | V <sub>CC</sub> = 3.45 V, One A-port or control input at \ Other A-port or control inputs at V <sub>CC</sub> or GND |                                     |                       | 1.5                | mA   |      |  |  |
| C <sub>i</sub>                   | Control inputs | V <sub>I</sub> = 3.15 V or 0                                                                                        |                                     |                       | 4.5                | 5    | рF   |  |  |
| C                                | A port         | V <sub>O</sub> = 3.15 V or 0                                                                                        |                                     |                       | 7.5                | 9    | nE.  |  |  |
| C <sub>io</sub>                  | B port         | V <sub>O</sub> = 1.5 V or 0                                                                                         |                                     |                       | 7.5                | 9    | pF   |  |  |

- (1) All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.
- For I/O ports, the parameter  $I_I$  includes the off-state output leakage current. The bus-hold circuit can sink at least the minimum low sustaining current at  $V_{IL}$ max.  $I_{BHL}$  should be measured after lowering  $V_{IN}$  to GND and then raising it to V<sub>IL</sub>max.
- The bus-hold circuit can source at least the minimum high sustaining current at V<sub>IH</sub>min. I<sub>BHH</sub> should be measured after raising V<sub>IN</sub> to V<sub>CC</sub> and then lowering it to VIHmin.
- An external driver must source at least  $I_{BHLO}$  to switch this node from low to high. An external driver must sink at least  $I_{BHHO}$  to switch this node from high to low.
- This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND.

#### **Hot-Insertion Specifications for A Port**

over recommended operating free-air temperature range

| PARAMETER         |                                         | TEST CONDITIONS               |                   | MIN | MAX | UNIT |
|-------------------|-----------------------------------------|-------------------------------|-------------------|-----|-----|------|
| l <sub>off</sub>  | $V_{CC} = 0$ ,                          | $V_1$ or $V_0 = 0$ to 5.5 V   |                   |     | 10  | μΑ   |
| I <sub>OZPU</sub> | $V_{CC} = 0 \text{ to } 1.5 \text{ V},$ | $V_0 = 0.5 \text{ V to 3 V},$ | <del>OE</del> = 0 |     | ±30 | μΑ   |
| I <sub>OZPD</sub> | $V_{CC} = 1.5 \text{ V to } 0,$         | $V_0 = 0.5 \text{ V to 3 V},$ | <del>OE</del> = 0 |     | ±30 | μΑ   |

#### **Hot-Insertion Specifications for B Port**

over recommended operating free-air temperature range

| PARAMETER         |                                         | TEST CONDITIONS                          |                     | MIN | MAX | UNIT |
|-------------------|-----------------------------------------|------------------------------------------|---------------------|-----|-----|------|
| l <sub>off</sub>  | $V_{CC} = 0$ ,                          | $V_I$ or $V_O = 0$ to 1.5 V              |                     |     | 10  | μΑ   |
| I <sub>OZPU</sub> | $V_{CC} = 0 \text{ to } 1.5 \text{ V},$ | $V_0 = 0.5 \text{ V to } 1.5 \text{ V},$ | $\overline{OE} = 0$ |     | ±30 | μΑ   |
| I <sub>OZPD</sub> | $V_{CC} = 1.5 \text{ V to } 0,$         | $V_0 = 0.5 \text{ V to } 1.5 \text{ V},$ | $\overline{OE} = 0$ |     | ±30 | μΑ   |

## SN74GTLPH306 8-BIT LVTTL-TO-GTLP BUS TRANSCEIVER





## **Switching Characteristics**

over recommended ranges of supply voltage and operating free-air temperature,  $V_{TT}$  = 1.5 V and  $V_{REF}$  = 1 V for GTLP (see Figure 1)

| PARAMETER        | FROM<br>(INPUT)     | TO<br>(OUTPUT)                    | MIN | TYP <sup>(1)</sup> | MAX | UNIT    |  |
|------------------|---------------------|-----------------------------------|-----|--------------------|-----|---------|--|
| t <sub>PLH</sub> | A                   | В                                 | 1   |                    | 7.5 | ns      |  |
| t <sub>PHL</sub> | ^                   | Б                                 | 1   |                    | 7.5 | 115     |  |
| t <sub>en</sub>  | <del>OE</del>       | В                                 | 1   |                    | 8   |         |  |
| t <sub>dis</sub> | - OE                | Б                                 | 1   |                    | 8   | ns<br>B |  |
| t <sub>r</sub>   | Rise time, B outpu  |                                   | 2.2 |                    | ns  |         |  |
| t <sub>f</sub>   | Fall time, B output | Fall time, B outputs (80% to 20%) |     |                    |     |         |  |
| t <sub>r</sub>   | Rise time, A outpu  | ts (10% to 90%)                   |     | 4.1                |     | ns      |  |
| t <sub>f</sub>   | Fall time, A output | s (90% to 10%)                    |     | 3.3                |     | ns      |  |
| t <sub>PLH</sub> | В                   | ^                                 | 1   |                    | 7   |         |  |
| t <sub>PHL</sub> | Б                   | A                                 | 1   |                    | 7   | ns      |  |
| t <sub>en</sub>  | - OE                | ^                                 | 1   |                    | 8   |         |  |
| t <sub>dis</sub> | JE                  | Α                                 | 1   |                    | 8   | ns      |  |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.





#### PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\approx$  10 MHz,  $Z_0$  = 50  $\Omega$ ,  $t_r$   $\approx$  2 ns,  $t_f$   $\approx$  2 ns.
- D. The outputs are measured one at a time, with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



#### **Distributed-Load Backplane Switching Characteristics**

The preceding switching characteristics table shows the switching characteristics of the device into a lumped load (Figure 1). However, the designer's backplane application probably is a distributed load. The physical representation is shown in Figure 2. This backplane, or distributed load, can be approximated closely to a resistor inductance capacitance (RLC) circuit, as shown in Figure 3. This device has been designed for optimum performance in this RLC circuit. The following switching characteristics table shows the switching characteristics of the device into the RLC load, to help the designer better understand the performance of the GTLP device in this typical backplane. See www.ti.com/sc/gtlp for more information.



Figure 2. Medium-Drive Test Backplane

Figure 3. Medium-Drive RLC Network

#### **Switching Characteristics**

over recommended ranges of supply voltage and operating free-air temperature,  $V_{TT} = 1.5 \text{ V}$  and  $V_{RFF} = 1 \text{ V}$  for GTLP (see Figure 3)

| PARAMETER        | FROM<br>(INPUT)     | TO<br>(OUTPUT) | TYP <sup>(1)</sup> | UNIT |  |
|------------------|---------------------|----------------|--------------------|------|--|
| t <sub>PLH</sub> | Λ                   | В              | 3.6                |      |  |
| t <sub>PHL</sub> | A                   | В              | 4.1                | ns   |  |
| t <sub>en</sub>  | ŌĒ                  | В              | 4.4                | ns   |  |
| t <sub>dis</sub> | OE                  | Ь              | 4.6                |      |  |
| t <sub>r</sub>   | Rise time, B outpu  | 1.2            | ns                 |      |  |
| t <sub>f</sub>   | Fall time, B output | s (80% to 20%) | 2.2                | ns   |  |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . All values are derived from TI-SPICE models.



20-Jul-2011

#### **PACKAGING INFORMATION**

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|-------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| 74GTLPH306DGVRE4  | ACTIVE     | TVSOP        | DGV                | 24   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| 74GTLPH306DGVRG4  | ACTIVE     | TVSOP        | DGV                | 24   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74GTLPH306DGVR  | ACTIVE     | TVSOP        | DGV                | 24   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74GTLPH306DW    | ACTIVE     | SOIC         | DW                 | 24   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74GTLPH306DWG4  | ACTIVE     | SOIC         | DW                 | 24   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74GTLPH306DWR   | ACTIVE     | SOIC         | DW                 | 24   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74GTLPH306DWRE4 | ACTIVE     | SOIC         | DW                 | 24   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74GTLPH306DWRG4 | ACTIVE     | SOIC         | DW                 | 24   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74GTLPH306PW    | ACTIVE     | TSSOP        | PW                 | 24   | 60          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74GTLPH306PWE4  | ACTIVE     | TSSOP        | PW                 | 24   | 60          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74GTLPH306PWG4  | ACTIVE     | TSSOP        | PW                 | 24   | 60          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74GTLPH306PWR   | ACTIVE     | TSSOP        | PW                 | 24   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74GTLPH306PWRE4 | ACTIVE     | TSSOP        | PW                 | 24   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74GTLPH306PWRG4 | ACTIVE     | TSSOP        | PW                 | 24   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



### PACKAGE OPTION ADDENDUM

20-Jul-2011

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device Device    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74GTLPH306DGVR | TVSOP           | DGV                | 24 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74GTLPH306DWR  | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74GTLPH306PWR  | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 14-Jul-2012



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74GTLPH306DGVR | TVSOP        | DGV             | 24   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74GTLPH306DWR  | SOIC         | DW              | 24   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74GTLPH306PWR  | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |

## DGV (R-PDSO-G\*\*)

#### 24 PINS SHOWN

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 DW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



PW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts |              | Applications |
|---------|--------------|--------------|
|         | ti aaaa/adia | A            |

Pr

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

www.ti-rfid.com

# AMEYA360 Components Supply Platform

## **Authorized Distribution Brand:**

























## Website:

Welcome to visit www.ameya360.com

## Contact Us:

## > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

## > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

## Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com