www.ti.com

SLLSEGOC -MARCH 2013-REVISED JUNE 2013

# 4-CHANNEL ESD PROTECTION ARRAY WITH 1.5-pF IO CAPACITANCE

Check for Samples: TPD4E001-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H3B
  - HBM Level 15 kV
  - Device CDM ESD Classification Level C4B
- 4-Channel ESD Clamp Array to Enhance System-Level ESD Protection
- Exceeds IEC61000-4-2 (Level 4) ESD Protection Requirements
  - ±8-kV IEC 61000-4-2 Contact Discharge
  - ±15-kV IEC 61000-4-2 Air-Gap Discharge
- 5.5-A Peak Pulse Current (8/20-µs Pulse)
- Low 1.5-pF Input Capacitance
- Low 10-nA (Max) Leakage Current
- 0.9-V to 5.5-V Supply-Voltage Range

#### **APPLICATIONS**

- Automotive Infotainment
- USB 2.0
- Ethernet
- Precision Analog Interface
- SVGA Connections

#### DESCRIPTION

The TPD4E001-Q1 is a low-capacitance ESD-protection diode array designed to protect sensitive electronics connected to communication lines. Each channel consists of a pair of diodes that steer ESD pulses to  $V_{CC}$  or GND. The TPD4E001-Q1 protects against ESD pulses up to  $\pm 8$ -kV contact discharge and  $\pm 15$ -kV air-gap discharge, as specified in IEC 61000-4-2. This device has a 1.5-pF IO capacitance per channel, making it ideal for use in high-speed data IO interfaces. The low leakage current (10 nA maximum) ensures minimum power consumption for the system.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|--------------|-----------------------|------------------|
| -40°C to 125°C | DBV (SOT-23)           | Reel of 3000 | TPD4E001QDBVRQ1       | AAXQ             |

(1) For the most-current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



Figure 1. FUNCTIONAL BLOCK DIAGRAM



#### **PIN DESCRIPTION**

| DBV NO.    | NAME     | FUNCTION                                                                           |
|------------|----------|------------------------------------------------------------------------------------|
| 1, 3, 4, 6 | IOx      | ESD-protected channel                                                              |
| 2          | GND      | Ground                                                                             |
| 5          | $V_{CC}$ | Power-supply input. Bypass V <sub>CC</sub> to GND with a 0.1-µF ceramic capacitor. |

# **Absolute Maximum Ratings**(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                           |                                                         | MIN  | MAX            | UNIT |
|------------------|---------------------------|---------------------------------------------------------|------|----------------|------|
| $V_{CC}$         |                           |                                                         | -0.3 | 7              | V    |
| V <sub>I/O</sub> | IO voltage tolerance      |                                                         | -0.3 | $V_{CC} + 0.3$ | V    |
| T <sub>stg</sub> | Storage temperature range |                                                         | -65  | 150            | °C   |
| $T_{J}$          | Junction temperature      |                                                         |      | 150            | °C   |
|                  |                           | Human-body model, HBM, ESD classification level H3B     |      | 15             | kV   |
| ESD              | Electrostatic discharge   | Charged-device model, CDM, ESD Classification Level C4B |      | 750            | V    |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Product Folder Links: TPD4E001-Q1

www.ti.com

#### THERMAL INFORMATION

|                  |                                                             | TPD4E001-Q1 |      |
|------------------|-------------------------------------------------------------|-------------|------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | DBV         | UNIT |
|                  |                                                             | 6 PINS      |      |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (2)                  | 202.1       | °C/W |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)               | 146.2       | °C/W |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                    | 47.1        | °C/W |
| Ψлт              | Junction-to-top characterization parameter <sup>(5)</sup>   | 37.6        | °C/W |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(6)</sup> | 46.7        | °C/W |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A         | °C/W |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

#### **Electrical Characteristics**

 $V_{CC} = 5 \text{ V} \pm 10\%$ ,  $T_A = -40^{\circ}\text{C}$  to 125°C (unless otherwise noted)

|                   | PARAMETER                 | TEST CONDITIONS                                                                                           | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|-------------------|---------------------------|-----------------------------------------------------------------------------------------------------------|------|--------------------|------|------|
| V <sub>CC</sub>   | Supply voltage            |                                                                                                           | 0.9  |                    | 5.5  | V    |
| I <sub>CC</sub>   | Supply current            |                                                                                                           |      | 1                  | 200  | nA   |
| $V_{F}$           | Diode forward voltage     | I <sub>F</sub> = 10 mA                                                                                    | 0.65 |                    | 0.95 | V    |
| $V_{BR}$          | Breakdown voltage         | I <sub>BR</sub> = 10 mA                                                                                   | 11   |                    |      | V    |
| V <sub>CLAM</sub> | Clamping voltage          | Surge strike <sup>(2)</sup> on IO pin, GND pin grounded, V <sub>CC</sub> = 5.5 V, I <sub>PP</sub> = 5.5 A |      | 16                 |      | V    |
| $V_{RWM}$         | Reverse standoff voltage  | IO pin to GND pin                                                                                         |      |                    | 5.5  | V    |
| I <sub>i/o</sub>  | Channel leakage current   | $V_{i/o} = GND$ to $V_{CC}$                                                                               |      |                    | ±10  | nA   |
| C <sub>i/o</sub>  | Channel input capacitance | $V_{CC} = 5 \text{ V}$ , bias of $V_{CC}/2$                                                               |      | 1.5                |      | pF   |

- (1) Typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .
- (2) Non-repetitive current pulse 8/20 µs exponentially decaying waveform according to IEC 61000-4-5.

#### **ESD Protection**

| PARAMETER                                                         | TYP | UNIT |
|-------------------------------------------------------------------|-----|------|
| НВМ                                                               | ±15 | kV   |
| IEC 61000-4-2 contact discharge                                   | ±8  | kV   |
| IEC 61000-4-2 air-gap discharge                                   | ±15 | kV   |
| Peak pulse current, I <sub>PP</sub> (Tp = 8/20 µs) <sup>(1)</sup> | 5.5 | Α    |
| Peak pulse power, P <sub>PP</sub> (Tp = 8/20 µs) <sup>(1)</sup>   | 100 | W    |

(1) Non-repetitive current pulse 8/20 µs exponentially decaying waveform according to IEC 61000-4-5.

Product Folder Links: TPD4E001-Q1



#### TYPICAL OPERATING CHARACTERISTICS







Submit Documentation Feedback

Copyright © 2013, Texas Instruments Incorporated



#### **APPLICATION INFORMATION**



#### **Detailed Description**

When placed near the connector, the TPD4E001-Q1 ESD solution offers little or no signal distortion during normal operation due to low IO capacitance and ultralow leakage-current specifications. The TPD4E001-Q1 ensures that the core circuitry is protected and the system is functioning properly in the event of an ESD strike. For proper operation, observe the following layout and design guidelines:

- 1. Place the TPD4E001-Q1 solution close to the connector. This allows the TPD4E001-Q1 to take away the energy associated with ESD strike before it reaches the internal circuitry of the system board.
- 2. Place a  $0.1-\mu F$  capacitor very close to the  $V_{CC}$  pin. This limits any momentary voltage surge at the IO pin during the ESD strike event.
- 3. Ensure that there is enough metallization for the  $V_{CC}$  and GND loop. During normal operation, the TPD4E001-Q1 consumes nA leakage current. But during the ESD event,  $V_{CC}$  and GND may see 15 A to 30 A of current, depending on the ESD level. Sufficient current path enables safe discharge of all the energy associated with the ESD strike.
- 4. Leave the unused IO pins floating.
- 5. One can connect the V<sub>CC</sub> pin in two different ways:
  - (a) If the  $V_{CC}$  pin connects to the system power supply, the TPD4E001-Q1 works as a transient suppressor for any signal swing above  $V_{CC}$  +  $V_F$ . TI recommends a 0.1- $\mu$ F capacitor on the device  $V_{CC}$  pin for ESD bypass.
  - (b) If the  $V_{CC}$  pin does not connect to the system power supply, the TPD4E001-Q1 can tolerate higher signal swing in the range up to 10 V. Note that TI still recommends a 0.1- $\mu$ F capacitor at the  $V_{CC}$  pin for ESD bypass.

Product Folder Links: TPD4E001-Q1



## **REVISION HISTORY**

| Changes from Revision B (February 2012) to Revision C                        | Page |
|------------------------------------------------------------------------------|------|
| Changed maximum I <sub>CC</sub> supply current in Electrical Characteristics | 3    |
| Changes from Revision A (April 2013) to Revision B                           | Page |
| Made changes to FEATURES and APPLICATIONS                                    | 1    |
| Revised text in DESCRIPTION section                                          |      |
| Made change in the Electrical Characteristics                                | 3    |
| Added notes to ESD Protection table                                          | 3    |
| Revised Figure 3 graph                                                       |      |
| Revised APPLICATION INFORMATION schematic                                    |      |



### PACKAGE OPTION ADDENDUM

14-Jun-2013

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | U       | J |      | Lead/Ball Finish           | MSL Peak Temp Op Temp (°C) |                    | Device Marking | Samples |         |
|------------------|--------|--------------|---------|---|------|----------------------------|----------------------------|--------------------|----------------|---------|---------|
|                  | (1)    |              | Drawing |   | Qty  | (2)                        |                            | (3)                |                | (4/5)   |         |
| TPD4E001QDBVRQ1  | ACTIVE | SOT-23       | DBV     | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125     | AAXQ    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPD4E001-Q1:



# **PACKAGE OPTION ADDENDUM**

14-Jun-2013

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 11-Jun-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD4E001QDBVRQ1 | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

www.ti.com 11-Jun-2013



#### \*All dimensions are nominal

| Device Package Type |        | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------------|--------|-----------------|------|------|-------------|------------|-------------|--|
| TPD4E001QDBVRQ1     | SOT-23 | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |  |

# DBV (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- Falls within JEDEC MO-178 Variation AB, except minimum lead width.



# DBV (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com