$0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ Offset Drift, 105 MHz Low Power, Low Noise, Rail-to-Rail Amplifier

## Data Sheet

## FEATURES

Low input offset voltage: $\mathbf{1 2 5 ~ \mu V}$ (maximum)
Low input offset voltage drift
$0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ (typical)
$1.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ (maximum)
Ultralow supply current: $\mathbf{4 9 5} \mu \mathrm{A} /$ amplifier
Wide supply voltage range: $\mathbf{3} \mathrm{V}$ to 10 V
High speed performance
-3 dB bandwidth: 105 MHz
Slew rate: 160 V/ $\mu \mathrm{s}$
$0.1 \%$ settling time: 35 ns
Rail-to-rail outputs
Input common-mode range: $-\mathrm{V}_{\mathrm{s}} \mathbf{- 0 . 1} \mathbf{V}$ to $+\mathrm{V}_{\mathrm{s}}-\mathbf{1 V}$
Low noise: $5.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ at $100 \mathrm{kHz} ; \mathbf{0 . 6} \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ at 100 kHz
Low distortion: - $\mathbf{1 0 2} \mathbf{~ d B c / - 1 1 6 ~ d B c ~ H D 2 / H D 3 ~ a t ~} \mathbf{1 0 0} \mathbf{~ k H z}$
Low input bias current: 470 nA (typical)
Dynamic power scaling
High speed turn-on time: $3 \boldsymbol{\mu s}$ (maximum) fully settled Small packaging

6-lead SC70, 6-lead SOT-23

## APPLICATIONS

High resolution, high precision ADC drivers
Battery-powered instrumentation
Micropower active filters
Portable point of sales terminals
Active RFID readers
Photo multipliers
ADC reference buffers

## GENERAL DESCRIPTION

The ADA4805-1 is a high speed voltage feedback rail-to-rail output amplifier with an exceptionally low quiescent current of $495 \mu \mathrm{~A}$, making it ideal for low power, high resolution data conversion systems. Despite being low power, this amplifier provides excellent overall performance. It offers a high bandwidth of 105 MHz at a gain of 1 , high slew rate of $160 \mathrm{~V} / \mu \mathrm{s}$, and a low input offset voltage of $125 \mu \mathrm{~V}$ maximum.
A shutdown pin allows further reduction of the quiescent supply current to $3 \mu \mathrm{~A}$. For power sensitive applications, the shutdown mode offers very fast turn-on time of $3 \mu \mathrm{~s}$ from shutdown to fully on (output settled to 16 bits). This allows the user to dynamically manage the power of the amplifier by turning the amplifier off between ADC samples.

The Analog Devices, Inc., proprietary extra fast complementary bipolar (XFCB) process allows for both low voltage and low current noise ( $5.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}, 0.6 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ ). The ADA4805-1 operates over

## Rev. 0

Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.


Figure 1. Driving the AD7980 with the ADA4805-1
a wide range of supply voltages from $\pm 1.5 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$, as well as from single 3 V and 5 V supplies, making it ideal for high speed, low power instruments.

The ADA4805-1 amplifier is available in both a 6-lead SOT-23 and a 6-lead SC70 package. These amplifiers are rated to work over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.


Figure 2. FFT Plot for the Circuit Configuration in Figure 1
Table 1. Complementary Products to the ADA4805-1

| Product | Power <br> (mW) | Throughput <br> (MSPS) | Resolution <br> (Bits) | SNR <br> (dB) |
| :--- | :--- | :--- | :--- | :--- |
| AD7982 | 7.0 | 1 | 18 | 98 |
| AD7984 | 10.5 | 1.33 | 18 | 98.5 |
| AD7980 | 4.0 | 1 | 16 | 91 |
| AD7685 | 10 | 0.25 | 16 | 88 |

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## TABLE OF CONTENTS

Features ..... 1
Applications .....  1
General Description .....  1
Typical Applications Circuit ..... 1
Revision History ..... 2
Specifications ..... 3
$\pm 5$ V Supply .....  3
5 V Supply ..... 4
3 V Supply ..... 5
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
Maximum Power Dissipation ..... 7
ESD Caution ..... 7
Pin Configurations and Function Descriptions ..... 8
Typical Performance Characteristics ..... 9
Theory of Operation ..... 15
Amplifier Description ..... 16
Input Protection ..... 16
Shutdown Operation ..... 16
Noise Considerations ..... 17
Applications Information ..... 18
Slew Enhancement ..... 18
Effect of Feedback Resistor on Frequency Response ..... 18
Compensating Peaking in Large Signal Frequency Response ..... 18
Driving Low Power, High Resolution SAR ADC Driving Low Power, High Resolution SAR ADC ..... 18
Dynamic Power Scaling. ..... 19
Single-Ended to Differential Conversion ..... 21
Layout Considerations ..... 21
Outline Dimensions ..... 22
Ordering Guide ..... 23

## REVISION HISTORY

7/14—Revision 0: Initial Version

## SPECIFICATIONS <br> $\pm 5$ V SUPPLY

$\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{F}}=0 \Omega$ for $\mathrm{G}=+1$; otherwise, $\mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to ground; unless otherwise noted.
Table 2.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness Slew Rate <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V} \text { out }=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { step } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 120 \\ & 40 \\ & 18 \\ & 190 \\ & 250 \\ & 35 \\ & 78 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> V/ $\mu \mathrm{s}$ <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Harmonic Distortion, HD2/HD3¹ <br> Input Voltage Noise Input Voltage Noise 1/f Corner Frequency 0.1 Hz to 10 Hz Voltage Noise Input Current Noise |  |  | $\begin{aligned} & -114 /-115 \\ & -102 /-115 \\ & -109 /-119 \\ & -93 /-113 \\ & -113 /-120 \\ & -96 /-104 \\ & 5.2 \\ & 8 \\ & 44 \\ & 0.7 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> Hz <br> nV rms <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift ${ }^{2}$ Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max, }} 4 \sigma$ $\text { Vout }=-4.0 \mathrm{~V} \text { to }+4.0 \mathrm{~V}$ | 107 | $\begin{aligned} & 13 \\ & 0.2 \\ & 550 \\ & 2.1 \\ & 111 \end{aligned}$ | $\begin{aligned} & 125 \\ & 1.5 \\ & 800 \\ & 25 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ nA nA dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Common Mode <br> Differential Mode <br> Input Capacitance <br> Input Common-Mode Voltage Range <br> Common-Mode Rejection Ratio | $\mathrm{V}_{\text {IN, CM }}=-4.0 \mathrm{~V}$ to +4.0 V | $\begin{aligned} & -5.1 \\ & 103 \end{aligned}$ | $\begin{aligned} & 50 \\ & 260 \\ & 1 \\ & 130 \end{aligned}$ | +4 | $\begin{aligned} & \mathrm{M} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| SHUTDOWN PIN <br> $\overline{\text { SHUTDOWN }}$ Voltage <br> Low <br> High <br> SHUTDOWN Current <br> Low <br> High <br> Turn-Off Time <br> Turn-On Time | Powered down <br> Enabled <br> Powered down <br> Enabled <br> $50 \%$ of $\overline{\text { SHUTDOWN }}$ to $<10 \%$ of enabled <br> quiescent current <br> $50 \%$ of $\overline{\text { SHUTDOWN }}$ to $>90 \%$ of final $V_{\text {OUt }}$ |  | $\begin{aligned} & <-1.3 \\ & >-0.9 \\ & 20 \\ & 195 \\ & 2 \\ & 2 \end{aligned}$ | 3 | V <br> nA <br> nA $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| OUTPUT CHARACTERISTICS <br> Output Overdrive Recovery Time (Rising/Falling Edge) <br> Output Voltage Swing <br> Short-Circuit Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=+6 \mathrm{~V} \text { to }-6 \mathrm{~V}, \mathrm{G}=+2 \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \end{aligned}$ <br> Sinking/sourcing | -4.98 | $\begin{aligned} & 95 / 100 \\ & 85 / 73 \end{aligned}$ | +4.98 | ns V mA |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Linear Output Current | $<1 \%$ THD at 100 kHz , Vout $=2 \mathrm{Vp-p}$ |  | $\pm 58$ |  | mA |
| Off Isolation | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V} p-\mathrm{p}, \mathrm{f}=1 \mathrm{MHz}, \overline{\text { SHUTDOWN }}=$ low |  | 41 |  | dB |
| Capacitive Load Drive | 30\% overshoot |  | 15 |  | pF |
| POWER SUPPLY |  |  |  |  |  |
| Operating Range |  | 2.7 |  | 10 | V |
| Quiescent Current | Enabled |  | 570 | 625 | $\mu \mathrm{A}$ |
|  | $\overline{\text { SHUTDOWN }}=-\mathrm{V}_{\mathrm{s}}$ |  | 7.4 | 12 | $\mu \mathrm{A}$ |
| Power Supply Rejection Ratio |  |  |  |  |  |
| Positive | $+\mathrm{V}_{5}=3 \mathrm{~V}$ to $5 \mathrm{~V},-\mathrm{V}_{5}=-5 \mathrm{~V}$ | 100 | 119 |  | dB |
| Negative | $+\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-3 \mathrm{~V}$ to -5 V | 100 | 122 |  | dB |

${ }^{1} \mathrm{f}_{\mathrm{c}}$ is the fundamental frequency.
${ }^{2}$ Guaranteed, but not tested.

## 5 V SUPPLY

$V_{S}=5 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{F}}=0 \Omega$ for $\mathrm{G}=+1$; otherwise, $\mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to midsupply; unless otherwise noted.
Table 3.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness Slew Rate <br> Settling Time to 0.1\% | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V} \text { out }=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V} \text { out }^{2} 2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V} \text { out }=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V} \text { out }=4 \mathrm{~V} \text { step } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 105 \\ & 35 \\ & 20 \\ & 160 \\ & 220 \\ & 35 \\ & 82 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\mathrm{V} / \mu \mathrm{s}$ <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Harmonic Distortion, HD2/HD3¹ <br> Input Voltage Noise Input Voltage Noise 1/f Corner 0.1 Hz to 10 Hz Voltage Noise Input Current Noise | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=20 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=20 \mathrm{kHz}, \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { p-p } \\ & \mathrm{fc}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { p-p } \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -114 /-119 \\ & -102 /-116 \\ & -107 /-118 \\ & -90 /-109 \\ & 5.9 \\ & 8 \\ & 54 \\ & 0.6 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> Hz <br> nV rms <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift ${ }^{2}$ Input Bias Current Input Offset Current Open-Loop Gain | Tmin to $T_{\text {max, }} 4 \sigma$ $V_{\text {out }}=1.25 \mathrm{~V} \text { to } 3.75 \mathrm{~V}$ | 105 | $\begin{aligned} & 9 \\ & 0.2 \\ & 470 \\ & 0.4 \\ & 109 \end{aligned}$ | $\begin{aligned} & 125 \\ & 1.5 \\ & 720 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> nA <br> nA <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Common Mode <br> Differential Mode <br> Input Capacitance <br> Input Common-Mode Voltage Range <br> Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{IN}, \mathrm{CM}}=1.25 \mathrm{~V}$ to 3.75 V | $\begin{gathered} -0.1 \\ 103 \end{gathered}$ | $\begin{aligned} & 50 \\ & 260 \\ & 1 \\ & 133 \end{aligned}$ | +4 | $M \Omega$ <br> k $\Omega$ <br> pF <br> V <br> dB |
| $\overline{\text { SHUTDOWN }}$ PIN SHUTDOWN Voltage Low High | Powered down Enabled |  | $\begin{aligned} & <1.5 \\ & >1.9 \end{aligned}$ |  |  |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SHUTDOWN Current <br> Low <br> High Turn-Off Time Turn-On Time | Powered down <br> Enabled <br> $50 \%$ of SHUTDOWN to $<10 \%$ of enabled <br> quiescent current <br> $50 \%$ of $\overline{\text { SHUTDOWN }}$ to $>90 \%$ of final $V_{\text {out }}$ |  | $\begin{aligned} & 10 \\ & 74 \\ & 1.5 \\ & 3 \end{aligned}$ | 4 | nA nA $\mu \mathrm{s}$ $\mu \mathrm{s}$ |
| OUTPUT CHARACTERISTICS <br> Overdrive Recovery Time (Rising/Falling Edge) <br> Output Voltage Swing <br> Short-Circuit Current <br> Linear Output Current <br> Off Isolation <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=-1 \mathrm{~V} \text { to }+6 \mathrm{~V}, \mathrm{G}=+2 \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \text { Sinking/sourcing } \\ & <1 \% \mathrm{THD} \text { at } 100 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V} \text { p-p, } \mathrm{f}=1 \mathrm{MHz}, \overline{\text {, }} \mathrm{SHUTDOWN}=-\mathrm{V}_{\mathrm{s}} \\ & 30 \% \text { overshoot } \end{aligned}$ | 0.02 | $\begin{aligned} & 130 / 145 \\ & \\ & 73 / 63 \\ & \pm 47 \\ & 41 \\ & 15 \end{aligned}$ | 4.98 | ns <br> V <br> mA <br> mA <br> dB <br> pF |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Power Supply Rejection Ratio Positive <br> Negative | Enabled $\overline{\text { SHUTDOWN }}=-\mathrm{V}_{\mathrm{s}}$ $\begin{aligned} & +\mathrm{V}_{\mathrm{s}}=1.5 \mathrm{~V} \text { to } 3.5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-2.5 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{s}}=2.5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1.5 \mathrm{~V} \text { to }-3.5 \mathrm{~V} \end{aligned}$ | 2.7 $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 495 \\ & 2.9 \\ & \\ & 120 \\ & 126 \end{aligned}$ | $\begin{aligned} & 10 \\ & 520 \\ & 4 \end{aligned}$ | V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB <br> dB |

${ }^{1} \mathrm{f}_{\mathrm{C}}$ is the fundamental frequency.
${ }^{2}$ Guaranteed, but not tested.

## 3 V SUPPLY

$\mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{F}}=0 \Omega$ for $\mathrm{G}=+1$; otherwise, $\mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to midsupply; unless otherwise noted. All specifications are per amplifier.

Table 4.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time to 0.1\% | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=1 \mathrm{Vp}-\mathrm{p},+\mathrm{V}_{\mathrm{s}}=2 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1 \mathrm{~V} \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=0.02 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=1 \mathrm{~V} \text { step, }+\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-1 \mathrm{~V} \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=1 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 95 \\ & 30 \\ & 35 \\ & 85 \\ & 41 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ ns |
| NOISE/DISTORTION PERFORMANCE <br> Harmonic Distortion, HD2/HD3¹ <br> Input Voltage Noise Input Voltage Noise 1/f Corner 0.1 Hz to 10 Hz Voltage Noise Input Current Noise | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=20 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=1 \mathrm{Vp}-\mathrm{p},+\mathrm{V}_{\mathrm{s}}=2 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1 \mathrm{~V} \\ & \mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=1 \mathrm{Vp}-\mathrm{p},+\mathrm{V}_{\mathrm{s}}=2 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1 \mathrm{~V} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -123 /-121 \\ & -107 /-121 \\ & 6.3 \\ & 8 \\ & 55 \\ & 0.8 \\ & \hline \end{aligned}$ |  | dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> Hz <br> nV rms <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift ${ }^{2}$ Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max, }} 4 \sigma$ $\text { Vout }=1.1 \mathrm{~V} \text { to } 1.9 \mathrm{~V}$ | 100 | $\begin{aligned} & 7 \\ & 0.2 \\ & 440 \\ & 0.5 \\ & 107 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 1.5 \\ & 690 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ nA nA dB |

\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter \& Test Conditions/Comments \& Min \& Typ \& Max \& Unit \\
\hline \begin{tabular}{l}
INPUT CHARACTERISTICS \\
Input Resistance \\
Common Mode \\
Differential Mode \\
Input Capacitance \\
Input Common-Mode Voltage Range \\
Common-Mode Rejection Ratio
\end{tabular} \& \(\mathrm{V}_{\mathrm{IN}, \mathrm{cm}}=0.5 \mathrm{~V}\) to 2 V \& \[
\begin{aligned}
\& -0.1 \\
\& 89
\end{aligned}
\] \& \[
\begin{aligned}
\& 50 \\
\& 260 \\
\& 1 \\
\& 117
\end{aligned}
\] \& +2 \& \begin{tabular}{l}
\(\mathrm{M} \Omega\) \\
k \(\Omega\) \\
pF \\
V \\
dB
\end{tabular} \\
\hline \begin{tabular}{l}
\(\overline{\text { SHUTDOWN }}\) PIN \\
\(\overline{\text { SHUTDOWN }}\) Voltage Low \\
High \\
SHUTDOWN Current \\
Low \\
High \\
Turn-Off Time \\
Turn-On Time
\end{tabular} \& \begin{tabular}{l}
Powered down \\
Enabled \\
Powered down \\
Enabled \\
\(50 \%\) of SHUTDOWN to \(<10 \%\) of enabled \\
quiescent current \\
\(50 \%\) of SHUTDOWN to \(>90 \%\) of final \(V_{\text {OUt }}\)
\end{tabular} \& \& \[
\begin{aligned}
\& <0.7 \\
\& >1.1 \\
\& 6.4 \\
\& 32 \\
\& 1 \\
\& 7
\end{aligned}
\] \& 8 \& \begin{tabular}{l}
V \\
V \\
nA nA \(\mu \mathrm{s}\) \(\mu \mathrm{s}\)
\end{tabular} \\
\hline \begin{tabular}{l}
OUTPUT CHARACTERISTICS \\
Output Overdrive Recovery Time (Rising/Falling Edge) \\
Output Voltage Swing \\
Short-Circuit Current \\
Linear Output Current \\
Off Isolation \\
Capacitive Load Drive
\end{tabular} \& \[
\begin{aligned}
\& \mathrm{V}_{\mathbb{N}}=-1 \mathrm{~V} \text { to }+4 \mathrm{~V}, \mathrm{G}=+2 \\
\& \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\
\& \text { Sinking } / \text { sourcing } \\
\& <1 \% \text { THD at } 100 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=1 \mathrm{Vp-p} \\
\& \mathrm{~V}_{\mathbb{N}}=0.5 \mathrm{~V} \text { p-p, } \mathrm{f}=1 \mathrm{MHz}, \overline{\mathrm{SHUTDOWN}}=-\mathrm{V}_{\mathrm{s}} \\
\& 30 \% \text { overshoot }
\end{aligned}
\] \& 0.02 \& \[
\begin{aligned}
\& 135 / 175 \\
\& \\
\& 65 / 47 \\
\& \pm 40 \\
\& 41 \\
\& 15
\end{aligned}
\] \& 2.98 \& \begin{tabular}{l}
ns \\
V \\
mA \\
mA \\
dB \\
pF
\end{tabular} \\
\hline \begin{tabular}{l}
POWER SUPPLY \\
Operating Range \\
Quiescent Current \\
Power Supply Rejection Ratio Positive \\
Negative
\end{tabular} \& Enabled
\[
\overline{\text { SHUTDOWN }}=-V_{s}
\]
\[
\begin{aligned}
\& +\mathrm{V}_{\mathrm{s}}=1.5 \mathrm{~V} \text { to } 3.5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1.5 \mathrm{~V} \\
\& +\mathrm{V}_{\mathrm{s}}=1.5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1.5 \mathrm{~V} \text { to }-3.5 \mathrm{~V}
\end{aligned}
\] \& 2.7

96

96 \& $$
\begin{gathered}
470 \\
1.3 \\
\\
119 \\
125
\end{gathered}
$$ \& \[

$$
\begin{aligned}
& 10 \\
& 495 \\
& 3
\end{aligned}
$$

\] \& | V |
| :--- |
| $\mu \mathrm{A}$ |
| $\mu \mathrm{A}$ |
| dB |
| dB | <br>

\hline
\end{tabular}

[^0]
## ABSOLUTE MAXIMUM RATINGS

Table 5.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 11 V |
| Power Dissipation | See Figure 3 |
| Common-Mode Input Voltage | $-\mathrm{V}_{\mathrm{s}}-0.7 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{s}}+0.7 \mathrm{~V}$ |
| Differential Input Voltage | $\pm 1 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec) | $300^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, $\theta_{\mathrm{JA}}$ is specified for a device soldered in a circuit board for surfacemount packages. Table 6 lists the $\theta_{J A}$ for the ADA4805-1.

Table 6. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 6-Lead SC70 | 224 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 6-Lead SOT-23 | 209 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## MAXIMUM POWER DISSIPATION

The maximum safe power dissipation for the ADA4805-1 is limited by the associated rise in junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ on the die. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the properties of the plastic change. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the ADA4805-1. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period of time can result in changes in silicon devices, potentially causing degradation or loss of functionality.
The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the die due to the ADA4805-1 output load drive.

The quiescent power dissipation is the voltage between the supply pins ( $\pm \mathrm{V}_{\mathrm{s}}$ ) multiplied by the quiescent current ( $\mathrm{I}_{\mathrm{s}}$ ).

$$
P_{D}=\text { Quiescent Power }+(\text { Total Drive Power }- \text { Load Power })
$$

$$
P_{D}=\left(V_{S} \times I_{S}\right)+\left(\frac{V_{S}}{2} \times \frac{V_{O U T}}{R_{L}}\right)-\frac{V_{O U T}^{2}}{R_{L}}
$$

RMS output voltages should be considered. If $\mathrm{R}_{\mathrm{L}}$ is referenced to $-\mathrm{V}_{\mathrm{s}}$, as in single-supply operation, the total drive power is $\mathrm{V}_{\mathrm{s}} \times$ Iout. If the rms signal levels are indeterminate, consider the worst case, when $V_{\text {out }}=\mathrm{V}_{\mathrm{S}} / 4$ for $\mathrm{R}_{\mathrm{L}}$ to midsupply.

$$
P_{D}=\left(V_{S} \times I_{S}\right)+\frac{\left(V_{S} / 4\right)^{2}}{R_{L}}
$$

In single-supply operation with $\mathrm{R}_{\mathrm{L}}$ referenced to $-\mathrm{V}_{\mathrm{s}}$, worst case is $V_{\text {out }}=V_{\mathrm{s}} / 2$.
Airflow increases heat dissipation, effectively reducing $\theta_{J A}$. Also, more metal directly in contact with the package leads and exposed pad from metal traces, through holes, ground, and power planes reduces $\theta_{\mathrm{JA}}$.

Figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature on a JEDEC standard 4-layer board. $\theta_{\mathrm{IA}}$ values are approximations.


Figure 3. Maximum Power Dissipation vs. Temperature for a 4-Layer Board

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. 6-Lead SC70 Pin Configuration


Figure 5. 6-Lead SOT-23 Pin Configuration

Table 7. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | $V_{\text {out }}$ | Output. |
| 2 | $-V_{s}$ | Negative Supply. |
| 3 | +IN | Noninverting Input. |
| 4 | -IN | Inverting Input. |
| 5 | SHUTDOWN | Active Low Power-Down. |
| 6 | $+\mathrm{V}_{\mathrm{s}}$ | Positive Supply. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted. When $\mathrm{G}=+1, \mathrm{R}_{\mathrm{F}}=0 \Omega$.


Figure 6. Small Signal Frequency Response vs. Frequency for Various Gains


Figure 7. Small Signal Frequency Response vs. Frequency for Various Temperatures


Figure 8. Small Signal Frequency Response vs. Frequency for Various Supply Voltages


Figure 9. Large Signal Frequency Response vs. Frequency for Various Gains


Figure 10. Large Signal Frequency Response vs. Frequency for Various Temperatures


Figure 11. Frequency Response for Various Output Voltages


Figure 12. Small Signal Frequency Response vs. Frequency for Various
Capacitive Loads (See Figure 42)


Figure 13. Harmonic Distortion vs. Frequency for Various Gains


Figure 14. Total Harmonic Distortion Vs. Output Voltage For Various Frequencies


Figure 15. Small Signal 0.1dB Bandwidth


Figure 16. Harmonic Distortion vs. Frequency for Various Supplies, $G=+1$


Figure 17. Harmonic Distortion vs. Frequency, $G=+2$


Figure 18. Voltage Noise vs. Frequency


Figure 19. 0.1 Hz to 10 Hz Voltage Noise


Figure 20. CMRR, PSRR vs. Frequency


Figure 21. Current Noise vs. Frequency (See Figure 43)


Figure 22. Quiescent Supply Current vs. Temperature for Various Supplies


Figure 23. Forward/Off Isolation vs. Frequency


Figure 24. Input Offset Voltage Distribution


Figure 25. Input Voltage Offset vs. Input Common-Mode Voltage


Figure 26. Input Bias Current vs. Temperature for Various Supplies (See Figure 44)


Figure 27. Input Offset Voltage Drift Distribution


Figure 28. Input Offset Voltage vs. Temperature


Figure 29. Input Bias Current and Input Offset Current vs. Input CommonMode Voltage


Figure 30. Small Signal Transient Response for Various Supplies, $G=+1$


Figure 31. Input Overdrive Recovery Time, G = +1


Figure 32. Settling Time to 0.1\%


Figure 33. Large Signal Transient Response for Various Supplies, $G=+1$


Figure 34. Output Overdrive Recovery Time, $G=+2$


Figure 35. Open-Loop Gain and Phase Margin


Figure 36. Turn-On Response Time for Various Temperatures (See Figure 45)


Figure 37. Turn-Off Response Time for Various Temperatures (See Figure 46)


Figure 38. $\overline{\mathrm{SHUTDOWN}}$ Threshold vs. Supply Voltage from Ground for Various Temperatures


Figure 39. Turn-On Response Time for Various Supplies (See Figure 45)


Figure 40. Turn-Off Response Time for Various Supplies (See Figure 46)


Figure 41. Long-Term Vos Drift

ADA4805-1

## TEST CIRCUITS



Figure 42. Output Capacitive Load Behavior Test Circuit (See Figure 12)


Figure 43. Current Noise Test Circuit (See Figure 21)

Figure 44. Input Bias Current Temperature Test Circuit (See Figure 26)



Figure 45. Turn-On Response Test Circuit (See Figure 36 and Figure 39)


Figure 46. Turn-Off Response Test Circuit (See Figure 37 and Figure 40)

## THEORY OF OPERATION

## AMPLIFIER DESCRIPTION

The ADA4805-1 has a bandwidth of 105 MHz and a slew rate of $160 \mathrm{~V} / \mu \mathrm{s}$. It has an input referred voltage noise of only $5.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$. The ADA4805-1 operates over supply voltages from 3 V to 10 V and consumes only $495 \mu \mathrm{~A}$ of supply current at 5 V . The amplifiers are unity-gain stable, and the input structure results in an extremely low input $1 / \mathrm{f}$ noise. The ADA4805-1 uses a slew enhancement architecture, as shown in Figure 47. The slew enhancement circuit detects the absolute difference between the two inputs. It then modulates the tail current, $\mathrm{I}_{\text {TAIL }}$, of the input stage to boost the slew rate. The architecture allows higher slew rate and fast settling time with low quiescent current while maintaining low noise.


Figure 47. Slew Rate Enhancement Circuit

## INPUT PROTECTION

The ADA4805-1 is fully protected from ESD events, withstanding human body model ESD events of $\pm 3.5 \mathrm{kV}$ and charged-device model events of $\pm 1.25 \mathrm{kV}$ with no measured performance degradation. The precision input is protected with an ESD network between the power supplies and diode clamps across the input device pair, as shown in Figure 48.


Figure 48. Input Stage and Protection Diodes
For differential voltages above approximately 1.2 V at room temperature, and 0.8 V at $125^{\circ} \mathrm{C}$, the diode clamps begin to conduct. Too much current can cause damage due to excessive heating. If large differential voltages must be sustained across the input terminals, it is recommended that the current through the input clamps be limited to less than 10 mA . Series input resistors that are sized appropriately for the expected differential overvoltage provide the needed protection.

The ESD clamps begin to conduct for input voltages that are more than 0.7 V above the positive supply and input voltages more than 0.7 V below the negative supply. If an overvoltage condition is expected, it is recommended that the input current be limited to less than 10 mA .

## SHUTDOWN OPERATION

Figure 49 shows the ADA4805-1 shutdown circuitry. To maintain very low supply current in shutdown mode, no internal pull-up resistor is supplied; therefore, the SHUTDOWN pin must be driven high or low externally and not be left floating. Pulling the $\overline{\text { SHUTDOWN }}$ pin to $\geq 1 \mathrm{~V}$ below midsupply turns the device off, reducing the supply current to $2.9 \mu \mathrm{~A}$ for a 5 V voltage supply. When the amplifier is powered down, its output enters a high impedance state. The output impedance decreases as frequency increases. In shutdown mode, a forward isolation of 62 dB can be achieved at 100 kHz (see Figure 49).


Figure 49. Shutdown Circuit
The $\overline{\text { SHUTDOWN }}$ pin is protected by ESD clamps, as shown in Figure 49. Voltages beyond the power supplies cause these diodes to conduct. For protection of the $\overline{\text { SHUTDOWN }}$ pin, ensure that the voltage to this pin does not exceed 0.7 V above the positive supply or 0.7 V below the negative supply. If an overvoltage condition is expected, it is recommended that the input current be limited with a series resistor to less than 10 mA . Table 8 summarizes the threshold voltages for the powered down and enabled modes for various supplies.

Table 8. Threshold Voltages for Powered Down and Enabled Modes

| Mode | $\mathbf{+ 3} \mathrm{V}$ | $\mathbf{+ 5} \mathrm{V}$ | $\mathbf{+ 5} \mathrm{V} / \mathbf{- 5} \mathrm{V}$ | $\mathbf{+ 7} \mathrm{V} / \mathbf{- 2} \mathrm{V}$ |
| :--- | :--- | :--- | :--- | :--- |
| Enabled | $>1.1 \mathrm{~V}$ | $>1.9 \mathrm{~V}$ | $>-0.9 \mathrm{~V}$ | $>1.52 \mathrm{~V}$ |
| Powered Down | $<0.7 \mathrm{~V}$ | $<1.5 \mathrm{~V}$ | $<-1.3 \mathrm{~V}$ | $<1.52 \mathrm{~V}$ |

## NOISE CONSIDERATIONS

Figure 50 illustrates the primary noise contributors for the typical gain configurations. The total rms output noise is the root-mean-square of all the contributions.


Figure 50. Noise Sources in Typical Connection
The output noise spectral density can be calculated by

$$
\begin{aligned}
& \overline{\text { VOUT_EN }}= \\
& \sqrt{4 k T R_{F}+\left(1+\frac{R_{F}}{R_{G}}\right)^{2}\left[4 k T R s+\overline{I E P}^{2} R_{S}{ }^{2}+\overline{V E N}^{2}\right]+\left(\frac{R_{F}}{R_{G}}\right)^{2} 4 k T R_{G}+\overline{I E N}^{2} R_{F}{ }^{2}}
\end{aligned}
$$

where:
$k$ is Boltzmann's constant.
$T$ is the absolute temperature (degrees Kelvin).
$\overline{i e p}$ and $\overline{i e n}$ represent the amplifier input current noise spectral density ( $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ ).
$\overline{v e n}$ is the amplifier input voltage noise spectral density $(\mathrm{nV} / \sqrt{ } \mathrm{Hz})$.
$R_{s}$ is the source resistance, as shown in Figure 50.
$R_{F}$ and $R_{G}$ are the feedback network resistances, as shown in Figure 50.
Source resistance noise, amplifier input voltage noise ( $\overline{\mathrm{ven})}$, and the voltage noise from the amplifier input current noise (iep $\left.\times \mathrm{R}_{\mathrm{S}}\right)$ are all subject to the noise gain term $\left(1+\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}\right)$.

Figure 51 shows the total referred to input (RTI) noise due to the amplifier vs. the source resistance. Note that with a $5.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ input voltage noise and $0.6 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ input current noise, the noise contributions of the amplifier are relatively small for source resistances from approximately $2.6 \mathrm{k} \Omega$ to $47 \mathrm{k} \Omega$.

The Analog Devices SiGe bipolar process makes it possible to achieve a low noise of $5.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ for the ADA4805-1. This noise is much improved compared to other similar low power amplifiers with a supply current in the hundreds of microampere range.


Figure 51. RTI Noise vs. Source Resistance

## APPLICATIONS INFORMATION

## SLEW ENHANCEMENT

The ADA4805-1 has an internal slew enhancement circuit that increases the slew rate as the feedback error voltage increases. This circuit allows the amplifier to settle a large step response faster, as shown in Figure 52. This is particularly useful in ADC applications where multiple input signals are multiplexed. The impact of the slew enhancement can also be seen in the large signal frequency response, where larger input signals cause a slight increase in peaking, as shown in Figure 53.


Figure 52. Step Response with Selected Output Steps


Figure 53. Peaking in Frequency Responses as Signal Level Changes, $G=+1$

## EFFECT OF FEEDBACK RESISTOR ON FREQUENCY RESPONSE

Large feedback resistor contributes to peaking in the frequency response. This is due to the reduced phase margin imposed by the pole formed by the input capacitance of the amplifier, and the feedback network. Figure 54 shows the effect of peaking at selected feedback resistor values when the amplifier is configured as a gain of +2 . This effect is easily mitigated by putting a feedback capacitor across the feedback resistor of the amplifier.


Figure 54. Peaking in Frequency Response at Selected $R_{F}$ Values

## COMPENSATING PEAKING IN LARGE SIGNAL FREQUENCY RESPONSE

Due to the slight peaking effect of the slew enhancement circuit at large outputs at higher frequencies, caution must be used when the amplifier is configured as a gain of +2 or higher because the feedback resistor $\mathrm{R}_{\mathrm{F}}$ contributes to additional peaking (see the Effect of Feedback Resistor on Frequency Response section). Figure 55 shows that when the peaking is due to both the slew enhancement effect and the feedback resistor, the peaking can still be effectively reduced by a feedback capacitor.


Figure 55. Using Feedback Capacitors to Mitigate Peaking

## DRIVING LOW POWER, HIGH RESOLUTION SAR ADC

The main challenge of driving a low power, high resolution SAR ADC is to select a low power amplifier that can work in a single supply configuration and has noise and distortion such that it is capable of delivering the required linearity that is compatible with the chosen ADC. The ADA4805-1 has a noise of $5.9 \mathrm{nV} / \sqrt{ }(\mathrm{Hz})$ and a rail-to-rail output stage that helps minimizing distortion at large output. With its low power of $495 \mu \mathrm{~A}$, it consumes power that is compatible with the low power SAR ADCs, which is usually in the microwatt $(\mu \mathrm{W})$ to milliwatt ( mW ) range.

Furthermore, it supports a single-supply configuration; its input common range extends to 0.1 below the negative supply, and 1 V below the positive supply. These features make the ADA4805-1 a suitable candidate for driving low power, high resolution SAR ADCs.
Figure 56 shows a typical 16-bit single-supply application. The ADA4805-1 drives the AD7980, a 16-bit, 1 MSPS SAR ADC in a low power configuration. The AD7980 operates on a 2.5 V supply and supports an input from 0 V to $\mathrm{V}_{\text {ref. }}$. In this case, the ADR435 provides a 5 V reference. The ADA4805-1 is used both as a driver for the AD7980 and as a reference buffer for the ADR435.
The low-pass filter between the ADC driver and the ADC further limits the noise to the ADC (see Figure 56). The designer can reduce the corner frequency of the filter to remove additional noises, but note that this impacts the maximum input frequency allowed.


Figure 56. Driving the AD7980 with the ADA4805-1
In this configuration, the two ADA4805-1 consume 7.2 mW of quiescent power. The measured SNR, SINAD, and THD of the whole system for a 10 kHz signal are $89.9 \mathrm{~dB}, 103 \mathrm{~dB}$, and 89.7 dB , respectively. This translates to an effective number of bits (ENOB) of 14.6 at 10 kHz , which is compatible with the AD7980 performance. Table 9 shows the performance of this setup at selected input frequencies.

## DYNAMIC POWER SCALING

One of the merits of an SAR ADC like the AD7980 is that its power scales with the sampling rate. This makes it very power efficient, especially when the ADC runs at a low sampling frequency. However, the ADC driver used with the SAR ADC traditionally consumes constant power regardless of the sampling frequency. In other words, the power of the driver typically does not scale with the sampling rate of the system.
Figure 57 demonstrates how to scale the quiescent power of the driver with the sampling rate of the system. The conversion (CNV) signal is used as a trigger to generate a timing waveform that controls the $\overline{\text { SHUTDOWN }}$ pin of the ADA4805-1.


Figure 57. ADA4805-1/AD7980 Power Management Circuitry
Figure 58 illustrates the relative signal timing for power scaling the ADA4805-1 and the AD7980. To prevent any degradation in the performance of the ADC, the ADA4805-1 must exit its shutdown mode and have a fully settled output into the ADC input prior to the activation of the ADC CNV start signal. In this example, the amplifier is turned on to full power mode $3 \mu \mathrm{~s}$ prior to the start of the conversion signal, which is the minimum time needed for the amplifier output/ADC input to fully settle to 16 bits in acquisition mode. The $\overline{\text { SHUTDOWN }}$ pin of the ADA4805-1 is pulled low when the ADC input is inactive in between samples. The quiescent current of the amplifier falls to $10 \%$ of the normal operating value within 600 ns typically and settles to its final value of $3 \mu \mathrm{~A}$ by $1 \mu \mathrm{~s}$ maximum. Its output impedance is high in shutdown mode. This process is then repeated immediately after the amplifier is powered on again.

Table 9. System Performance at Selected Input Frequency for Driving the AD7980 Single-Ended

| Input Frequency (kHz) | ADC Driver |  | Reference Buffer |  | Results |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | Supply (V) | Gain | Supply (V) | Gain | SNR (dB) | THD (dBc) | SINAD (dB) |
|  | 7.5 and 0 | 1 | 7.5 | 1 | 89.8 | 103 | 89.6 |
| 10 | 7.5 and 0 | 1 | 7.5 | 1 | 89.4 | 104 | 89.3 |
| 20 | 7.5 and 0 | 1 | 7.5 | 1 | 89.9 | 103 | 89.7 |
| 50 | 7.5 and 0 | 1 | 7.5 | 1 | 88.5 | 99 | 88.1 |
| 100 | 7.5 and 0 | 1 | 7.5 | 1 | 86.3 | 93.7 | 85.6 |



Figure 59 shows the quiescent power of the ADA4805-1 with and without the power scaling. Without power scaling, the ADA4805-1 consumes constant power regardless of the sampling frequency as shown in Equation 1.

$$
\begin{equation*}
P_{Q}=I_{Q} \times V_{S} \tag{1}
\end{equation*}
$$

With power scaling, the quiescent power becomes proportional to the ratio between the amplifier on time, $\mathrm{t}_{\mathrm{AMP}, \mathrm{oN}}$, and the sampling time, t s.

$$
\begin{equation*}
P_{Q}=I_{Q} \times V_{S} \times \frac{t_{A M P, O N}}{t_{S}} \tag{2}
\end{equation*}
$$

Thus, by dynamically switching the ADA4805-1 between shutdown and full power modes between consecutive samples, the quiescent power of the driver scales with the sampling rate.


Figure 59. Quiescent Power Consumption of the ADA4805-1 vs. ADC Sampling Frequency

## SINGLE-ENDED TO DIFFERENTIAL CONVERSION

Most high resolution ADCs have differential inputs to reduce common-mode noise and harmonic distortion. Therefore, it is necessary to use an amplifier to convert a single-ended signal into a differential signal to drive the ADCs.

There are two common ways the user can convert a singleended signal into a differential signal: either use a differential amplifier, or configure two amplifiers as shown in Figure 60. The use of a differential amplifier yields better performance, whereas the $2-\mathrm{op}-\mathrm{amp}$ solution results in a lower system cost. The ADA4805-1 solves this dilemma of choosing between the two methods by combining the advantages of both. Its low harmonic distortion, low offset voltage, and low bias current means that it is able to produce a differential output that is well matched with the performance of the high resolution ADCs.

Figure 60 shows how the ADA4805-1 converts a single-ended signal into a differential output. The first ADA4805-1 is configured in a gain $=+1$ configuration. Its output is then inverted to produce the complementary signal. The differential output then drives the AD7982, an 18-bit, 1 MSPS SAR ADC. To further reduce noise, the user can reduce the values of R1 and R2. However, note that this increases the power consumption. The low-pass filter between the ADC driver and the ADC also limits the noise to the ADC. The user can reduce the corner frequency of the filter to remove additional noise, but note that this has an impact on the maximum input frequency allowed.
The measured SNR, THD, and SINAD of the whole system for a 10 kHz signal are $93 \mathrm{~dB}, 113 \mathrm{~dB}$, and 93 dB , respectively. This translates to an effective number of bits (ENOB) of 15.2 at 10 kHz , which is compatible with the performance of the AD7982. Table 10 shows the performance of this setup at selected input frequencies.
Table 10. System Performance at Selected Input Frequency for Driving the AD7982 Differentially

| Input Frequency (kHz) | Results |  |  |
| :--- | :--- | :--- | :--- |
|  | SNR (dB) | THD (dBc) | SINAD (dB) |
| 1 | 93 | 104 | 93 |
| 10 | 93 | 113 | 93 |
| 20 | 93 | 110 | 93 |
| 50 | 92 | 102 | 91 |
| 100 | 89 | 96 | 88 |

## LAYOUT CONSIDERATIONS

To ensure optimal performance, careful and deliberate attention must be paid to the board layout, signal routing, power supply bypassing, and grounding.

## Ground Plane

It is important to avoid ground in the areas under and around the input and output of the ADA4805-1. Stray capacitance created between the ground plane and the input and output pads of a device is detrimental to high speed amplifier performance. Stray capacitance at the inverting input, together with the amplifier input capacitance, lowers the phase margin and can cause instability. Stray capacitance at the output creates a pole in the feedback loop, which can reduce phase margin and cause the circuit to become unstable.

## Power Supply Bypassing

Power supply bypassing is a critical aspect in the performance of the ADA4805-1. A parallel connection of capacitors from each power supply pin to ground works best. Smaller value ceramic capacitors offer better high frequency response, whereas larger value ceramic capacitors offer better low frequency performance.
Paralleling different values and sizes of capacitors helps to ensure that the power supply pins are provided with a low ac impedance across a wide band of frequencies. This is important for minimizing the coupling of noise into the amplifier-especially when the amplifier PSRR begins to roll off-because the bypass capacitors can help lessen the degradation in PSRR performance.
Place the smallest value capacitor on the same side of the board as the amplifier and as close as possible to the amplifier power supply pins. Connect the ground end of the capacitor directly to the ground plane.

It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor with a 0508 case size be used. The 0508 case size offers low series inductance and excellent high frequency performance. Place a $10 \mu \mathrm{~F}$ electrolytic capacitor in parallel with the $0.1 \mu \mathrm{~F}$ capacitor. Depending on the circuit parameters, some enhancement to performance can be realized by adding additional capacitors. Each circuit is different and must be analyzed individually for optimal performance.


Figure 60. Driving the AD7982 with the ADA4805-1

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-178-AB
Figure 61. 6-Lead Small Outline Transistor Package [SOT-23] (RJ-6)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MO-203-AB
Figure 62. 6-Lead Plastic Surface-Mount Package [SC70] (KS-6)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| ADA4805-1ARJZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead SOT-23 | RJ-6 | H 3 H |
| ADA4805-1ARJZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead SOT-23 | RJ-6 | H3H |
| ADA4805-1ARJZ-EBZ |  | Evaluation Board for 6-Lead SOT-23 |  | H3H |
| ADA4805-1AKSZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead SC70 | KS-6 | H 3 H |
| ADA4805-1AKSZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead SC70 | KS-6 | H3H |
| ADA4805-1AKSZ-EBZ |  | Evaluation Board for 6-Lead SC70 |  |  |

${ }^{1} Z=$ RoHS Compliant Part.

## AMEYA360

## Components Supply Platform

## Authorized Distribution Brand :



Website :

Welcome to visit www.ameya360.com

## Contact Us :

> Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd
Minhang District, Shanghai , China
> Sales:

Direct $\quad+86$ (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2
> Customer Service :

Email service@ameya360.com
> Partnership :
Tel $\quad+86$ (21) 64016692-8333

Email mkt@ameya360.com


[^0]:    ${ }^{1} \mathrm{f}_{\mathrm{C}}$ is the fundamental frequency.
    ${ }^{2}$ Guaranteed, but not tested.

