

# 16-Mbit (1 M × 16 / 2 M × 8) Static RAM

#### **Features**

■ Configurable as 1 M × 16 or as 2 M × 8 SRAM

■ Very high speed: 45 ns

■ Wide voltage range: 4.5 V to 5.5 V

■ Ultra low standby power

□ Typical standby current: 1.5 µA
□ Maximum standby current: 12 µ

□ Maximum standby current: 12 μA

■ Ultra low active power

□ Typical active current: 2.2 mA at f = 1 MHz

■ Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  features

■ Automatic power-down when deselected

■ CMOS for optimum speed and power

■ Offered in 48-pin TSOP I package

#### **Functional Description**

The CY62167E is a high performance CMOS static RAM organized as 1 M words by 16-bits/2 M words by 8-bits. This device features advanced circuit design to provide an ultra low active current. This is ideal for providing More Battery Life  $^{\rm TM}$  (MoBL  $^{\rm (MoBL)}$ ) in portable applications. The device also has an automatic power down feature that reduces power consumption when addresses are not toggling. Place the device into standby mode when deselected (CE $_1$  HIGH, or CE $_2$  LOW, or both BHE

and  $\overline{\rm BLE}$  are HIGH). The input and output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high impedance state when:

- The device is deselected (CE<sub>1</sub> HIGH or CE<sub>2</sub> LOW)
- Outputs are disabled (OE HIGH)
- <u>Both</u> byte high enable and byte low enable are disabled (BHE, BLE HIGH) or
- A write operation is in progress (\overline{CE}\_1 LOW, CE<sub>2</sub> HIGH, and \overline{WE} LOW)

To write to the device, take chip enables ( $\overline{CE}_1$  LOW and  $CE_2$   $\underline{HIGH}$ ) and write enable ( $\overline{WE}$ ) input LOW. If byte low enable ( $\overline{BLE}$ ) is LOW, then data from I/O pins (I/O $_0$  through I/O $_7$ ), is written into the location specified on the address pins ( $A_0$  through  $A_{19}$ ). If byte high enable ( $\overline{BHE}$ ) is LOW, then data from the I/O pins (I/O $_8$  through I/O $_{15}$ ) is written into the location specified on the address pins ( $A_0$  through  $A_{19}$ ).

To read from the device, take chip enables ( $\overline{\text{CE}}_1$  LOW and CE<sub>2</sub> HIGH) and output enable ( $\overline{\text{OE}}$ ) LOW while forcing the write enable ( $\overline{\text{WE}}$ ) HIGH. If byte low enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins appears on I/O<sub>0</sub> to I/O<sub>7</sub>. If byte high enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See Truth Table on page 12 for a complete description of read and write modes.

The CY62167E device is suitable for interfacing with processors that have TTL I/P levels. It is not suitable for processors that require CMOS I/P levels. Please see Electrical Characteristics on page 4 for more details and suggested alternatives.

For a complete list of related documentation, click here.



**Cypress Semiconductor Corporation**Document Number: 001-15607 Rev. \*F

198 Champion Court

San Jose, CA 95134-1709

408-943-2600

Revised January 16, 2015

# CY62167E MoBL®



# Contents

| Pin Configuration              | 3 |
|--------------------------------|---|
| Product Portfolio              |   |
| Maximum Ratings                |   |
| Operating Range                |   |
| Electrical Characteristics     |   |
| Capacitance                    | 5 |
| Thermal Resistance             | 5 |
| AC Test Loads and Waveforms    | 5 |
| Data Retention Characteristics | 6 |
| Data Retention Waveform        |   |
| Switching Characteristics      |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering information                    |    |
|-----------------------------------------|----|
| Ordering Code Definitions               | 13 |
| Package Diagram                         | 14 |
| Acronyms                                | 15 |
| Document Conventions                    | 15 |
| Units of Measure                        | 15 |
| Document History Page                   | 16 |
| Sales, Solutions, and Legal Information | 17 |
| Worldwide Sales and Design Support      | 17 |
| Products                                | 17 |
| PSoC® Solutions                         | 17 |
| Cypress Developer Community             | 17 |
| Technical Support                       |    |



# **Pin Configuration**

# 48-pin TSOP I pinout (Top View) $^{\left[1,\;2\right]}$



#### **Product Portfolio**

|            |                           |                           |     |               |                                |     | Power Di                  | ssipation |                                          |     |
|------------|---------------------------|---------------------------|-----|---------------|--------------------------------|-----|---------------------------|-----------|------------------------------------------|-----|
| Product    | V <sub>CC</sub> Range (V) |                           |     | Speed<br>(ns) | Operating I <sub>CC</sub> (mA) |     |                           |           | Standby L. (uA)                          |     |
| Product    |                           |                           |     |               | f = 1 MHz                      |     | f = f <sub>max</sub>      |           | - Standby I <sub>SB2</sub> (μ <b>A</b> ) |     |
|            | Min                       | <b>Typ</b> <sup>[3]</sup> | Max |               | <b>Typ</b> <sup>[3]</sup>      | Max | <b>Typ</b> <sup>[3]</sup> | Max       | <b>Typ</b> <sup>[3]</sup>                | Max |
| CY62167ELL | 4.5                       | 5.0                       | 5.5 | 45            | 2.2                            | 4.0 | 25                        | 30        | 1.5                                      | 12  |

<sup>1.</sup> NC pins are not connected on the die.
2. The BYTE pin in the 48-pin TSOPI package must be tied to V<sub>CC</sub> to use the device as a 1 M × 16 SRAM. The 48-TSOPI package can also be used as a 2 M × 8 SRAM by tying the BYTE signal to V<sub>SS</sub>. In the 2 M × 8 configuration, pin 45 is A20, while BHE, BLE and I/O<sub>8</sub> to I/O<sub>14</sub> pins are not used.
3. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.



# **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Ambient temperature with Supply voltage to ground potential .....-0.5 V to 6.0 V DC voltage applied to outputs in high Z state  $^{[4,\ 5]}$  .....-0.5 V to 6.0 V

| DC input voltage [4, 5]                             | 0.5 V to 6.0 V |
|-----------------------------------------------------|----------------|
| Output current into outputs (LOW)                   | 20 mA          |
| Static discharge voltage (MIL-STD-883, method 3015) | >2001 V        |
| Latch-up current                                    | >200 mA        |

# **Operating Range**

| Device     | Range      | Ambient<br>Temperature | <b>V</b> <sub>CC</sub> <sup>[6]</sup> |  |
|------------|------------|------------------------|---------------------------------------|--|
| CY62167ELL | Industrial | –40 °C to +85 °C       | 4.5 V to 5.5 V                        |  |

#### **Electrical Characteristics**

Over the Operating Range

| D                                | Description                              | To at 6                      | A                                                  |           |                |                         |      |
|----------------------------------|------------------------------------------|------------------------------|----------------------------------------------------|-----------|----------------|-------------------------|------|
| Parameter                        | Description                              | lest C                       | Conditions                                         | Min       | <b>Typ</b> [7] | Max                     | Unit |
| V <sub>OH</sub>                  | Output HIGH voltage                      | V <sub>CC</sub> = 4.5 V      | I <sub>OH</sub> = -1.0 mA                          | 2.4       | -              | _                       | V    |
|                                  |                                          | V <sub>CC</sub> = 5.5 V      | I <sub>OH</sub> = -0.1 mA                          | _         | _              | 3.4 [8]                 |      |
| V <sub>OL</sub>                  | Output LOW voltage                       | I <sub>OL</sub> = 2.1 mA     |                                                    | _         | _              | 0.4                     | V    |
| V <sub>IH</sub>                  | Input HIGH voltage                       | V <sub>CC</sub> = 4.5 V to 5 | .5 V                                               | 2.2       | _              | V <sub>CC</sub> + 0.5 V | V    |
| V <sub>IL</sub>                  | Input LOW voltage                        | V <sub>CC</sub> = 4.5 V to 5 | .5 V                                               | -0.5      | _              | 0.7 <sup>[9]</sup>      | V    |
| I <sub>IX</sub>                  | Input leakage current                    | $GND \le V_1 \le V_{CC}$     | :                                                  | <b>–1</b> | _              | +1                      | μΑ   |
| I <sub>OZ</sub>                  | Output leakage current                   | $GND \le V_O \le V_{CO}$     | <sub>C</sub> , output disabled                     | -1        | _              | +1                      | μΑ   |
| I <sub>CC</sub>                  | V <sub>CC</sub> operating supply current | $f = f_{MAX} = 1/t_{RC}$     | $V_{CC} = V_{CC(max)}$<br>$I_{OUT} = 0 \text{ mA}$ | _         | 25             | 30                      | mA   |
|                                  |                                          | f = 1 MHz                    | I <sub>OUT</sub> = 0 mA<br>CMOS levels             | _         | 2.2            | 4.0                     | mA   |
| I <sub>SB2</sub> <sup>[10]</sup> | Automatic power down current—CMOS inputs | BHE and BLE >                | V or $V_{IN} \le 0.2 \text{ V}$ ,                  | -         | 1.5            | 12                      | μА   |

- 4.  $V_{IL}(min) = -2.0 \text{ V}$  for pulse durations less than 20 ns.
- V<sub>IH</sub>(max) = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns.
   Full Device AC operation is based on a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization.
- Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC</sub>(typ), T<sub>A</sub> = 25 °C.
   Please note that the maximum VOH limit doesnot exceed minimum CMOS VIH of 3.5 V. If you are interfacing this SRAM with 5 V legacy processors that require a minimum VIH of 3.5V, please refer to Application Note AN6081 for technical details and options you may consider.
   Under DC conditions the device meets a V<sub>IL</sub> of 0.8 V. However, in dynamic conditions input LOW voltage applied to the device must not be higher than 0.7 V.
   Chip enables (CE<sub>1</sub> and CE<sub>2</sub>), byte enables (BHE and BLE) and BYTE need to be tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.



# Capacitance

| Parameter [11]   | Description        | Test Conditions                                    | Max | Unit |
|------------------|--------------------|----------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input capacitance  | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = V_{CC(typ)}$ | 10  | pF   |
| C <sub>OUT</sub> | Output capacitance |                                                    | 10  | pF   |

#### **Thermal Resistance**

| Parameter [11]    | Description                              | Test Conditions                                                        | 48-pin TSOP I | Unit |
|-------------------|------------------------------------------|------------------------------------------------------------------------|---------------|------|
| $\Theta_{JA}$     | Thermal resistance (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 60            | °C/W |
| $\Theta_{\sf JC}$ | Thermal resistance (junction to case)    |                                                                        | 4.3           | °C/W |

# **AC Test Loads and Waveforms**

Figure 1. AC Test Loads and Waveforms



| Parameters      | Values | Unit |
|-----------------|--------|------|
| R1              | 1800   | Ω    |
| R2              | 990    | Ω    |
| R <sub>TH</sub> | 639    | Ω    |
| V <sub>TH</sub> | 1.77   | V    |

#### Note

<sup>11.</sup> Tested initially and after any design or process changes that may affect these parameters.



#### **Data Retention Characteristics**

Over the operating range

| Parameter                         | Description                          | Conditions                                                                                                                                                                                                                                                                                        | Min | Typ <sup>[12]</sup> | Max | Unit |
|-----------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|-----|------|
| $V_{DR}$                          | V <sub>CC</sub> for data retention   | -                                                                                                                                                                                                                                                                                                 | 2.0 | _                   | _   | V    |
| I <sub>CCDR</sub> <sup>[13]</sup> | Data retention current               | $\begin{split} & \underline{V_{CC}} = V_{DR}, \\ & \underline{CE_1} \geq V_{CC} - 0.2 \text{ V or } CE_2 \leq 0.2 \text{ V, or} \\ & \underline{BHE} \text{ and } \underline{BLE} \geq V_{CC} - 0.2 \text{ V,} \\ & V_{IN} \geq V_{CC} - 0.2 \text{ V or } V_{IN} \leq 0.2 \text{ V} \end{split}$ | -   | -                   | 12  | μА   |
| t <sub>CDR</sub> <sup>[14]</sup>  | Chip deselect to data retention time | -                                                                                                                                                                                                                                                                                                 | 0   | _                   | -   | ns   |
| t <sub>R</sub> <sup>[15]</sup>    | Operation recovery time              | -                                                                                                                                                                                                                                                                                                 | 45  | -                   | -   | ns   |

#### **Data Retention Waveform**

Figure 2. Data Retention Waveform<sup>[16]</sup>



<sup>12.</sup> Typical values <u>are</u> included for reference on<u>ly and are not</u> guar<u>anteed</u> or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC</sub>(typ), T<sub>A</sub> = 25 °C.

13. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>), byte enables (BHE and BLE) and BYTE need to be tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.

14. Tested initially and after any design or process changes that may affect these parameters.

15. <u>Full device</u> operation req<u>uires</u> linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC</sub>(min) ≥ 100 μs or stable at V<sub>CC</sub>(min) ≥ 100 μs.

16. BHE. BLE is the AND of BHE and BLE. Deselect the chip by either disabling the chip enable signals or by disabling BHE and BLE.



# **Switching Characteristics**

Over the Operating Range

| Parameter [17, 18]              | Decembrism                                                                 | 45  | ns  | 11   |
|---------------------------------|----------------------------------------------------------------------------|-----|-----|------|
|                                 |                                                                            | Min | Max | Unit |
| Read Cycle                      |                                                                            |     |     |      |
| t <sub>RC</sub>                 | Read cycle time                                                            | 45  | _   | ns   |
| t <sub>AA</sub>                 | Address to data valid                                                      | -   | 45  | ns   |
| t <sub>OHA</sub>                | Data hold from address change                                              | 10  | _   | ns   |
| t <sub>ACE</sub>                | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid                 | -   | 45  | ns   |
| t <sub>DOE</sub>                | OE LOW to data valid                                                       | -   | 22  | ns   |
| t <sub>LZOE</sub>               | OE LOW to low Z <sup>[19]</sup>                                            | 5   | _   | ns   |
| t <sub>HZOE</sub>               | OE HIGH to high Z <sup>[19, 20]</sup>                                      | _   | 18  | ns   |
| t <sub>LZCE</sub>               | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to low Z <sup>[19]</sup>      | 10  | _   | ns   |
| t <sub>HZCE</sub>               | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to high Z <sup>[19, 20]</sup> | _   | 18  | ns   |
| t <sub>PU</sub>                 | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power-up                   | 0   | _   | ns   |
| t <sub>PD</sub>                 | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to power-down                 | _   | 45  | ns   |
| t <sub>DBE</sub>                | BLE/BHE LOW to data valid                                                  | _   | 45  | ns   |
| t <sub>LZBE</sub>               | BLE/BHE LOW to low Z <sup>[19, 21]</sup>                                   | 5   | _   | ns   |
| t <sub>HZBE</sub>               | BLE/BHE HIGH to high Z <sup>[19, 20]</sup>                                 | _   | 18  | ns   |
| Write Cycle <sup>[22, 23]</sup> | 1                                                                          |     |     |      |
| t <sub>WC</sub>                 | Write cycle time                                                           | 45  | _   | ns   |
| t <sub>SCE</sub>                | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end                  | 35  | _   | ns   |
| t <sub>AW</sub>                 | Address setup to write end                                                 | 35  | _   | ns   |
| t <sub>HA</sub>                 | Address hold from write end                                                | 0   | _   | ns   |
| t <sub>SA</sub>                 | Address setup to write start                                               | 0   | _   | ns   |
| t <sub>PWE</sub>                | WE pulse width                                                             | 35  | _   | ns   |
| t <sub>BW</sub>                 | BLE/BHE LOW to write end                                                   | 35  | _   | ns   |
| t <sub>SD</sub>                 | Data setup to write end                                                    | 25  | _   | ns   |
| t <sub>HD</sub>                 | Data hold from write end                                                   | 0   | _   | ns   |
| t <sub>HZWE</sub>               | WE LOW to high Z <sup>[19, 20]</sup>                                       | _   | 18  | ns   |
| t <sub>LZWE</sub>               | WE HIGH to low Z <sup>[19]</sup>                                           | 10  | _   | ns   |

- 17. Test conditions for all parameters other than tristate parameters assume signal transition time of 1 V/ns, timing reference levels of V<sub>CC</sub>(typ)/2, input pulse levels of 0 to V<sub>CC</sub>(typ), and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in Figure 1 on page 5.
- 18. In an earlier revision of this device, under a specific application condition, READ and WRITE operations were limited to switching of the byte enable and/or chip enable signals as described in the Application Notes AN13842 and AN66311. However, the issue has been fixed and in production now, and hence, these Application Notes are no longer applicable. They are available for download on our website as they contain information on the date code of the parts, beyond which the fix has
- 19. At any temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZCE}$ ,  $t_{HZDE}$  is less than  $t_{LZDE}$ ,  $t_{HZOE}$  is less than  $t_{LZOE}$ , and  $t_{HZWE}$  is less than  $t_{LZWE}$  for any device. 20.  $t_{HZOE}$ ,  $t_{HZDE}$ ,  $t_{HZDE}$ ,  $t_{HZDE}$ ,  $t_{HZDE}$ , and  $t_{HZWE}$  transitions are measured when the outputs enter a high impedance state.
- 21. If both byte enables are toggled together, this value is 10 ns.
- 22. The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>II</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing should be referenced to the edge of the signal that
- 23. The minimum write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) should be equal to the sum of tsD and tHZWE.



# **Switching Waveforms**

Figure 3. Read Cycle No. 1 (Address Transition Controlled)  $^{[24,\,25]}$ 



Figure 4. Read Cycle No. 2 (OE Controlled) [25, 26]



<sup>24.</sup> The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  or both =  $V_{IL}$ , and  $CE_2 = V_{IH}$ . 25.  $\overline{WE}$  is HIGH for read cycle. 26. Address valid before or similar to  $\overline{CE}_1$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW and  $CE_2$  transition HIGH.



# Switching Waveforms (continued)

Figure 5. Write Cycle No. 1 (WE Controlled) [27, 28, 29]



<sup>27.</sup> The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write.

<sup>28.</sup> Data I/O is high impedance if  $\overline{\text{OE}} = \text{V}_{\text{IH}}$ .
29. If  $\overline{\text{CE}}_1$  goes HIGH and  $\overline{\text{CE}}_2$  goes LOW simultaneously with  $\overline{\text{WE}} = \text{V}_{\text{IH}}$ , the output remains in a high impedance state.
30. During this period the I/Os are in output state and input signals must not be applied.



# Switching Waveforms (continued)

Figure 6. Write Cycle No. 2 ( $\overline{\text{CE}}_1$  or  $\text{CE}_2$  Controlled). [31, 32, 33]



Figure 7. Write Cycle No. 3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW) [33, 35]



<sup>31.</sup> The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write.

32. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ .

33. If CE<sub>1</sub> goes HIGH and CE<sub>2</sub> goes LOW simultaneously with  $\overline{WE} = V_{IH}$ , the output remains in a high impedance state.

34. During this period the I/Os are in output state and input signals must not be applied.

35. The minimum write cycle pulse width should be equal to the sum of tsD and tHZWE.



# Switching Waveforms (continued)

Figure 8. Write Cycle No. 4 (BHE/BLE controlled, OE LOW) [36]



Notes \_\_\_\_\_ 36. If  $\overline{CE}_1$  goes HIGH and  $\overline{CE}_2$  goes LOW simultaneously with  $\overline{WE}$  =  $V_{IH}$ , the output remains in a high impedance state. 37. During this period the I/Os are in output state and input signals must not be applied.



# **Truth Table**

| CE <sub>1</sub>   | CE <sub>2</sub>   | WE | OE | BHE | BLE | Inputs Outputs                                                                                   | Mode                | Power                      |
|-------------------|-------------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н                 | X <sup>[38]</sup> | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/power-down | Standby (I <sub>SB</sub> ) |
| X <sup>[38]</sup> | L                 | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/power-down | Standby (I <sub>SB</sub> ) |
| X <sup>[38]</sup> | X <sup>[38]</sup> | Х  | Х  | Н   | Н   | High Z                                                                                           | Deselect/power-down | Standby (I <sub>SB</sub> ) |
| L                 | Н                 | Н  | L  | L   | L   | Data out (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                  | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | L  | Н   | L   | Data out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | L  | L   | Н   | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data out (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | L   | Н   | High Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | Н   | L   | High Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | L   | L   | High Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | L   | L   | Data in (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                   | Write               | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | Н   | L   | Data in (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | L   | Н   | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data in (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |

Note
38. The 'X' (Do not care) state for the chip enables in the truth table refers to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted.



# **Ordering Information**

The below table lists the CY62167ELL key package features and ordering codes. The table contains only the parts that are currently available. If you do not see what you are looking for, contact your local sales representative. For more information, visit the Cypress website at <a href="https://www.cypress.com/products">www.cypress.com/products</a>.

| Speed (ns) | Ordering Code    | Package<br>Diagram | Package Type            | Operating Range |
|------------|------------------|--------------------|-------------------------|-----------------|
| 45         | CY62167ELL-45ZXI | 51-85183           | 48-pin TSOP I (Pb-free) | Industrial      |

#### **Ordering Code Definitions**





# **Package Diagram**

Figure 9. 48-pin TSOP I (12 × 18.4 × 1.0 mm) Z48A Package Outline, 51-85183





# Acronyms

| Acronym | Description                             |  |  |  |
|---------|-----------------------------------------|--|--|--|
| BHE     | Byte High Enable                        |  |  |  |
| BLE     | Byte Low Enable                         |  |  |  |
| CMOS    | Complementary Metal Oxide Semiconductor |  |  |  |
| CE      | Chip Enable                             |  |  |  |
| I/O     | Input/Output                            |  |  |  |
| OE      | Output Enable                           |  |  |  |
| SRAM    | Static Random Access Memory             |  |  |  |
| TSOP    | Thin Small Outline Package              |  |  |  |
| WE      | Write Enable                            |  |  |  |

# **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure |  |  |
|--------|-----------------|--|--|
| °C     | degree Celsius  |  |  |
| MHz    | megahertz       |  |  |
| μΑ     | microampere     |  |  |
| mA     | milliampere     |  |  |
| mm     | millimeter      |  |  |
| ns     | nanosecond      |  |  |
| Ω      | ohm             |  |  |
| %      | percent         |  |  |
| pF     | picofarad       |  |  |
| V      | volt            |  |  |
| W      | watt            |  |  |



# **Document History Page**

| Documen | Pocument Title: CY62167E MoBL <sup>®</sup> , 16-Mbit (1 M × 16 / 2 M × 8) Static RAM Pocument Number: 001-15607 |            |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|---------|-----------------------------------------------------------------------------------------------------------------|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Rev.    | ECN No.                                                                                                         | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| **      | 1103145                                                                                                         | See ECN    | VKN                | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| *A      | 1138903                                                                                                         | See ECN    | VKN                | Converted from preliminary to final Changed $I_{CC(max)}$ spec from 2.8 mA to 4.0 mA for f=1 MHz Changed $I_{CC(typ)}$ spec from 22 mA to 25 mA for f=f <sub>max</sub> Changed $I_{CC(max)}$ spec from 25 mA to 30 mA for f=f <sub>max</sub> Added footnote# 8 related to $V_{IL}$ Changed $I_{CCDR}$ spec from 10 $\mu$ A to 12 $\mu$ A Added footnote# 14 related to AC timing parameters                                                                      |  |  |  |
| *B      | 2934385                                                                                                         | 06/03/10   | VKN                | Included BHE, BLE in I <sub>SB2</sub> , I <sub>CCDR</sub> test conditions to reflect byte power down feature Added footnote #35 related to chip enable Updated package diagram Updated template                                                                                                                                                                                                                                                                  |  |  |  |
| *C      | 3279426                                                                                                         | 06/10/2011 | RAME               | Removed the Note "For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines." in page 1 and its reference in Functional Description. Updated Switching Characteristics (changed the Min value of t <sub>LZBE</sub> parameter). Updated in new template.                                                                                                                                                            |  |  |  |
| *D      | 4024137                                                                                                         | 06/10/2013 | MEMJ               | Updated Functional Description. Updated Electrical Characteristics: Added one more Test Condition " $V_{CC}$ = 5.5 V, $I_{OH}$ = -0.1 mA" for $V_{OH}$ parameter and added maximum value corresponding to that Test Condition. Added Note 8 and referred the same note in maximum value for $V_{OH}$ parameter corresponding to Test Condition " $V_{CC}$ = 5.5 V, $I_{OH}$ = -0.1 mA". Updated Package Diagram: spec 51-85183 – Changed revision from *B to *C. |  |  |  |
| *E      | 4101995                                                                                                         | 08/22/2013 | VINI               | Updated Switching Characteristics: Updated Note 18. Updated in new template.                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| *F      | 4578447                                                                                                         | 01/16/2015 | VINI               | Added related documentation hyperlink in page 1. Added Note 23 in Switching Characteristics. Added note reference 23 in the Switching Characteristics table. Added Note 35 in Switching Waveforms. Added note reference 35 in Figure 7. Updated Figure 9 in Package Diagram (spec 51-85183 *C to *D).                                                                                                                                                            |  |  |  |



# Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive Clocks & Buffers

Lighting & Power Control

Memory PSoC

Interface

Touch Sensing USB Controllers

Wireless/RF

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

#### PSoC® Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

#### **Technical Support**

cypress.com/go/support

© Cypress Semiconductor Corporation, 2007-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com