# 74HC4052; 74HCT4052 Dual 4-channel analog multiplexer/demultiplexer Rev. 11 — 10 February 2016 Pro

Product data sheet

# **General description**

The 74HC4052; 74HCT4052 is a dual single-pole quad-throw analog switch (2x SP4T) suitable for use in analog or digital 4:1 multiplexer/demultiplexer applications. Each switch features four independent inputs/outputs (nY0, nY1, nY2 and nY3) and a common input/output (nZ). A digital enable input (E) and two digital select inputs (S0 and S1) are common to both switches. When E is HIGH, the switches are turned off. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of V<sub>CC</sub>.

### 2. Features and benefits

- Wide analog input voltage range from –5 V to +5 V
- Low ON resistance:
  - 80  $\Omega$  (typical) at  $V_{CC} V_{EE} = 4.5 \text{ V}$
  - 70  $\Omega$  (typical) at  $V_{CC} V_{EE} = 6.0 \text{ V}$
  - ♦ 60 Ω (typical) at V<sub>CC</sub> V<sub>EE</sub> = 9.0 V
- Logic level translation: to enable 5 V logic to communicate with ±5 V analog signals
- Typical 'break before make' built-in
- Complies with JEDEC standard no. 7A
- Input levels:
  - ◆ For 74HC4052: CMOS level
  - For 74HCT4052: TTL level
- ESD protection:
  - HBM JESD22-A114F exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V
  - CDM JESD22-C101E exceeds 1000 V
- Specified from -40 °C to +85 °C and -40 °C to +125 °C

# **Applications**

- Analog multiplexing and demultiplexing
- Digital multiplexing and demultiplexing
- Signal gating



# 4. Ordering information

Table 1. Ordering information

| Type number | Package           |          |                                                                                      |          |  |  |  |  |  |  |
|-------------|-------------------|----------|--------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|
|             | Temperature range | Name     | Description                                                                          | Version  |  |  |  |  |  |  |
| 74HC4052D   | –40 °C to +125 °C | SO16     | plastic small outline package; 16 leads; body                                        | SOT109-1 |  |  |  |  |  |  |
| 74HCT4052D  |                   |          | width 3.9 mm                                                                         |          |  |  |  |  |  |  |
| 74HC4052DB  | –40 °C to +125 °C | SSOP16   | plastic shrink small outline package; 16 leads; body                                 | SOT338-1 |  |  |  |  |  |  |
| 74HCT4052DB |                   |          | width 5.3 mm                                                                         |          |  |  |  |  |  |  |
| 74HC4052PW  | –40 °C to +125 °C | TSSOP16  | plastic thin shrink small outline package; 16 leads;                                 | SOT403-1 |  |  |  |  |  |  |
| 74HCT4052PW |                   |          | body width 4.4 mm                                                                    |          |  |  |  |  |  |  |
| 74HC4052BQ  |                   | DHVQFN16 | plastic dual-in line compatible thermal enhanced very                                | SOT763-1 |  |  |  |  |  |  |
| 74HCT4052BQ |                   |          | thin quad flat package; no leads; 16 terminals; body $2.5 \times 3.5 \times 0.85$ mm |          |  |  |  |  |  |  |

# 5. Functional diagram







# 6. Pinning information

# 6.1 Pinning



# 6.2 Pin description

Table 2. Pin description

| Symbol             | Pin            | Description                 |
|--------------------|----------------|-----------------------------|
| 2Y0, 2Y1, 2Y2, 2Y3 | 1, 5, 2, 4     | independent input or output |
| 1Z, 2Z             | 13, 3          | common input or output      |
| Ē                  | 6              | enable input (active LOW)   |
| V <sub>EE</sub>    | 7              | negative supply voltage     |
| GND                | 8              | ground (0 V)                |
| S0, S1             | 10, 9          | select logic input          |
| 1Y0, 1Y1, 1Y2, 1Y3 | 12, 14, 15, 11 | independent input or output |
| V <sub>CC</sub>    | 16             | positive supply voltage     |

# 7. Functional description

### 7.1 Function table

Table 3. Function table[1]

| Input |    |    | Channel on |
|-------|----|----|------------|
| E     | S1 | S0 |            |
| L     | L  | L  | nY0 and nZ |
| L     | L  | Н  | nY1 and nZ |
| L     | Н  | L  | nY2 and nZ |
| L     | Н  | Н  | nY3 and nZ |
| Н     | X  | X  | none       |

<sup>[1]</sup> H = HIGH voltage level;

L = LOW voltage level;

X = don't care.

# 8. Limiting values

### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to  $V_{EE} = GND$  (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                                     |            | Min  | Max   | Unit |
|------------------|-------------------------|--------------------------------------------------------------------------------|------------|------|-------|------|
| V <sub>CC</sub>  | supply voltage          |                                                                                | <u>[1]</u> | -0.5 | +11.0 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$                        |            | -    | ±20   | mA   |
| I <sub>SK</sub>  | switch clamping current | $V_{SW}$ < $-0.5$ V or $V_{SW}$ > $V_{CC}$ + $0.5$ V                           |            | -    | ±20   | mA   |
| I <sub>SW</sub>  | switch current          | $-0.5 \text{ V} < \text{V}_{\text{SW}} < \text{V}_{\text{CC}} + 0.5 \text{ V}$ |            | -    | ±25   | mA   |
| I <sub>EE</sub>  | supply current          |                                                                                |            | -    | ±20   | mA   |
| Icc              | supply current          |                                                                                |            | -    | 50    | mA   |
| I <sub>GND</sub> | ground current          |                                                                                |            | -    | -50   | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                                |            | -65  | +150  | °C   |
| P <sub>tot</sub> | total power dissipation | SO16, (T)SSOP16, and DHVQFN16 package                                          | [2]        | -    | 500   | mW   |
| Р                | power dissipation       | per switch                                                                     |            | -    | 100   | mW   |

<sup>[1]</sup> To avoid drawing V<sub>CC</sub> current out of pins nZ, when switch current flows in pins nYn, the voltage drop across the bidirectional switch must not exceed 0.4 V. If the switch current flows into pins nZ, no V<sub>CC</sub> current will flow out of pins nYn. In this case there is no limit for the voltage drop across the switch, but the voltages at pins nYn and nZ may not exceed V<sub>CC</sub> or V<sub>EE</sub>.

[2] For SO16 packages: above 70 °C the value of P<sub>tot</sub> derates linearly with 8 mW/K.
For SSOP16 and TSSOP16 packages: above 60 °C the value of P<sub>tot</sub> derates linearly with 5.5 mW/K.
For DHVQFN16 packages: above 60 °C the value of P<sub>tot</sub> derates linearly with 4.5 mW/K.

# 9. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol            | Parameter                      | Conditions                              | 7               | '4HC405 | 52              | 74              | HCT40 | 52              | Unit |
|-------------------|--------------------------------|-----------------------------------------|-----------------|---------|-----------------|-----------------|-------|-----------------|------|
|                   |                                |                                         | Min             | Тур     | Max             | Min             | Тур   | Max             |      |
| V <sub>CC</sub> s | supply voltage                 | see <u>Figure 7</u> and <u>Figure 8</u> |                 |         |                 |                 |       |                 |      |
|                   |                                | V <sub>CC</sub> – GND                   | 2.0             | 5.0     | 10.0            | 4.5             | 5.0   | 5.5             | V    |
|                   |                                | V <sub>CC</sub> – V <sub>EE</sub>       | 2.0             | 5.0     | 10.0            | 2.0             | 5.0   | 10.0            | V    |
| VI                | input voltage                  |                                         | GND             | -       | V <sub>CC</sub> | GND             | -     | V <sub>CC</sub> | V    |
| V <sub>SW</sub>   | switch voltage                 |                                         | V <sub>EE</sub> | -       | V <sub>CC</sub> | V <sub>EE</sub> | -     | V <sub>CC</sub> | V    |
| T <sub>amb</sub>  | ambient temperature            |                                         | -40             | +25     | +125            | -40             | +25   | +125            | °C   |
| Δt/ΔV             | input transition rise and fall | V <sub>CC</sub> = 2.0 V                 | -               | -       | 625             | -               | -     | -               | ns/V |
|                   | rate                           | $V_{CC} = 4.5 \text{ V}$                | -               | 1.67    | 139             | -               | 1.67  | 139             | ns/V |
|                   |                                | $V_{CC} = 6.0 \text{ V}$                | -               | -       | 83              | -               | -     | -               | ns/V |
|                   |                                | $V_{CC} = 10.0 \text{ V}$               | -               | -       | 31              | -               | -     | -               | ns/V |



Fig 7. Guaranteed operating area as a function of the supply voltages for 74HC4052



Fig 8. Guaranteed operating area as a function of the supply voltages for 74HCT4052

# 10. Static characteristics

### Table 6. R<sub>ON</sub> resistance per switch for 74HC4052 and 74HCT4052

 $V_I = V_{IH}$  or  $V_{IL}$ ; for test circuit see Figure 9.

 $V_{is}$  is the input voltage at a nYn or nZ terminal, whichever is assigned as an input.

 $V_{os}$  is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.

For 74HC4052:  $V_{CC}$  – GND or  $V_{CC}$  –  $V_{EE}$  = 2.0 V, 4.5 V, 6.0 V and 9.0 V.

For 74HCT4052:  $V_{CC}$  – GND = 4.5 V and 5.5 V,  $V_{CC}$  –  $V_{EE}$  = 2.0 V, 4.5 V, 6.0 V and 9.0 V.

| Symbol                | Parameter              | Conditions                                                                   |     | Min | Тур | Max | Unit |
|-----------------------|------------------------|------------------------------------------------------------------------------|-----|-----|-----|-----|------|
| T <sub>amb</sub> = -4 | 0 °C to +85 °C[1]      |                                                                              |     |     |     |     |      |
| R <sub>ON(peak)</sub> | ON resistance (peak)   | $V_{is} = V_{CC}$ to $V_{EE}$                                                |     |     |     |     |      |
|                       |                        | $V_{CC} = 2.0 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 100 \mu\text{A}$     | [2] | -   | -   | -   | Ω    |
|                       |                        | $V_{CC} = 4.5 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 1000 \mu\text{A}$    |     | -   | 100 | 225 | Ω    |
|                       |                        | $V_{CC} = 6.0 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 1000 \mu\text{A}$    |     | -   | 90  | 200 | Ω    |
|                       |                        | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}; I_{SW} = 1000 \mu\text{A}$ |     | -   | 70  | 165 | Ω    |
| R <sub>ON(rail)</sub> | ON resistance (rail)   | $V_{is} = V_{EE}$                                                            |     |     |     |     |      |
|                       |                        | $V_{CC} = 2.0 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 100 \mu\text{A}$     | [2] | -   | 150 | -   | Ω    |
|                       |                        | $V_{CC} = 4.5 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 1000 \mu\text{A}$    |     | -   | 80  | 175 | Ω    |
|                       |                        | $V_{CC} = 6.0 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 1000 \mu\text{A}$    |     | -   | 70  | 150 | Ω    |
|                       |                        | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}; I_{SW} = 1000 \mu\text{A}$ |     | -   | 60  | 130 | Ω    |
|                       |                        | $V_{is} = V_{CC}$                                                            |     |     |     |     |      |
|                       |                        | $V_{CC} = 2.0 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 100 \mu\text{A}$     | [2] | -   | 150 | -   | Ω    |
|                       |                        | $V_{CC} = 4.5 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 1000 \mu\text{A}$    |     | -   | 90  | 200 | Ω    |
|                       |                        | $V_{CC} = 6.0 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 1000 \mu\text{A}$    |     | -   | 80  | 175 | Ω    |
|                       |                        | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}; I_{SW} = 1000 \mu\text{A}$ |     | -   | 65  | 150 | Ω    |
| ΔR <sub>ON</sub>      | ON resistance mismatch | $V_{is} = V_{CC}$ to $V_{EE}$                                                |     |     |     |     |      |
|                       | between channels       | V <sub>CC</sub> = 2.0 V; V <sub>EE</sub> = 0 V                               | [2] | -   | -   | -   | Ω    |
|                       |                        | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = 0 V                               |     | -   | 9   | -   | Ω    |
|                       |                        | V <sub>CC</sub> = 6.0 V; V <sub>EE</sub> = 0 V                               |     | -   | 8   | -   | Ω    |
|                       |                        | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}$                            |     | -   | 6   | -   | Ω    |
| T <sub>amb</sub> = -4 | 0 °C to +125 °C        | ·                                                                            | ·   |     |     |     | ,    |
| R <sub>ON(peak)</sub> | ON resistance (peak)   | $V_{is} = V_{CC}$ to $V_{EE}$                                                |     |     |     |     |      |
|                       |                        | $V_{CC} = 2.0 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 100 \mu\text{A}$     | [2] | -   | -   | -   | Ω    |
|                       |                        | $V_{CC} = 4.5 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 1000 \mu\text{A}$    |     | -   | -   | 270 | Ω    |
|                       |                        | $V_{CC} = 6.0 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 1000 \mu\text{A}$    |     | -   | -   | 240 | Ω    |
|                       |                        | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}; I_{SW} = 1000 \mu\text{A}$ |     | -   | -   | 195 | Ω    |

Table 6. Ron resistance per switch for 74HC4052 and 74HCT4052 ... continued

 $V_I = V_{IH}$  or  $V_{IL}$ ; for test circuit see <u>Figure 9</u>.

V<sub>is</sub> is the input voltage at a nYn or nZ terminal, whichever is assigned as an input.

 $V_{os}$  is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.

For 74HC4052:  $V_{CC}$  – GND or  $V_{CC}$  –  $V_{EE}$  = 2.0 V, 4.5 V, 6.0 V and 9.0 V.

For 74HCT4052:  $V_{CC}$  – GND = 4.5 V and 5.5 V,  $V_{CC}$  –  $V_{EE}$  = 2.0 V, 4.5 V, 6.0 V and 9.0 V.

| Symbol                                     | Parameter            | Conditions                                                                   |     | Min | Тур | Max | Unit |
|--------------------------------------------|----------------------|------------------------------------------------------------------------------|-----|-----|-----|-----|------|
| R <sub>ON(rail)</sub> ON resistance (rail) | ON resistance (rail) | $V_{is} = V_{EE}$                                                            |     |     |     |     |      |
|                                            |                      | $V_{CC} = 2.0 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 100 \mu\text{A}$     | [2] | -   | -   | -   | Ω    |
|                                            |                      | $V_{CC} = 4.5 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 1000 \mu\text{A}$    |     | -   | -   | 210 | Ω    |
|                                            |                      | $V_{CC} = 6.0 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 1000 \mu\text{A}$    |     | -   | -   | 180 | Ω    |
|                                            |                      | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}; I_{SW} = 1000 \mu\text{A}$ |     | -   | -   | 160 | Ω    |
|                                            |                      | $V_{is} = V_{CC}$                                                            |     |     |     |     |      |
|                                            |                      | $V_{CC} = 2.0 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 100 \mu\text{A}$     | [2] | -   | -   | -   | Ω    |
|                                            |                      | $V_{CC} = 4.5 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 1000 \mu\text{A}$    |     | -   | -   | 240 | Ω    |
|                                            |                      | $V_{CC} = 6.0 \text{ V}; V_{EE} = 0 \text{ V}; I_{SW} = 1000 \mu\text{A}$    |     | -   | -   | 210 | Ω    |
|                                            |                      | $V_{CC}$ = 4.5 V; $V_{EE}$ = -4.5 V; $I_{SW}$ = 1000 $\mu A$                 |     | -   | -   | 180 | Ω    |

- [1] All typical values are measured at  $T_{amb}$  = 25 °C.
- [2] When supply voltages (V<sub>CC</sub> V<sub>EE</sub>) near 2.0 V the analog switch ON resistance becomes extremely non-linear. When using a supply of 2 V, it is recommended to use these devices only for transmitting digital signals.



Fig 9. Test circuit for measuring R<sub>ON</sub>

 $V_{is} = 0 V to (V_{CC} - V_{EE}).$ 

 $R_{ON} = \frac{V_{sw}}{I_{sw}}$ 



 $V_{is} = 0 V to (V_{CC} - V_{EE}).$ 

- (1)  $V_{CC} = 4.5 \text{ V}$
- (2)  $V_{CC} = 6 \text{ V}$
- (3)  $V_{CC} = 9 V$

Fig 10. Typical R<sub>ON</sub> as a function of input voltage V<sub>is</sub>

Table 7. Static characteristics for 74HC4052

Voltages are referenced to GND (ground = 0 V).

V<sub>is</sub> is the input voltage at pins nYn or nZ, whichever is assigned as an input.

Vos is the output voltage at pins nZ or nYn, whichever is assigned as an output.

| Symbol                                    | Parameter                 | Conditions                                                                                                                                  | Min  | Тур | Max   | Unit |
|-------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|------|
| T <sub>amb</sub> = -4                     | 0 °C to +85 °C[1]         |                                                                                                                                             |      |     |       |      |
| V <sub>IH</sub>                           | HIGH-level input          | V <sub>CC</sub> = 2.0 V                                                                                                                     | 1.5  | 1.2 | -     | V    |
|                                           | voltage                   | V <sub>CC</sub> = 4.5 V                                                                                                                     | 3.15 | 2.4 | -     | ٧    |
|                                           |                           | V <sub>CC</sub> = 6.0 V                                                                                                                     | 4.2  | 3.2 | -     | ٧    |
|                                           |                           | V <sub>CC</sub> = 9.0 V                                                                                                                     | 6.3  | 4.7 | -     | V    |
| V <sub>IL</sub>                           | LOW-level input           | V <sub>CC</sub> = 2.0 V                                                                                                                     | -    | 8.0 | 0.5   | V    |
|                                           | voltage                   | V <sub>CC</sub> = 4.5 V                                                                                                                     | -    | 2.1 | 1.35  | V    |
|                                           |                           | V <sub>CC</sub> = 6.0 V                                                                                                                     | -    | 2.8 | 1.8   | V    |
|                                           |                           | V <sub>CC</sub> = 9.0 V                                                                                                                     | -    | 4.3 | 2.7   | V    |
| I <sub>I</sub>                            | input leakage current     | $V_{EE} = 0 \text{ V}; V_{I} = V_{CC} \text{ or GND}$                                                                                       |      |     |       |      |
|                                           |                           | V <sub>CC</sub> = 6.0 V                                                                                                                     | -    | -   | ±1.0  | μΑ   |
|                                           |                           | V <sub>CC</sub> = 10.0 V                                                                                                                    | -    | -   | ±2.0  | μΑ   |
| I <sub>S(OFF)</sub> OFF-state lea current | OFF-state leakage current | $V_{CC} = 10.0 \text{ V}; V_{EE} = 0 \text{ V}; V_{I} = V_{IH} \text{ or } V_{IL};$<br>$ V_{SW}  = V_{CC} - V_{EE}; \text{ see } Figure 11$ |      |     |       |      |
|                                           |                           | per channel                                                                                                                                 | -    | -   | ±1.0  | μΑ   |
|                                           |                           | all channels                                                                                                                                | -    | -   | ±2.0  | μΑ   |
| I <sub>S(ON)</sub>                        | ON-state leakage current  | $V_I = V_{IH}$ or $V_{IL}$ ; $ V_{SW}  = V_{CC} - V_{EE}$ ;<br>$V_{CC} = 10.0$ V; $V_{EE} = 0$ V; see Figure 12                             | -    | -   | ±2.0  | μА   |
| I <sub>CC</sub>                           | supply current            | $V_{EE} = 0 \text{ V}; V_{I} = V_{CC} \text{ or GND}; V_{is} = V_{EE} \text{ or } V_{CC};$<br>$V_{os} = V_{CC} \text{ or } V_{EE}$          |      |     |       |      |
|                                           |                           | V <sub>CC</sub> = 6.0 V                                                                                                                     | -    | -   | 80.0  | μΑ   |
|                                           |                           | V <sub>CC</sub> = 10.0 V                                                                                                                    | -    | -   | 160.0 | μΑ   |
| C <sub>I</sub>                            | input capacitance         |                                                                                                                                             | -    | 3.5 | -     | pF   |
| C <sub>sw</sub>                           | switch capacitance        | independent pins nYn                                                                                                                        | -    | 5   | -     | pF   |
|                                           |                           | common pins nZ                                                                                                                              | -    | 12  | -     | pF   |
| T <sub>amb</sub> = -4                     | 0 °C to +125 °C           |                                                                                                                                             | ·    |     |       |      |
| V <sub>IH</sub>                           | HIGH-level input          | V <sub>CC</sub> = 2.0 V                                                                                                                     | 1.5  | -   | -     | V    |
|                                           | voltage                   | V <sub>CC</sub> = 4.5 V                                                                                                                     | 3.15 | -   | -     | V    |
|                                           |                           | V <sub>CC</sub> = 6.0 V                                                                                                                     | 4.2  | -   | -     | V    |
|                                           |                           | V <sub>CC</sub> = 9.0 V                                                                                                                     | 6.3  | -   | -     | V    |
| V <sub>IL</sub>                           | LOW-level input           | V <sub>CC</sub> = 2.0 V                                                                                                                     | -    | -   | 0.5   | V    |
|                                           | voltage                   | V <sub>CC</sub> = 4.5 V                                                                                                                     | -    | -   | 1.35  | V    |
|                                           |                           | V <sub>CC</sub> = 6.0 V                                                                                                                     | -    | -   | 1.8   | V    |
|                                           |                           | V <sub>CC</sub> = 9.0 V                                                                                                                     | -    | -   | 2.7   | V    |
| I <sub>I</sub>                            | input leakage current     | $V_{EE} = 0 \text{ V}; V_{I} = V_{CC} \text{ or GND}$                                                                                       |      |     |       |      |
|                                           |                           | V <sub>CC</sub> = 6.0 V                                                                                                                     | -    | -   | ±1.0  | μΑ   |
|                                           |                           | V <sub>CC</sub> = 10.0 V                                                                                                                    | -    | -   | ±2.0  | μΑ   |

### Table 7. Static characteristics for 74HC4052 ...continued

Voltages are referenced to GND (ground = 0 V).

Vis is the input voltage at pins nYn or nZ, whichever is assigned as an input.

 $V_{os}$  is the output voltage at pins nZ or nYn, whichever is assigned as an output.

| Symbol                         | Parameter                 | Conditions                                                                                                                                                                    | Min | Тур | Max   | Unit |
|--------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------|
| 0(0.1)                         | OFF-state leakage current | $V_{CC} = 10.0 \text{ V}; V_{EE} = 0 \text{ V}; V_{I} = V_{IH} \text{ or } V_{IL};$<br>$ V_{SW}  = V_{CC} - V_{EE}; \text{ see } \frac{\text{Figure } 11}{\text{Figure } 11}$ |     |     |       |      |
|                                |                           | per channel                                                                                                                                                                   | -   | -   | ±1.0  | μΑ   |
|                                |                           | all channels                                                                                                                                                                  | -   | -   | ±2.0  | μΑ   |
| I <sub>S(ON)</sub>             | ON-state leakage current  | $V_I = V_{IH}$ or $V_{IL}$ ; $ V_{SW}  = V_{CC} - V_{EE}$ ;<br>$V_{CC} = 10.0$ V; $V_{EE} = 0$ V; see Figure 12                                                               | -   | -   | ±2.0  | μА   |
| I <sub>CC</sub> supply current | supply current            | $V_{EE} = 0 \text{ V}; V_I = V_{CC} \text{ or GND}; V_{is} = V_{EE} \text{ or } V_{CC};$<br>$V_{os} = V_{CC} \text{ or } V_{EE}$                                              |     |     |       |      |
|                                |                           | V <sub>CC</sub> = 6.0 V                                                                                                                                                       | -   | -   | 160.0 | μΑ   |
|                                |                           | V <sub>CC</sub> = 10.0 V                                                                                                                                                      | -   | -   | 320.0 | μΑ   |

<sup>[1]</sup> All typical values are measured at  $T_{amb} = 25$  °C.

### Table 8. Static characteristics for 74HCT4052

Voltages are referenced to GND (ground = 0 V).

V<sub>is</sub> is the input voltage at pins nYn or nZ, whichever is assigned as an input.

Vos is the output voltage at pins nZ or nYn, whichever is assigned as an output.

| Symbol                 | Parameter                 | Conditions                                                                                                                                                                    | Min | Тур | Max   | Unit |
|------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------|
| T <sub>amb</sub> = -40 | 0 °C to +85 °C[1]         |                                                                                                                                                                               |     |     | -     |      |
| V <sub>IH</sub>        | HIGH-level input voltage  | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                                                                              | 2.0 | 1.6 | -     | V    |
| V <sub>IL</sub>        | LOW-level input voltage   | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                                                                              | -   | 1.2 | 0.8   | V    |
| I <sub>I</sub>         | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 5.5$ V; $V_{EE} = 0$ V                                                                                                                       | -   | -   | ±1.0  | μΑ   |
| I <sub>S(OFF)</sub>    | OFF-state leakage current | $V_{CC} = 10.0 \text{ V}; V_{EE} = 0 \text{ V}; V_{I} = V_{IH} \text{ or } V_{IL};$<br>$ V_{SW}  = V_{CC} - V_{EE}; \text{ see } \frac{\text{Figure } 11}{\text{Figure } 11}$ |     |     |       |      |
|                        |                           | per channel                                                                                                                                                                   | -   | -   | ±1.0  | μΑ   |
|                        |                           | all channels                                                                                                                                                                  | -   | -   | ±2.0  | μΑ   |
| I <sub>S(ON)</sub>     | ON-state leakage current  | $V_{CC} = 10.0 \text{ V}; V_{EE} = 0 \text{ V}; V_{I} = V_{IH} \text{ or } V_{IL};$<br>$ V_{SW}  = V_{CC} - V_{EE}; \text{ see } Figure 12$                                   | -   | -   | ±2.0  | μΑ   |
| I <sub>CC</sub>        | supply current            | $V_I = V_{CC}$ or GND; $V_{is} = V_{EE}$ or $V_{CC}$ ; $V_{os} = V_{CC}$ or $V_{EE}$                                                                                          |     |     |       |      |
|                        |                           | $V_{CC} = 5.5 \text{ V}; V_{EE} = 0 \text{ V}$                                                                                                                                | -   | -   | 80.0  | μΑ   |
|                        |                           | $V_{CC} = 5.0 \text{ V}; V_{EE} = -5.0 \text{ V}$                                                                                                                             | -   | -   | 160.0 | μΑ   |
| $\Delta I_{CC}$        | additional supply current | per input; $V_I = V_{CC} - 2.1 \text{ V}$ ; other inputs at $V_{CC}$ or GND; $V_{CC} = 4.5 \text{ V}$ to 5.5 V; $V_{EE} = 0 \text{ V}$                                        | -   | 45  | 202.5 | μΑ   |
| Cı                     | input capacitance         |                                                                                                                                                                               | -   | 3.5 | -     | pF   |
| C <sub>sw</sub>        | switch capacitance        | independent pins nYn                                                                                                                                                          | -   | 5   | -     | pF   |
|                        |                           | common pins nZ                                                                                                                                                                | -   | 12  | -     | pF   |
| T <sub>amb</sub> = -40 | 0 °C to +125 °C           |                                                                                                                                                                               | •   | ,   | •     |      |
| V <sub>IH</sub>        | HIGH-level input voltage  | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                                                                              | 2.0 | -   | -     | V    |

### Table 8. Static characteristics for 74HCT4052 ...continued

Voltages are referenced to GND (ground = 0 V).

V<sub>is</sub> is the input voltage at pins nYn or nZ, whichever is assigned as an input.

 $V_{os}$  is the output voltage at pins nZ or nYn, whichever is assigned as an output.

| Symbol              | Parameter                 | Conditions                                                                                                                                                                  | Min | Тур | Max   | Unit |
|---------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------|
| V <sub>IL</sub>     | LOW-level input voltage   | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                                                                            | -   | -   | 0.8   | V    |
| I <sub>I</sub>      | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 5.5 \text{ V}$ ; $V_{EE} = 0 \text{ V}$                                                                                                    | -   | -   | ±1.0  | μΑ   |
| I <sub>S(OFF)</sub> | OFF-state leakage current | $V_{CC} = 10.0 \text{ V}; V_{EE} = 0 \text{ V}; V_{I} = V_{IH} \text{ or } V_{IL};$<br>$ V_{SW}  = V_{CC} - V_{EE}; \text{ see } Figure 11$                                 |     |     |       |      |
|                     |                           | per channel                                                                                                                                                                 | -   | -   | ±1.0  | μΑ   |
|                     |                           | all channels                                                                                                                                                                | -   | -   | ±2.0  | μΑ   |
| I <sub>S(ON)</sub>  | ON-state leakage current  | $V_{CC} = 10.0 \text{ V}; V_{EE} = 0 \text{ V}; V_I = V_{IH} \text{ or } V_{IL};$<br>$ V_{SW}  = V_{CC} - V_{EE}; \text{ see } \frac{\text{Figure } 12}{\text{Figure } 12}$ | -   | -   | ±2.0  | μΑ   |
| I <sub>CC</sub>     | supply current            | $V_I = V_{CC}$ or GND; $V_{is} = V_{EE}$ or $V_{CC}$ ;<br>$V_{os} = V_{CC}$ or $V_{EE}$                                                                                     |     |     |       |      |
|                     |                           | V <sub>CC</sub> = 5.5 V; V <sub>EE</sub> = 0 V                                                                                                                              | -   | -   | 160.0 | μΑ   |
|                     |                           | $V_{CC} = 5.0 \text{ V}; V_{EE} = -5.0 \text{ V}$                                                                                                                           | -   | -   | 320.0 | μΑ   |
| $\Delta I_{CC}$     | additional supply current | per input; $V_I = V_{CC} - 2.1$ V; other inputs at $V_{CC}$ or GND; $V_{CC} = 4.5$ V to 5.5 V; $V_{EE} = 0$ V                                                               | -   | -   | 220.5 | μΑ   |

[1] All typical values are measured at  $T_{amb} = 25$  °C.



Fig 11. Test circuit for measuring OFF-state current



# 11. Dynamic characteristics

### Table 9. Dynamic characteristics for 74HC4052

GND = 0 V;  $t_r = t_f = 6$  ns;  $C_L = 50$  pF; for test circuit see Figure 15.

 $V_{is}$  is the input voltage at a nYn or nZ terminal, whichever is assigned as an input.

Vos is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.

| Symbol                | Parameter                     | Conditions                                                                  | Min | Тур | Max | Unit |
|-----------------------|-------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|------|
| T <sub>amb</sub> = -4 | 0 °C to +85 °C[1]             |                                                                             |     |     |     |      |
| t <sub>pd</sub>       | propagation delay             | $V_{is}$ to $V_{os}$ ; $R_L = \infty \Omega$ ; see <u>Figure 13</u>         |     |     |     |      |
|                       |                               | V <sub>CC</sub> = 2.0 V; V <sub>EE</sub> = 0 V                              | -   | 14  | 75  | ns   |
|                       |                               | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = 0 V                              | -   | 5   | 15  | ns   |
|                       |                               | V <sub>CC</sub> = 6.0 V; V <sub>EE</sub> = 0 V                              | -   | 4   | 13  | ns   |
|                       |                               | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}$                           | -   | 4   | 10  | ns   |
| t <sub>on</sub>       | turn-on time                  | $\overline{E},SntoV_{os};R_{L}=\infty\Omega;see\underline{Figure14}$        |     |     |     |      |
|                       |                               | V <sub>CC</sub> = 2.0 V; V <sub>EE</sub> = 0 V                              | -   | 105 | 405 | ns   |
|                       |                               | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = 0 V                              | -   | 38  | 81  | ns   |
|                       |                               | V <sub>CC</sub> = 5.0 V; V <sub>EE</sub> = 0 V; C <sub>L</sub> = 15 pF      | -   | 28  | -   | ns   |
|                       |                               | V <sub>CC</sub> = 6.0 V; V <sub>EE</sub> = 0 V                              | -   | 30  | 69  | ns   |
|                       |                               | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = -4.5 V                           | -   | 26  | 58  | ns   |
| t <sub>off</sub>      | turn-off time                 | $\overline{E}$ , Sn to $V_{os}$ ; $R_L = 1 \text{ k}\Omega$ ; see Figure 14 |     |     |     |      |
|                       |                               | V <sub>CC</sub> = 2.0 V; V <sub>EE</sub> = 0 V                              | -   | 74  | 315 | ns   |
|                       |                               | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = 0 V                              | -   | 27  | 63  | ns   |
|                       |                               | V <sub>CC</sub> = 5.0 V; V <sub>EE</sub> = 0 V; C <sub>L</sub> = 15 pF      | -   | 21  | -   | ns   |
|                       |                               | V <sub>CC</sub> = 6.0 V; V <sub>EE</sub> = 0 V                              | -   | 22  | 54  | ns   |
|                       |                               | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = -4.5 V                           | -   | 22  | 48  | ns   |
| $C_{PD}$              | power dissipation capacitance | per switch; $V_1 = GND$ to $V_{CC}$ [5]                                     | -   | 57  | -   | pF   |
| T <sub>amb</sub> = -4 | 0 °C to +125 °C               |                                                                             |     |     |     |      |
| t <sub>pd</sub>       | propagation delay             | $V_{is}$ to $V_{os}$ ; $R_L = \infty \Omega$ ; see Figure 13                |     |     |     |      |
|                       |                               | V <sub>CC</sub> = 2.0 V; V <sub>EE</sub> = 0 V                              | -   | -   | 90  | ns   |
|                       |                               | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = 0 V                              | -   | -   | 18  | ns   |
|                       |                               | V <sub>CC</sub> = 6.0 V; V <sub>EE</sub> = 0 V                              | -   | -   | 15  | ns   |
|                       |                               | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}$                           | -   | -   | 12  | ns   |
| on                    | turn-on time                  | $\overline{E}$ , Sn to $V_{os}$ ; $R_L = \infty \Omega$ ; see Figure 14     |     |     |     |      |
|                       |                               | V <sub>CC</sub> = 2.0 V; V <sub>EE</sub> = 0 V                              | -   | -   | 490 | ns   |
|                       |                               | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = 0 V                              | -   | -   | 98  | ns   |
|                       |                               | V <sub>CC</sub> = 6.0 V; V <sub>EE</sub> = 0 V                              | -   | -   | 83  | ns   |
|                       |                               | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = -4.5 V                           | -   | -   | 69  | ns   |

Min

[5]

Typ

21

57

### Table 9. Dynamic characteristics for 74HC4052 ... continued

GND = 0 V;  $t_r = t_f = 6 \text{ ns}$ ;  $C_L = 50 \text{ pF}$ ; for test circuit see Figure 15.

V<sub>is</sub> is the input voltage at a nYn or nZ terminal, whichever is assigned as an input.

Vos is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.

| Symbol           | Parameter     | Conditions                                                                             | Min | Тур | Max | Unit |
|------------------|---------------|----------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>off</sub> | turn-off time | $\overline{E}$ , Sn to V <sub>os</sub> ; R <sub>L</sub> = 1 k $\Omega$ ; see Figure 14 |     |     |     |      |
|                  |               | V <sub>CC</sub> = 2.0 V; V <sub>EE</sub> = 0 V                                         | -   | -   | 375 | ns   |
|                  |               | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = 0 V                                         | -   | -   | 75  | ns   |
|                  |               | V <sub>CC</sub> = 6.0 V; V <sub>EE</sub> = 0 V                                         | -   | -   | 64  | ns   |
|                  |               | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}$                                      | -   | -   | 57  | ns   |

- [1] All typical values are measured at  $T_{amb} = 25$  °C.
- [2] t<sub>pd</sub> is the same as t<sub>PHL</sub> and t<sub>PLH</sub>.
- [3]  $t_{on}$  is the same as  $t_{PZH}$  and  $t_{PZL}$ .
- [4]  $t_{off}$  is the same as  $t_{PHZ}$  and  $t_{PLZ}$ .
- [5]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma \{ (C_L + C_{sw}) \times V_{CC}^2 \times f_o \} \text{ where: }$ 

 $f_i$  = input frequency in MHz;

 $f_0$  = output frequency in MHz;

N = number of inputs switching;

 $\Sigma \{ (C_L + C_{sw}) \times V_{CC}^2 \times f_o \} = \text{sum of outputs};$ 

C<sub>L</sub> = output load capacitance in pF;

C<sub>sw</sub> = switch capacitance in pF;

 $V_{CC}$  = supply voltage in V.

**Parameter** 

### Table 10. Dynamic characteristics for 74HCT4052

GND = 0 V;  $t_r = t_f = 6 \text{ ns}$ ;  $C_L = 50 \text{ pF}$ ; for test circuit see Figure 15.

 $V_{is}$  is the input voltage at a nYn or nZ terminal, whichever is assigned as an input. Vos is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.

 $V_{CC} = 4.5 \text{ V}; V_{FF} = -4.5 \text{ V}$ 

power dissipation per switch;  $V_I = GND$  to  $V_{CC} - 1.5 V$ 

**Conditions** 

 $T_{amb} = -40 \, ^{\circ}\text{C to } +85 \, ^{\circ}\text{C}_{}^{\boxed{11}}$ propagation delay  $V_{is}$  to  $V_{os}$ ;  $R_L = \infty \Omega$ ; see Figure 13 [2]  $t_{pd}$  $V_{CC} = 4.5 \text{ V}; V_{FF} = 0 \text{ V}$ 5 15  $V_{CC} = 4.5 \text{ V}; V_{FF} = -4.5 \text{ V}$ 4 10 ns  $\overline{E}$ , Sn to V<sub>os</sub>; R<sub>L</sub> = 1 k $\Omega$ ; see Figure 14 turn-on time  $t_{on}$  $V_{CC} = 4.5 \text{ V}; V_{FF} = 0 \text{ V}$ 41 88  $V_{CC} = 5.0 \text{ V}; V_{FF} = 0 \text{ V}; C_{L} = 15 \text{ pF}$ 18 ns  $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}$ 28 60 ns  $\overline{E}$ , Sn to  $V_{os}$ ;  $R_L = 1 \text{ k}\Omega$ ; see Figure 14 [4] turn-off time toff  $V_{CC} = 4.5 \text{ V}; V_{FF} = 0 \text{ V}$ 26 63 ns  $V_{CC} = 5.0 \text{ V}; V_{EE} = 0 \text{ V}; C_L = 15 \text{ pF}$ 13

 $C_{PD}$ 

Symbol

48

capacitance

Unit

ns

ns

рF

Max

### Table 10. Dynamic characteristics for 74HCT4052 ... continued

GND = 0 V;  $t_r = t_f = 6 \text{ ns}$ ;  $C_L = 50 \text{ pF}$ ; for test circuit see <u>Figure 15</u>.

Vis is the input voltage at a nYn or nZ terminal, whichever is assigned as an input.

 $V_{os}$  is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.

| Symbol                            | Parameter       | Conditions                                                                                | Min | Тур | Max | Unit |
|-----------------------------------|-----------------|-------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $T_{amb} = -4$                    | 0 °C to +125 °C |                                                                                           |     |     |     |      |
| t <sub>pd</sub> propagation delay |                 | $V_{is}$ to $V_{os}$ ; $R_L = \infty \Omega$ ; see <u>Figure 13</u>                       |     |     |     |      |
|                                   |                 | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = 0 V                                            | -   | -   | 18  | ns   |
|                                   |                 | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = -4.5 V                                         | -   | -   | 12  | ns   |
| t <sub>on</sub> turn-on time      |                 | $\overline{E}$ , Sn to $V_{os}$ ; $R_L = 1 \text{ k}\Omega$ ; see $\underline{Figure 14}$ |     |     |     |      |
|                                   |                 | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = 0 V                                            | -   | -   | 105 | ns   |
|                                   |                 | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = -4.5 V                                         | -   | -   | 72  | ns   |
| t <sub>off</sub>                  | turn-off time   | $\overline{E}$ , Sn to $V_{os}$ ; $R_L = 1 \text{ k}\Omega$ ; see $\underline{Figure 14}$ |     |     |     |      |
|                                   |                 | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = 0 V                                            | -   | -   | 75  | ns   |
|                                   |                 | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = -4.5 V                                         | -   | -   | 57  | ns   |

- [1] All typical values are measured at  $T_{amb}$  = 25 °C.
- [2]  $t_{pd}$  is the same as  $t_{PHL}$  and  $t_{PLH}$ .
- [3]  $t_{on}$  is the same as  $t_{PZH}$  and  $t_{PZL}$ .
- [4]  $t_{off}$  is the same as  $t_{PHZ}$  and  $t_{PLZ}$ .
- [5]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

$$P_D = C_{PD} \times V_{CC}{}^2 \times f_i \times N + \Sigma \{(C_L + C_{sw}) \times V_{CC}{}^2 \times f_o\} \text{ where: }$$

f<sub>i</sub> = input frequency in MHz;

fo = output frequency in MHz;

N = number of inputs switching;

 $\Sigma \{ (C_L + C_{sw}) \times V_{CC}^2 \times f_o \} = \text{sum of outputs};$ 

C<sub>L</sub> = output load capacitance in pF;

C<sub>sw</sub> = switch capacitance in pF;

V<sub>CC</sub> = supply voltage in V.







Table 11. Test data

| Test                                | Input |                 |                     | Load     |       | S1 position |          |
|-------------------------------------|-------|-----------------|---------------------|----------|-------|-------------|----------|
| V <sub>I</sub>                      |       | V <sub>is</sub> | $V_{is}$ $t_r, t_f$ |          | CL    | $R_L$       |          |
|                                     |       |                 | at f <sub>max</sub> | other[1] |       |             |          |
| t <sub>PHL</sub> , t <sub>PLH</sub> | [2]   | pulse           | < 2 ns              | 6 ns     | 50 pF | 1 kΩ        | open     |
| t <sub>PZH</sub> , t <sub>PHZ</sub> | [2]   | V <sub>CC</sub> | < 2 ns              | 6 ns     | 50 pF | 1 kΩ        | $V_{EE}$ |
| $t_{PZL}$ , $t_{PLZ}$               | [2]   | V <sub>EE</sub> | < 2 ns              | 6 ns     | 50 pF | 1 kΩ        | $V_{CC}$ |

- [1]  $t_r = t_f = 6$  ns; when measuring  $f_{max}$ , there is no constraint to  $t_r$  and  $t_f$  with 50 % duty factor.
- [2] V<sub>I</sub> values:
  - a) For 74HC4052:  $V_1 = V_{CC}$
  - b) For 74HCT4052:  $V_1 = 3 V$

# 12. Additional dynamic characteristics

### Table 12. Additional dynamic characteristics

Recommended conditions and typical values; GND = 0 V;  $T_{amb} = 25$  °C;  $C_L = 50$  pF.  $V_{is}$  is the input voltage at pins nYn or nZ, whichever is assigned as an input.  $V_{os}$  is the output voltage at pins nYn or nZ, whichever is assigned as an output.

| Symbol                               | Parameter                                         | Conditions                                                                                                                                                                                   |            | Min | Тур  | Max | Unit |
|--------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|------|-----|------|
| d <sub>sin</sub>                     | sine-wave distortion                              | $f_i = 1 \text{ kHz}$ ; $R_L = 10 \text{ k}\Omega$ ; see Figure 16                                                                                                                           |            |     |      |     |      |
|                                      |                                                   | $V_{is} = 4.0 \text{ V (p-p)}; V_{CC} = 2.25 \text{ V}; V_{EE} = -2.25 \text{ V}$                                                                                                            |            | -   | 0.04 | -   | %    |
|                                      |                                                   | $V_{is} = 8.0 \text{ V (p-p)}; V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}$                                                                                                              |            | -   | 0.02 | -   | %    |
|                                      |                                                   | $f_i = 10 \text{ kHz}$ ; $R_L = 10 \text{ k}\Omega$ ; see Figure 16                                                                                                                          |            |     |      |     |      |
|                                      |                                                   | $V_{is} = 4.0 \text{ V (p-p)}; V_{CC} = 2.25 \text{ V}; V_{EE} = -2.25 \text{ V}$                                                                                                            |            | -   | 0.12 | -   | %    |
|                                      |                                                   | $V_{is} = 8.0 \text{ V (p-p)}; V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}$                                                                                                              |            | -   | 0.06 | -   | %    |
| $\alpha_{iso}$ isolation (OFF-state) |                                                   | $R_L = 600 \Omega$ ; $f_i = 1 MHz$ ; see Figure 17                                                                                                                                           |            |     |      |     |      |
|                                      |                                                   | $V_{CC} = 2.25 \text{ V}; V_{EE} = -2.25 \text{ V}$                                                                                                                                          | [1]        | -   | -50  | -   | dB   |
|                                      | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}$ | [1]                                                                                                                                                                                          | -          | -50 | -    | dB  |      |
| Xtalk crosstalk                      |                                                   | between two switches/multiplexers;<br>$R_L = 600 \Omega$ ; $f_i = 1 MHz$ ; see Figure 18                                                                                                     |            |     |      |     |      |
|                                      |                                                   | $V_{CC} = 2.25 \text{ V}; V_{EE} = -2.25 \text{ V}$                                                                                                                                          | <u>[1]</u> | -   | -60  | -   | dB   |
|                                      |                                                   | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}$                                                                                                                                            | <u>[1]</u> | -   | -60  | -   | dB   |
| V <sub>ct</sub> crosstalk voltage    |                                                   | peak-to-peak value; between control and any switch; $R_L = 600 \ \Omega$ ; $f_i = 1 \ MHz$ ; $\overline{E}$ or Sn square wave between $V_{CC}$ and GND; $t_r = t_f = 6 \ ns$ ; see Figure 19 |            |     |      |     |      |
|                                      |                                                   | V <sub>CC</sub> = 4.5 V; V <sub>EE</sub> = 0 V                                                                                                                                               |            | -   | 110  | -   | mV   |
|                                      |                                                   | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}$                                                                                                                                            |            | -   | 220  | -   | mV   |
| f <sub>(-3dB)</sub>                  | -3 dB frequency response                          | $R_L = 50 \Omega$ ; see Figure 20                                                                                                                                                            |            |     |      |     |      |
|                                      |                                                   | $V_{CC} = 2.25 \text{ V}; V_{EE} = -2.25 \text{ V}$                                                                                                                                          | [2]        | -   | 170  | -   | MHz  |
|                                      |                                                   | $V_{CC} = 4.5 \text{ V}; V_{EE} = -4.5 \text{ V}$                                                                                                                                            | [2]        | -   | 180  | -   | MHz  |

- [1] Adjust input voltage  $V_{is}$  to 0 dBm level (0 dBm = 1 mW into 600  $\Omega$ ).
- [2] Adjust input voltage  $V_{is}$  to 0 dBm level at  $V_{os}$  for 1 MHz (0 dBm = 1 mW into 50  $\Omega$ ).



Fig 16. Test circuit for measuring sine-wave distortion



 $V_{CC}$  = 4.5 V; GND = 0 V;  $V_{EE}$  = –4.5 V;  $R_L$  = 600  $\Omega;$   $R_S$  = 1  $k\Omega.$ 

a. Test circuit



b. Isolation (OFF-state) as a function of frequency

Fig 17. Test circuit for measuring isolation (OFF-state)







 $V_{CC}$  = 4.5 V; GND = 0 V;  $V_{EE}$  = –4.5 V;  $R_L$  = 50  $\Omega;$   $R_S$  = 1  $k\Omega.$ 

### a. Test circuit



b. Typical frequency response

Fig 20. Test circuit for frequency response

# 13. Package outline

SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



### Note

<sup>1.</sup> Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | ENCES | ISSUE DATE |                                 |  |
|----------|--------|--------|-------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | JEITA | PROJECTION | ISSUE DATE                      |  |
| SOT109-1 | 076E07 | MS-012 |       |            | <del>99-12-27</del><br>03-02-19 |  |

Fig 21. Package outline SOT109-1 (SO16)

### SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm

SOT338-1



### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                 |
|----------|-----|--------|----------|------------|------------|---------------------------------|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |
| SOT338-1 |     | MO-150 |          |            |            | <del>99-12-27</del><br>03-02-19 |

Fig 22. Package outline SOT338-1 (SSOP16)

TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm

SOT403-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L | Lp           | Q          | >   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|-----------------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25                  | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06     | 8°<br>0° |

### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |          |     | REFER  | ENCES | EUROPEAN   | ISSUE DATE                      |
|---------|----------|-----|--------|-------|------------|---------------------------------|
|         | VERSION  | IEC | JEDEC  | JEITA | PROJECTION | ISSUE DATE                      |
|         | SOT403-1 |     | MO-153 |       |            | <del>99-12-27</del><br>03-02-18 |

Fig 23. Package outline SOT403-1 (TSSOP16)

74HC\_HCT4052

DHVQFN16: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 16 terminals; body 2.5 x 3.5 x 0.85 mm SOT763-1



Fig 24. Package outline SOT763-1 (DHVQFN16)

# 14. Abbreviations

### Table 13. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| MM      | Machine Model                           |

# 15. Revision history

### Table 14. Revision history

| Document ID          | Release date                    | Data sheet status        | Change notice     | Supersedes           |
|----------------------|---------------------------------|--------------------------|-------------------|----------------------|
| 74HC_HCT4052 v.11    | 20160210                        | Product data sheet       | -                 | 74HC_HCT4052 v.10    |
| Modifications:       | Type number                     | s 74HC4052N and 74HCT405 | 2N (SOT38-4) remo | ved.                 |
| 74HC_HCT4052 v.10    | 20120719                        | Product data sheet       | -                 | 74HC_HCT4052 v.9     |
| Modifications:       | <ul> <li>CDM added t</li> </ul> | o features.              |                   |                      |
| 74HC_HCT4052 v.9     | 20111213                        | Product data sheet       | -                 | 74HC_HCT4052 v.8     |
| Modifications:       | Legal pages i                   | updated.                 |                   |                      |
| 74HC_HCT4052 v.8     | 20110511                        | Product data sheet       | -                 | 74HC_HCT4052 v.7     |
| 74HC_HCT4052 v.7     | 20110112                        | Product data sheet       | -                 | 74HC_HCT4052 v.6     |
| 74HC_HCT4052 v.6     | 20100111                        | Product data sheet       | -                 | 74HC_HCT4052 v.5     |
| 74HC_HCT4052 v.5     | 20080505                        | Product data sheet       | -                 | 74HC_HCT4052 v.4     |
| 74HC_HCT4052 v.4     | 20041111                        | Product specification    | -                 | 74HC_HCT4052 v.3     |
| 74HC_HCT4052 v.3     | 20030516                        | Product specification    | -                 | 74HC_HCT4052_CNV v.2 |
| 74HC_HCT4052_CNV v.2 | 19901201                        | -                        | -                 | -                    |

# 16. Legal information

### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status [3] information is available on the Internet at URL http://www.nxp.com

### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 16.3 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

74HC HCT4052

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2016. All rights reserved.

# 74HC4052; 74HCT4052

### Dual 4-channel analog multiplexer/demultiplexer

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 17. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

# 18. Contents

| 1    | General description                   |
|------|---------------------------------------|
| 2    | Features and benefits                 |
| 3    | Applications                          |
| 4    | Ordering information                  |
| 5    | Functional diagram                    |
| 6    | Pinning information                   |
| 6.1  | Pinning                               |
| 6.2  | Pin description                       |
| 7    | Functional description                |
| 7.1  | Function table                        |
| 8    | Limiting values                       |
| 9    | Recommended operating conditions      |
| 10   | Static characteristics                |
| 11   | Dynamic characteristics               |
| 12   | Additional dynamic characteristics 10 |
| 13   | Package outline                       |
| 14   | Abbreviations                         |
| 15   | Revision history                      |
| 16   | Legal information                     |
| 16.1 | Data sheet status                     |
| 16.2 | Definitions                           |
| 16.3 | Disclaimers                           |
| 16.4 | Trademarks20                          |
| 17   | Contact information 20                |
| 12   | Contents 2                            |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com