











**CC2540T** SWRS172 – JULY 2014

# SimpleLink™ CC2540T 2.4-GHz Bluetooth® Low Energy Wireless MCU

#### 1 Device Overview

#### 1.1 Features

- True Single-Chip BLE Solution: CC2540T Can Run Both Application and BLE Protocol Stack, Includes Peripherals to Interface with Wide Range of Sensors, and so forth.
- Operating Temperature up to 125°C
- 6-mm × 6-mm Package
- RF
  - Bluetooth Low Energy Technology Compatible
  - Excellent Link Budget (up to 97 dB), Enabling Long-Range Applications Without External Front End
  - Accurate Digital Received Signal-Strength Indicator (RSSI)
  - Suitable for Systems Targeting Compliance with Worldwide Radio Frequency Regulations: ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US), and ARIB STD-T66 (Japan)
- Layout
  - Few External Components
  - Reference Design Provided
  - 6-mm × 6-mm QFN40 Package
- Low Power
  - Active Mode RX Down to 19.6 mA
  - Active Mode TX (-6 dBm): 24 mA
  - Power Mode 1 (3-μs Wake-Up): 235 μΑ
  - Power Mode 2 (Sleep Timer On): 0.9 μA
  - Power Mode 3 (External Interrupts): 0.4 μA
  - Wide Supply Voltage Range (2 V–3.6 V)
  - Full RAM and Register Retention in All Power Modes
- TPS62730 Compatible

Low Power in Active Mode

- RX Down to 15.8 mA (3-V Supply)
- TX (–6 dBm): 18.6 mA (3-V Supply)
- Microcontroller
  - High-Performance and Low-Power 8051 Microcontroller Core
  - 256-KB In-System-Programmable Flash
  - 8-KB SRAM

- Peripherals
  - 12-Bit ADC with Eight Channels and Configurable Resolution
  - Integrated Ultralow-Power Comparator
  - General-Purpose Timers (One 16-Bit, Two 8-Bit)
  - 21 General-Purpose I/O (GPIO) Pins (19x4 mA, 2x20 mA)
  - 32-kHz Sleep Timer with Capture
  - Two Powerful USARTs with Support for Several Serial Protocols
  - Full-Speed USB Interface
  - IR Generation Circuitry
  - Powerful Five-Channel DMA
  - AES Security Coprocessor
  - Battery Monitor and Temperature Sensor
  - Each CC2540T Contains a Unique 48-Bit IEEE Address
- Bluetooth v4.0 Compliant Protocol Stack for Single-Mode BLE Solution
  - Complete Power-Optimized Stack, Including Controller and Host
    - GAP Central, Peripheral, Observer, or Broadcaster (Including Combination Roles)
    - ATT / GATT Client and Server
    - SMP AES-128 Encryption and Decryption
    - L2CAP
  - Sample Applications and Profiles
    - Generic Applications for GAP Central and Peripheral Roles
    - Proximity, Accelerometer, Simple Keys, and Battery GATT Services
  - Multiple Configuration Options
    - Single-Chip Configuration, Allowing Application to Run on CC2540T
    - Network Processor Interface for Applications Running on an External Microcontroller
  - BTool Windows PC Application for Evaluation, Development, and Test
- Development Tools
  - CC2540T Mini Development Kit
  - SmartRF™ Software
  - Supported by IAR Embedded Workbench™ Software for 8051

## 1.2 Applications

- 2.4-GHz Bluetooth Low Energy Systems
- Lighting
- Motor Monitoring
- · Proximity Sensing
- Cable Replacement

- Power Tools
- Maintenance
- Wireless HMI and Remote Display

**ISTRUMENTS** 

- USB Dongles
- Smart Phone Connectivity

#### 1.3 Description

The CC2540T is a cost-effective, low-power, true wireless MCU for *Bluetooth* low energy applications. It enables robust BLE master or slave nodes to be built with very low total bill-of-material costs, and can operate up to 125°C. The CC2540T combines an excellent RF transceiver with an industry-standard enhanced 8051 MCU, in-system programmable flash memory, 8-KB RAM, and many other powerful supporting features and peripherals. The CC2540T is suitable for systems where very low power consumption is required. Very low-power sleep modes are available. Short transition times between operating modes further enable low power consumption.

Combined with the *Bluetooth* low energy protocol stack from Texas Instruments, the CC2540TF256 forms the market's most flexible and cost-effective single-mode *Bluetooth* low energy solution.

Table 1-1. Device Information<sup>(1)</sup>

| PART NUMBER     | PACKAGE  | BODY SIZE         |
|-----------------|----------|-------------------|
| CC2540TF256RHAR | RHA (40) | 6.00 mm × 6.00 mm |
| CC2540TF256RHAT | RHA (40) | 6.00 mm × 6.00 mm |

(1) For more information, see Section 8, Mechanical Packaging and Orderable Information.



www.ti.com

#### 1.4 Functional Block Diagram

Figure 1-1 shows the functional block diagram of the device.



Figure 1-1. Functional Block Diagram



## **Table of Contents**

| 1 | Devi | ce Overview 1                              |   | 4.20 | SPI AC Characteristics                     | . 16 |
|---|------|--------------------------------------------|---|------|--------------------------------------------|------|
|   | 1.1  | Features 1                                 |   | 4.21 | Debug Interface AC Characteristics         | . 17 |
|   | 1.2  | Applications 2                             |   | 4.22 | Timer Inputs AC Characteristics            | . 18 |
|   | 1.3  | Description                                |   | 4.23 | DC Characteristics                         | . 18 |
|   | 1.4  | Functional Block Diagram 3                 |   | 4.24 | Typical Characteristics                    | . 19 |
| 2 | Revi | sion History5                              |   | 4.25 | Typical Current Savings                    | . 21 |
| 3 | Term | ninal Configuration and Functions          | 5 | Deta | niled Description                          | 22   |
|   | 3.1  | Pin Attributes 7                           |   | 5.1  | Overview                                   | . 22 |
| 4 | Spec | cifications 8                              |   | 5.2  | Functional Block Diagram                   | . 22 |
|   | 4.1  | Absolute Maximum Ratings 8                 |   | 5.3  | Block Descriptions                         | . 23 |
|   | 4.2  | Handling Ratings 8                         | 6 | App  | lications, Implementation, and Layout      | 25   |
|   | 4.3  | Recommended Operating Conditions 8         |   | 6.1  | Application Information                    | . 25 |
|   | 4.4  | Electrical Characteristics 9               |   | 6.2  | Input/Output Matching                      | . 26 |
|   | 4.5  | Thermal Resistance Characteristics for RHA |   | 6.3  | Crystal                                    | . 26 |
|   |      | Package 9                                  |   | 6.4  | On-Chip 1.8-V Voltage Regulator Decoupling | . 26 |
|   | 4.6  | General Characteristics 10                 |   | 6.5  | Power-Supply Decoupling and Filtering      | . 26 |
|   | 4.7  | RF Receive Section 10                      | 7 | Devi | ice and Documentation Support              | 27   |
|   | 4.8  | RF Transmit Section 11                     |   | 7.1  | Documentation Support                      | . 27 |
|   | 4.9  | Current Consumption with TPS62730 11       |   | 7.2  | Texas Instruments Low-Power RF Website     | . 27 |
|   | 4.10 | 32-MHz Crystal Oscillator 12               |   | 7.3  | Texas Instruments Low-Power RF Developer   |      |
|   | 4.11 | 32.768-kHz Crystal Oscillator <u>12</u>    |   |      | Network                                    | _    |
|   | 4.12 | 32-kHz RC Oscillator                       |   | 7.4  | Low-Power RF eNewsletter                   | . 28 |
|   | 4.13 | 16-MHz RC Oscillator <u>13</u>             |   | 7.5  | Trademarks                                 |      |
|   | 4.14 | RSSI Characteristics <u>13</u>             |   | 7.6  | Electrostatic Discharge Caution            | . 28 |
|   | 4.15 | Frequency Synthesizer Characteristics 13   |   | 7.7  | Export Control Notice                      | . 28 |
|   | 4.16 | Analog Temperature Sensor 13               |   | 7.8  | Glossary                                   | . 28 |
|   | 4.17 | Comparator Characteristics <u>13</u>       | 8 | Mec  | hanical Packaging and Orderable            |      |
|   | 4.18 | ADC Characteristics                        |   |      | rmation                                    |      |
|   | 4.19 | Control Input AC Characteristics           |   | 8.1  | Packaging Information                      | . 29 |



www.ti.com SWRS172 – JULY 2014



## 2 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE      | REVISION | NOTES           |
|-----------|----------|-----------------|
| July 2014 | *        | Initial Release |

**NSTRUMENTS** SWRS172-JULY 2014 www.ti.com

## **Terminal Configuration and Functions**

The CC2540T pinout is shown in Figure 3-1 and a short description of the pins follows.



NOTE: The exposed ground pad must be connected to a solid ground plane, as this is the ground connection for the chip.

Figure 3-1. Pinout Top View



www.ti.com

## 3.1 Pin Attributes

#### Table 3-1. Pin Attributes

| PIN NAME            | PIN | PIN TYPE                   | DESCRIPTION                                                                           |
|---------------------|-----|----------------------------|---------------------------------------------------------------------------------------|
| AVDD1               | 28  | Power (analog)             | 2-V–3.6-V analog power-supply connection                                              |
| AVDD2               | 27  | Power (analog)             | 2-V-3.6-V analog power-supply connection                                              |
| AVDD3               | 24  | Power (analog)             | 2-V-3.6-V analog power-supply connection                                              |
| AVDD4               | 29  | Power (analog)             | 2-V-3.6-V analog power-supply connection                                              |
| AVDD5               | 21  | Power (analog)             | 2-V-3.6-V analog power-supply connection                                              |
| AVDD6               | 31  | Power (analog)             | 2-V-3.6-V analog power-supply connection                                              |
| DCOUPL              | 40  | Power (digital)            | 1.8-V digital power-supply decoupling. Do not use for supplying external circuits.    |
| DGND_USB            | 1   | Ground pin                 | Connect to GND                                                                        |
| DVDD_USB            | 4   | Power (digital)            | 2-V-3.6-V digital power-supply connection                                             |
| DVDD1               | 39  | Power (digital)            | 2-V–3.6-V digital power-supply connection                                             |
| DVDD2               | 10  | Power (digital)            | 2-V–3.6-V digital power-supply connection                                             |
| GND                 | _   | Ground                     | The ground pad must be connected to a solid ground plane.                             |
| P0_0                | 19  | Digital I/O                | Port 0.0                                                                              |
| P0_1                | 18  | Digital I/O                | Port 0.1                                                                              |
| P0_2                | 17  | Digital I/O                | Port 0.2                                                                              |
| P0_3                | 16  | Digital I/O                | Port 0.3                                                                              |
| P0_4                | 15  | Digital I/O                | Port 0.4                                                                              |
| P0_5                | 14  | Digital I/O                | Port 0.5                                                                              |
| P0_6                | 13  | Digital I/O                | Port 0.6                                                                              |
| P0_7                | 12  | Digital I/O                | Port 0.7                                                                              |
| P1_0                | 11  | Digital I/O                | Port 1.0 – 20-mA drive capability                                                     |
| P1_1                | 9   | Digital I/O                | Port 1.1 – 20-mA drive capability                                                     |
| P1_2                | 8   | Digital I/O                | Port 1.2                                                                              |
| P1_3                | 7   | Digital I/O                | Port 1.3                                                                              |
| P1_4                | 6   | Digital I/O                | Port 1.4                                                                              |
| P1_5                | 5   | Digital I/O                | Port 1.5                                                                              |
| P1_6                | 38  | Digital I/O                | Port 1.6                                                                              |
| P1_7                | 37  | Digital I/O                | Port 1.7                                                                              |
| P2_0                | 36  | Digital I/O                | Port 2.0                                                                              |
| P2_1                | 35  | Digital I/O                | Port 2.1                                                                              |
| P2_2                | 34  | Digital I/O                | Port 2.2                                                                              |
| P2_3/<br>XOSC32K_Q2 | 33  | Digital I/O,<br>Analog I/O | Port 2.3/32.768 kHz XOSC                                                              |
| P2_4/<br>XOSC32K_Q1 | 32  | Digital I/O,<br>Analog I/O | Port 2.4/32.768 kHz XOSC                                                              |
| RBIAS               | 30  | Analog I/O                 | External precision bias resistor for reference current                                |
| RESET_N             | 20  | Digital input              | Reset, active-low                                                                     |
| RF_N                | 26  | RF I/O                     | Negative RF input signal to LNA during RX Negative RF output signal from PA during TX |
| RF_P                | 25  | RF I/O                     | Positive RF input signal to LNA during RX Positive RF output signal from PA during TX |
| USB_N               | 3   | Digital I/O                | USB N                                                                                 |
| USB_P               | 2   | Digital I/O                | USB P                                                                                 |
| XOSC_Q1             | 22  | Analog I/O                 | 32-MHz crystal oscillator pin 1 or external-clock input                               |
| XOSC_Q2             | 23  | Analog I/O                 | 32-MHz crystal oscillator pin 2                                                       |

# TEXAS INSTRUMENTS

#### 4 Specifications

## 4.1 Absolute Maximum Ratings<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                          |                                            | MIN  | MAX                 | UNIT |
|--------------------------|--------------------------------------------|------|---------------------|------|
| Supply voltage           | All supply pins must have the same voltage | -0.3 | 3.9                 | V    |
| Voltage on any digital p | in .                                       | -0.3 | VDD + 0.3,<br>≤ 3.9 | V    |
| Input RF level           |                                            |      | 10                  | dBm  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 4.2 Handling Ratings

|                  |                               |                                                       |                 | MIN  | MAX | UNIT |
|------------------|-------------------------------|-------------------------------------------------------|-----------------|------|-----|------|
| T <sub>stg</sub> | Storage temperature range     |                                                       |                 | -40  | 125 | ů    |
|                  | Electrostatic discharge (ESD) | Human Body Model (HBM), per A<br>JS001 <sup>(1)</sup> | ANSI/ESDA/JEDEC | -2   | 2   | kV   |
| V <sub>ESD</sub> |                               | Charged Device Model (CDM), per JESD22-C101 (2)       | All pins        | -750 | 750 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 4.3 Recommended Operating Conditions

|                                                     | MIN | MAX | UNIT |
|-----------------------------------------------------|-----|-----|------|
| Operating ambient temperature range, T <sub>A</sub> | -40 | 125 | °C   |
| Operating supply voltage                            | 2   | 3.6 | V    |

<sup>(2)</sup> All voltage values are with respect to V<sub>SS</sub>, unless otherwise noted.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### **Electrical Characteristics** 4.4

Measured on Texas Instruments CC2540 EM reference design with  $T_A$  = 25°C and VDD = 3 V

|                   | PARAMETER                                                                   | TEST CONDITIONS                                                                                                                                                  | MIN | TYP | MAX | UNIT |
|-------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                   |                                                                             | Power mode 1. Digital regulator on; 16-MHz RCOSC and 32-MHz crystal oscillator off; 32.768-kHz XOSC, POR, BOD and sleep timer active; RAM and register retention |     | 235 |     |      |
| I <sub>core</sub> | Core current consumption                                                    | Power mode 2. Digital regulator off; 16-MHz RCOSC and 32-MHz crystal oscillator off; 32.768-kHz XOSC, POR, and sleep timer active; RAM and register retention    |     | 0.9 |     | μΑ   |
|                   |                                                                             | Power mode 3. Digital regulator off; no clocks; POR active; RAM and register retention                                                                           |     | 0.4 |     |      |
|                   |                                                                             | Low MCU activity: 32-MHz XOSC running. No radio or peripherals. No flash access, no RAM access.                                                                  |     | 6.7 |     | mA   |
|                   |                                                                             | Timer 1. Timer running, 32-MHz XOSC used                                                                                                                         |     | 90  |     | μA   |
|                   |                                                                             | Timer 2. Timer running, 32-MHz XOSC used                                                                                                                         |     | 90  |     | μA   |
|                   | Peripheral current consumption                                              | Timer 3. Timer running, 32-MHz XOSC used                                                                                                                         |     | 60  |     | μΑ   |
| I <sub>peri</sub> | (Adds to core current I <sub>core</sub> for each peripheral unit activated) | Timer 4. Timer running, 32-MHz XOSC used                                                                                                                         |     | 70  |     | μA   |
|                   |                                                                             | Sleep timer, including 32.753-kHz RCOSC                                                                                                                          |     | 0.6 |     | μA   |
|                   |                                                                             | ADC, when converting                                                                                                                                             |     | 1.2 |     | mA   |

#### Thermal Resistance Characteristics for RHA Package

| NAME              | DESCRIPTION             | °C/W <sup>(1)</sup> (2) | AIR FLOW (m/s) <sup>(3)</sup> |
|-------------------|-------------------------|-------------------------|-------------------------------|
| $R\Theta_{JC}$    | Junction-to-case        | 16.1                    | 0.00                          |
| RΘ <sub>JB</sub>  | Junction-to-board       | 5.5                     | 0.00                          |
| $R\Theta_{JA}$    | Junction-to-free air    | 30.6                    | 0.00                          |
| $R\Theta_{JMA}$   | Junction-to-moving air  | 0.2                     | 0.00                          |
| Psi <sub>JT</sub> | Junction-to-package top | 5.4                     | 0.00                          |
| Psi <sub>JB</sub> | Junction-to-board       | 1.0                     | 0.00                          |

<sup>°</sup>C/W = degrees Celsius per watt.

- JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions Natural Convection (Still Air)
- JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages
- JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements

Power dissipation of 2 W and an ambient temperature of 70°C is assumed.

(3) m/s = meters per second.

These values are based on a JEDEC-defined 2S2P system (with the exception of the Theta JC [RO<sub>JC</sub>] value, which is based on a JEDEC-defined 1S0P system) and will change based on environment as well as application. For more information, see these EIA/JEDEC standards:

# NSTRUMENTS

#### **General Characteristics**

Measured on Texas Instruments CC2540 EM reference design with T<sub>A</sub> = 25°C and VDD = 3 V

| PARAMETER                              | TEST CONDITIONS                                                                                               | MIN  | TYP | MAX  | UNIT |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| WAKE-UP AND TIMING                     |                                                                                                               |      |     |      |      |
| Power mode 1 → Active                  | Digital regulator on, 16-MHz RCOSC and 32-MHz crystal oscillator off. Start-up of 16-MHz RCOSC                |      | 4   |      | μs   |
| Power mode 2 or $3 \rightarrow$ Active | Digital regulator off, 16-MHz RCOSC and 32-MHz crystal oscillator off. Start-up of regulator and 16-MHz RCOSC |      | 120 |      | μs   |
| Active → TX or RX                      | Crystal ESR = 16 $\Omega$ . Initially running on 16-MHz RCOSC, with 32-MHz XOSC OFF                           |      | 410 |      | μs   |
|                                        | With 32-MHz XOSC initially on                                                                                 |      | 160 |      | μs   |
| RX/TX turnaround                       |                                                                                                               |      | 150 |      | μs   |
| RADIO PART                             | •                                                                                                             |      |     |      |      |
| RF frequency range                     | Programmable in 2-MHz steps                                                                                   | 2402 |     | 2480 | MHz  |
| Data rate and modulation format        | 1 Mbps, GFSK, 250 kHz deviation                                                                               |      |     |      |      |

#### 4.7 **RF Receive Section**

Measured on Texas Instruments CC2540 EM reference design with T<sub>A</sub> = 25°C, VDD = 3 V, f<sub>c</sub> = 2440 MHz 1 Mbps, GFSK, 250-kHz deviation, *Bluetooth* low energy mode, and 0.1% BER<sup>(1)</sup>.

**Boldface** limits apply over the entire operating range,  $T_A = -40^{\circ}\text{C}$  to 125°C, VDD = 2 V to 3.6 V, and  $f_c = 2402$  MHz to 2480

| PARAMETER                                                                  | TEST CONDITIONS                                                                                                                                 | MIN TYP    | MAX  | UNIT  |  |
|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|-------|--|
| Receiver sensitivity <sup>(2)</sup>                                        | High-gain mode                                                                                                                                  | -93        |      | dBm   |  |
| Receiver sensitivity (2)                                                   | Standard mode                                                                                                                                   | -87        |      | dBm   |  |
| Saturation (3)                                                             |                                                                                                                                                 | 6          |      | dBm   |  |
| Co-channel rejection (3)                                                   |                                                                                                                                                 | -5         |      | dB    |  |
| Adjacent-channel rejection (3)                                             | ±1 MHz                                                                                                                                          | <b>-</b> 5 |      | dB    |  |
| Alternate-channel rejection (3)                                            | ±2 MHz                                                                                                                                          | 30         |      | dB    |  |
| Blocking <sup>(3)</sup>                                                    |                                                                                                                                                 | -30        |      | dBm   |  |
| Frequency error tolerance (4)                                              | Including both initial tolerance and drift                                                                                                      | -250       | 250  | kHz   |  |
| Symbol rate error tolerance (5)                                            |                                                                                                                                                 | -80        | 80   | ppm   |  |
| Spurious emission. Only largest spurious emission stated within each band. | Conducted measurement with a 50- $\Omega$ single-ended load. Complies with EN 300 328, EN 300 440 class 2, FCC CFR47, Part 15 and ARIB STD-T-66 | -75        |      | dBm   |  |
| Current concumption                                                        | RX mode, standard mode, no peripherals active, low MCU activity, MCU at 250 kHz                                                                 | 19.6       |      | A     |  |
| Current consumption                                                        | RX mode, high-gain mode, no peripherals active, low MCU activity, MCU at 250 kHz                                                                | 22.1       | 30.5 | mA mA |  |

<sup>0.1%</sup> BER maps to 30.8% PER

10

The receiver sensitivity setting is programmable using a TI BLE stack vendor-specific API command. The default value is standard mode.

Results based on standard gain mode

Difference between center frequency of the received RF signal and local oscillator frequency

Difference between incoming symbol rate and the internally generated symbol rate



#### 4.8 RF Transmit Section

Measured on Texas Instruments CC2540 EM reference design with  $T_A$  = 25°C, VDD = 3 V and  $f_c$  = 2440 MHz. **Boldface** limits apply over the entire operating range,  $T_A$  = -40°C to 125°C, VDD = 2 V to 3.6 V, and  $f_c$  = 2402 MHz to 2480 MHz

| PARAMETER                       | TEST CONDITIONS                                                                                                                                                | MIN . | TYP        | MAX  | UNIT |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|------|------|
| Output power                    | Delivered to a single-ended $50-\Omega$ load through a balun using maximum recommended output power setting                                                    |       | 4          |      | dBm  |
| Output power                    | Delivered to a single-ended 50- $\!\Omega$ load through a balun using minimum recommended output power setting                                                 |       | -23        |      | иып  |
| Programmable output power range | Delivered to a single-ended 50 $\Omega$ load through a balun                                                                                                   |       | 27         |      | dB   |
| Spurious emissions              | Conducted measurement with a 50- $\Omega$ single-ended load. Complies with EN 300 328, EN 300 440 class 2, FCC CFR47, Part 15 and ARIB STD-T-66 <sup>(1)</sup> |       | <b>–41</b> |      | dBm  |
|                                 | TX mode, –23-dBm output power, no peripherals active, low MCU activity, MCU at 250 kHz                                                                         |       | 21.1       |      |      |
|                                 | TX mode, –6-dBm output power, no peripherals active, low MCU activity, MCU at 250 kHz                                                                          | :     | 23.8       |      | m ^  |
| Current consumption             | TX mode, 0-dBm output power, no peripherals active, low MCU activity, MCU at 250 kHz                                                                           | 27    |            | mA   |      |
|                                 | TX mode, 4-dBm output power, no peripherals active, low MCU activity, MCU at 250 kHz                                                                           | ;     | 31.6       | 39.6 |      |
| Optimum load impedance          | Differential impedance as seen from the RF port (RF_P and RF_N) toward the antenna                                                                             | 70    | + j30      |      | Ω    |

<sup>(1)</sup> Designs with antenna connectors that require conducted ETSI compliance at 64 MHz should insert an LC resonator in front of the antenna connector. Use a 1.6-nH inductor in parallel with a 1.8-pF capacitor. Connect both from the signal trace to a good RF ground.

#### 4.9 Current Consumption with TPS62730

Measured on Texas Instruments CC2540TPS62730 EM reference design with  $T_A$  = 25°C, VDD = 3 V, and  $f_c$  = 2440 MHZ. 1 Mbps, GFSK, 250 kHz deviation, *Bluetooth* low energy mode, 1% BER<sup>(1)</sup>

| PARAMETER           | TEST CONDITIONS                                                                      | MIN | TYP  | MAX | UNIT |
|---------------------|--------------------------------------------------------------------------------------|-----|------|-----|------|
|                     | RX mode, standard mode, no peripherals active, low MCU activity, MCU at 1 MHZ        |     | 15.8 |     |      |
|                     | RX mode, high-gain mode, no peripherals active, low MCU activity, MCU at 1 MHZ       |     | 17.8 |     |      |
| Current Consumption | TX mode, -23 dBm output power, no peripherals active, low MCU activity, MCU at 1 MHZ |     | 16.5 |     | A    |
| Current Consumption | TX mode, -6 dBm output power, no peripherals active, low MCU activity, MCU at 1 MHZ  |     | 18.6 |     | mA   |
|                     | TX mode, 0 dBm output power, no peripherals active, low MCU activity, MCU at 1 MHZ   |     | 21   |     |      |
|                     | TX mode, 4 dBm output power, no peripherals active, low MCU activity, MCU at 1 MHZ   |     | 24.6 |     |      |

<sup>(1) 0.1%</sup> BER maps to 30.8% PER

## 4.10 32-MHz Crystal Oscillator

Measured on Texas Instruments CC2540 EM reference design with T<sub>A</sub> = 25°C and VDD = 3 V

|                | PARAMETER                                             | TEST CONDITIONS                                                                                                                                                                                                      | MIN | TYP  | MAX | UNIT |
|----------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
|                | Crystal frequency                                     |                                                                                                                                                                                                                      |     | 32   |     | MHz  |
|                | Crystal frequency accuracy requirement <sup>(1)</sup> |                                                                                                                                                                                                                      | -40 |      | 40  | ppm  |
| ESR            | Equivalent series resistance                          |                                                                                                                                                                                                                      | 6   |      | 60  | Ω    |
| C <sub>0</sub> | Crystal shunt capacitance                             |                                                                                                                                                                                                                      | 1   |      | 7   | pF   |
| C <sub>L</sub> | Crystal load capacitance                              |                                                                                                                                                                                                                      | 10  |      | 16  | pF   |
|                | Start-up time                                         |                                                                                                                                                                                                                      |     | 0.25 |     | ms   |
|                | Power-down guard time                                 | The crystal oscillator must be in power down for a guard time before it is used again. This requirement is valid for all modes of operation. The need for power-down guard time can vary with crystal type and load. | 3   |      |     | ms   |

<sup>(1)</sup> Including aging and temperature dependency, as specified by [1]

#### 32.768-kHz Crystal Oscillator 4.11

Measured on Texas Instruments CC2540 EM reference design with  $T_A$  = 25°C and VDD = 3 V

|                | PARAMETER                                  | TEST CONDITIONS | MIN | TYP    | MAX | UNIT |
|----------------|--------------------------------------------|-----------------|-----|--------|-----|------|
|                | Crystal frequency                          |                 |     | 32.768 |     | kHz  |
|                | Crystal frequency accuracy requirement (1) |                 | -40 |        | 40  | ppm  |
| ESR            | Equivalent series resistance               |                 |     | 40     | 130 | kΩ   |
| C <sub>0</sub> | Crystal shunt capacitance                  |                 |     | 0.9    | 2   | pF   |
| C <sub>L</sub> | Crystal load capacitance                   |                 |     | 12     | 16  | pF   |
|                | Start-up time                              |                 |     | 0.4    |     | s    |

<sup>(1)</sup> Including aging and temperature dependency, as specified by [1]

#### 32-kHz RC Oscillator 4.12

Measured on Texas Instruments CC2540 EM reference design with  $T_{\omega} = 25^{\circ}\text{C}$  and VDD = 3 V.

| PARAMETER                              | TEST CONDITIONS | MIN | TYP    | MAX | UNIT |  |  |  |  |
|----------------------------------------|-----------------|-----|--------|-----|------|--|--|--|--|
| Calibrated frequency <sup>(1)</sup>    |                 |     | 32.753 |     | kHz  |  |  |  |  |
| Frequency accuracy after calibration   |                 |     | ±0.2%  |     |      |  |  |  |  |
| Temperature coefficient <sup>(2)</sup> |                 |     | 0.4    |     | %/°C |  |  |  |  |
| Supply-voltage coefficient (3)         |                 |     | 3      |     | %/V  |  |  |  |  |
| Calibration time <sup>(4)</sup>        |                 |     | 2      |     | ms   |  |  |  |  |

The calibrated 32-kHz RC oscillator frequency is the 32-MHz XTAL frequency divided by 977.

Frequency drift when temperature changes after calibration

**STRUMENTS** 

Frequency drift when supply voltage changes after calibration

When the 32-kHz RC oscillator is enabled, it is calibrated when a switch from the 16-MHz RC oscillator to the 32-MHz crystal oscillator is performed while SLEEPCMD.OSC32K\_CALDIS is set to 0.

SWRS172 - JULY 2014

#### 16-MHz RC Oscillator 4.13

Measured on Texas Instruments CC2540 EM reference design with  $T_A$  = 25°C and VDD = 3 V

| PARAMETER                               | TEST CONDITIONS | MIN | TYP   | MAX | UNIT |
|-----------------------------------------|-----------------|-----|-------|-----|------|
| Frequency <sup>(1)</sup>                |                 |     | 16    |     | MHz  |
| Uncalibrated frequency accuracy         |                 |     | ±18%  |     |      |
| Calibrated frequency accuracy           |                 |     | ±0.6% |     |      |
| Start-up time                           |                 |     | 10    |     | μs   |
| Initial calibration time <sup>(2)</sup> |                 |     | 50    |     | μs   |

The calibrated 16-MHz RC oscillator frequency is the 32-MHz XTAL frequency divided by 2.

#### **RSSI Characteristics**

Measured on Texas Instruments CC2540 EM reference design with T<sub>A</sub> = 25°C and VDD = 3 V

| PARAMETER                                          | TEST CONDITIONS | MIN        | TYP        | MAX | UNIT  |  |
|----------------------------------------------------|-----------------|------------|------------|-----|-------|--|
| Useful RSSI range <sup>(1)</sup>                   | High-gain mode  |            | -99 to -44 |     | dD ss |  |
| Oseitii R5Si range 7                               | Standard mode   | −90 to −35 |            |     | dBm   |  |
| Absolute uncalibrated RSSI accuracy <sup>(1)</sup> | High-gain mode  | ±4         |            | dB  |       |  |
| Step size (LSB value)                              |                 |            | 1          |     | dB    |  |

<sup>(1)</sup> Assuming CC2540 EM reference design. Other RF designs give an offset from the reported value.

#### **Frequency Synthesizer Characteristics**

Measured on Texas Instruments CC2540 EM reference design with  $T_A$  = 25°C, VDD = 3 V and  $f_c$  = 2440 MHz

| PARAMETER | TEST CONDITIONS               | MIN | TYP  | MAX | UNIT   |
|-----------|-------------------------------|-----|------|-----|--------|
| carrier   | At ±1-MHz offset from carrier |     | -109 |     |        |
|           | At ±3-MHz offset from carrier |     | -112 |     | dBc/Hz |
|           | At ±5-MHz offset from carrier |     | -119 |     |        |

#### **Analog Temperature Sensor**

Measured on Texas Instruments CC2540 EM reference design with T<sub>A</sub> = 25°C and VDD = 3 V

| PARAMETER                            | TEST CONDITIONS                                          | MIN TYP | MAX | UNIT    |
|--------------------------------------|----------------------------------------------------------|---------|-----|---------|
| Output                               |                                                          | 1480    | )   | 12-bit  |
| Temperature coefficient              |                                                          | 4.5     |     | / 1°C   |
| Voltage coefficient                  | Measured using integrated ADC, internal band-gap voltage | 1       |     | / 0.1 V |
| Initial accuracy without calibration | reference, and maximum resolution                        | ±10     |     | °C      |
| Accuracy using 1-point calibration   |                                                          | ±5      |     | °C      |
| Current consumption when enabled     |                                                          | 0.5     |     | mA      |

#### 4.17 Comparator Characteristics

T<sub>A</sub> = 25°C, VDD = 3 V. All measurement results are obtained using the CC2540T reference designs, post-calibration.

| PARAMETER                   | TEST CONDITIONS | MIN TYP | MAX | UNIT  |
|-----------------------------|-----------------|---------|-----|-------|
| Common-mode maximum voltage |                 | VDD     |     | V     |
| Common-mode minimum voltage |                 | -0.3    |     |       |
| Input offset voltage        |                 | 1       |     | mV    |
| Offset vs temperature       |                 | 16      |     | μV/°C |
| Offset vs operating voltage |                 | 4       |     | mV/V  |
| Supply current              |                 | 230     |     | nA    |
| Hysteresis                  |                 | 0.15    |     | mV    |

When the 16-MHz RC oscillator is enabled, it is calibrated when a switch from the 16-MHz RC oscillator to the 32-MHz crystal oscillator is performed while SLEEPCMD.OSC\_PD is set to 0.

# INSTRUMENTS

#### 4.18 ADC Characteristics

|                     | PARAMETER                               | TEST CONDITIONS                                                                    | MIN | TYP   | MAX | UNIT |
|---------------------|-----------------------------------------|------------------------------------------------------------------------------------|-----|-------|-----|------|
|                     | Input voltage                           | VDD is voltage on AVDD5 pin                                                        | 0   |       | VDD | V    |
|                     | External reference voltage              | VDD is voltage on AVDD5 pin                                                        | 0   |       | VDD | V    |
|                     | External reference voltage differential | VDD is voltage on AVDD5 pin                                                        | 0   |       | VDD | V    |
|                     | Input resistance, signal                | Simulated using 4-MHz clock speed                                                  |     | 197   |     | kΩ   |
|                     | Full-scale signal <sup>(1)</sup>        | Peak-to-peak, defines 0 dBFS                                                       |     | 2.97  |     | V    |
|                     |                                         | Single-ended input, 7-bit setting                                                  |     | 5.7   |     |      |
|                     |                                         | Single-ended input, 9-bit setting                                                  |     | 7.5   |     |      |
|                     |                                         | Single-ended input, 10-bit setting                                                 |     | 9.3   |     |      |
|                     |                                         | Single-ended input, 12-bit setting                                                 |     | 10.3  |     |      |
| ENOD(1)             | Effective acceptance of hite            | Differential input, 7-bit setting                                                  |     | 6.5   |     | 6.26 |
| ENOB <sup>(1)</sup> | Effective number of bits                | Differential input, 9-bit setting                                                  |     | 8.3   |     | bits |
|                     |                                         | Differential input, 10-bit setting                                                 |     | 10    |     |      |
|                     |                                         | Differential input, 12-bit setting                                                 |     | 11.5  |     |      |
|                     |                                         | 10-bit setting, clocked by RCOSC                                                   |     | 9.7   |     |      |
|                     |                                         | 12-bit setting, clocked by RCOSC                                                   |     | 10.9  |     |      |
|                     | Useful power bandwidth                  | 7-bit setting, both single and differential                                        |     | 0–20  |     | kHz  |
| THD                 | Total harmonic distortion               | Single ended input, 12-bit setting, –6 dBFS <sup>(1)</sup>                         |     | -75.2 | 2   | ٩D   |
| THE                 | Total Harmonic distortion               | Differential input, 12-bit setting, –6 dBFS <sup>(1)</sup>                         |     | -86.6 |     | dB   |
|                     |                                         | Single-ended input, 12-bit setting <sup>(1)</sup>                                  |     | 70.2  |     |      |
|                     | Signal to nonharmonic ratio             | Differential input, 12-bit setting <sup>(1)</sup>                                  |     | 79.3  |     |      |
|                     |                                         | Single-ended input, 12-bit setting, –6 dBFS <sup>(1)</sup>                         |     | 78.8  |     | dB   |
|                     |                                         | Differential input, 12-bit setting, –6 dBFS <sup>(1)</sup>                         |     | 88.9  |     |      |
| CMRR                | Common-mode rejection ratio             | Differential input, 12-bit setting, 1-kHz sine (0 dBFS), limited by ADC resolution |     | >84   |     | dB   |
|                     | Crosstalk                               | Single ended input, 12-bit setting, 1-kHz sine (0 dBFS), limited by ADC resolution |     | >84   |     | dB   |
|                     | Offset                                  | Midscale                                                                           |     | -3    |     | mV   |
|                     | Gain error                              |                                                                                    |     | 0.68% |     |      |
| DNII                | Differential marking entity             | 12-bit setting, mean <sup>(1)</sup>                                                |     | 0.05  |     | 1.00 |
| DNL                 | Differential nonlinearity               | 12-bit setting, maximum <sup>(1)</sup>                                             |     | 0.9   |     | LSB  |
|                     |                                         | 12-bit setting, mean <sup>(1)</sup>                                                |     | 4.6   |     |      |
| INII                | late and a caling out.                  | 12-bit setting, maximum <sup>(1)</sup>                                             |     | 13.3  |     | 1.00 |
| INL                 | Integral nonlinearity                   | 12-bit setting, mean, clocked by RCOSC                                             |     | 10    |     | LSB  |
|                     |                                         | 12-bit setting, max, clocked by RCOSC                                              |     | 29    |     |      |
|                     |                                         | Single ended input, 7-bit setting <sup>(1)</sup>                                   |     | 35.4  |     |      |
|                     |                                         | Single ended input, 9-bit setting <sup>(1)</sup>                                   |     | 46.8  |     |      |
|                     |                                         | Single ended input, 10-bit setting <sup>(1)</sup>                                  |     | 57.5  |     |      |
| SINAD               | Cional ta naisa and distantia           | Single ended input, 12-bit setting <sup>(1)</sup>                                  |     | 66.6  |     | ٦Ľ   |
| (–THD+N)            | Signal-to-noise-and-distortion          | Differential input, 7-bit setting <sup>(1)</sup>                                   |     | 40.7  |     | dB   |
|                     |                                         | Differential input, 9-bit setting <sup>(1)</sup>                                   |     | 51.6  |     |      |
|                     |                                         | Differential input, 10-bit setting <sup>(1)</sup>                                  |     | 61.8  |     |      |
|                     |                                         | Differential input, 12-bit setting <sup>(1)</sup>                                  |     | 70.8  |     |      |

www.ti.com

## ADC Characteristics (continued)

 $T_A = 25$ °C and VDD = 3 V

| PARAMETER                                  | TEST CONDITIONS | MIN TYP | MAX | UNIT    |
|--------------------------------------------|-----------------|---------|-----|---------|
|                                            | 7-bit setting   | 20      |     |         |
| Conversion time                            | 9-bit setting   | 36      |     |         |
| Conversion time                            | 10-bit setting  | 68      |     | μs      |
|                                            | 12-bit setting  | 132     |     |         |
| Power consumption                          |                 | 1.2     |     | mA      |
| Internal reference VDD coefficient         |                 | 4       |     | mV/V    |
| Internal reference temperature coefficient |                 | 0.4     |     | mV/10°C |
| Internal reference voltage                 |                 | 1.24    |     | V       |

## 4.19 Control Input AC Characteristics

 $T_A = -40$ °C to 125°C, VDD = 2 V to 3.6 V.

| PARAMETER                                                                         | TEST CONDITIONS                                                                                                                                                                                                     | MIN | TYP | MAX | UNIT |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| System clock, f <sub>SYSCLK</sub><br>t <sub>SYSCLK</sub> = 1/ f <sub>SYSCLK</sub> | The undivided system clock is 32 MHz when crystal oscillator is used. The undivided system clock is 16 MHz when calibrated 16-MHz RC oscillator is used.                                                            | 16  |     | 32  | MHz  |
| RESET_N low duration                                                              | See item 1, Figure 4-1. This is the shortest pulse that is recognized as a complete reset pin request. Note that shorter pulses may be recognized but do not lead to complete reset of all modules within the chip. | 1   |     |     | μs   |
| Interrupt pulse duration                                                          | See item 2, Figure 4-1. This is the shortest pulse that is recognized as an interrupt request.                                                                                                                      | 20  |     |     | ns   |



Figure 4-1. Control Input AC Characteristics

# INSTRUMENTS

#### 4.20 SPI AC Characteristics

 $T_A = -40$ °C to 125°C, VDD = 2 V to 3.6 V

|                 | PARAMETER           | TEST CONDITIONS      | MIN | TYP | MAX | UNIT |
|-----------------|---------------------|----------------------|-----|-----|-----|------|
|                 | CCI/ nariad         | Master, RX and TX    | 250 |     |     |      |
| τ <sub>1</sub>  | SCK period          | Slave, RX and TX     | 250 |     |     | ns   |
|                 | SCK duty cycle      | Master               |     | 50% |     |      |
|                 | 000111-0014         | Master               | 63  |     |     |      |
| t <sub>2</sub>  | SSN low to SCK      | Slave                | 63  |     |     | ns   |
|                 | OOK to OON hint     | Master               | 63  |     |     |      |
| t <sub>3</sub>  | SCK to SSN high     | Slave                | 63  |     |     | ns   |
| t <sub>4</sub>  | MOSI early out      | Master, load = 10 pF |     |     | 7   | ns   |
| t <sub>5</sub>  | MOSI late out       | Master, load = 10 pF |     |     | 10  | ns   |
| t <sub>6</sub>  | MISO setup          | Master               | 90  |     |     | ns   |
| t <sub>7</sub>  | MISO hold           | Master               | 10  |     |     | ns   |
|                 | SCK duty cycle      | Slave                |     | 50% |     | ns   |
| t <sub>10</sub> | MOSI setup          | Slave                | 35  |     |     | ns   |
| t <sub>11</sub> | MOSI hold           | Slave                | 10  |     |     | ns   |
| t <sub>9</sub>  | MISO late out       | Slave, load = 10 pF  |     |     | 95  | ns   |
|                 |                     | Master, TX only      |     |     | 8   |      |
|                 | 0                   | Master, RX and TX    |     |     | 4   |      |
|                 | Operating frequency | Slave, RX only       |     |     | 8   | MHz  |
|                 |                     | Slave, RX and TX     |     |     | 4   |      |



Figure 4-2. SPI Master AC Characteristics



Figure 4-3. SPI Slave AC Characteristics



www.ti.com

## 4.21 Debug Interface AC Characteristics

 $T_A = -40$ °C to 125°C, VDD = 2 V to 3.6 V

|                      | PARAMETER                                                             | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----------------------|-----------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>clk_dbg</sub> | Debug clock frequency (see Figure 4-4)                                |                 |     |     | 12  | MHz  |
| t <sub>1</sub>       | Allowed high pulse on clock (see Figure 4-4)                          |                 | 35  |     |     | ns   |
| t <sub>2</sub>       | Allowed low pulse on clock (see Figure 4-4)                           |                 | 35  |     |     | ns   |
| t <sub>3</sub>       | EXT_RESET_N low to first falling edge on debug clock (see Figure 4-6) |                 | 167 |     |     | ns   |
| t <sub>4</sub>       | Falling edge on clock to EXT_RESET_N high (see Figure 4-6)            |                 | 83  |     |     | ns   |
| t <sub>5</sub>       | EXT_RESET_N high to first debug command (see Figure 4-6)              |                 | 83  |     |     | ns   |
| t <sub>6</sub>       | Debug data setup (see Figure 4-5)                                     |                 | 2   |     |     | ns   |
| t <sub>7</sub>       | Debug data hold (see Figure 4-5)                                      |                 | 4   |     |     | ns   |
| t <sub>8</sub>       | Clock-to-data delay (see Figure 4-5)                                  | Load = 10 pF    |     |     | 30  | ns   |



Figure 4-4. Debug Clock - Basic Timing



Figure 4-5. Debug Enable Timing





Figure 4-6. Data Setup and Hold Timing

#### 4.22 Timer Inputs AC Characteristics

 $T_A = -40$ °C to 125°C, VDD = 2 V to 3.6 V

| PARAMETER                    | TEST CONDITIONS                                                                                                                                         | MIN | TYP | MAX | UNIT                |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|---------------------|
| Input capture pulse duration | Synchronizers determine the shortest input pulse that can be recognized. The synchronizers operate at the current system clock rate (16 MHz or 32 MHz). | 1.5 |     |     | t <sub>SYSCLK</sub> |

#### 4.23 DC Characteristics

 $T_A = 25^{\circ}C$ , VDD = 3 V

| PARAMETER                             | TEST CONDITIONS  | MIN | TYP | MAX | UNIT |
|---------------------------------------|------------------|-----|-----|-----|------|
| Logic-0 input voltage                 |                  |     |     | 0.5 | V    |
| Logic-1 input voltage                 |                  | 2.5 |     |     | V    |
| Logic-0 input current                 | Input equals 0 V | -50 |     | 50  | nA   |
| Logic-1 input current                 | Input equals VDD | -50 |     | 50  | nA   |
| I/O-pin pullup and pulldown resistors |                  |     | 20  |     | kΩ   |
| Logic-0 output voltage, 4-mA pins     | Output load 4 mA |     |     | 0.5 | V    |
| Logic-1 output voltage, 4-mA pins     | Output load 4 mA | 2.4 |     |     | V    |



www.ti.com

#### 4.24 Typical Characteristics



Gain = Standard Setting

Input = -70 dBm

 $V_{CC} = 3 V$ 

Figure 4-7. RX Current in Wait for Sync vs Temperature



TX Power Setting = 4 dBm

 $V_{CC} = 3 V$ 

Figure 4-8. TX Current vs Temperature



Gain = Standard Setting

 $V_{CC} = 3 V$ 

Figure 4-9. RX Sensitivity vs Temperature



TX Power Setting = 4 dBm

 $V_{CC} = 3 V$ 

Figure 4-10. TX Power vs Temperature



Gain = Standard Setting

Input = -70 dBm

 $T_A = 25^{\circ}C$ 

Figure 4-11. RX Current in Wait for Sync vs Supply Voltage



 $T_A = 25^{\circ}C$ 

TX Power Setting = 4 dBm

Figure 4-12. TX Current vs Supply Voltage

# INSTRUMENTS

#### **Typical Characteristics (continued)**



Gain = Standard Setting

 $T_A = 25^{\circ}C$ 

Figure 4-13. RX Sensitivity vs Supply Voltage



 $T_A = 25$ °C

TX Power Setting = 4 dBm

Figure 4-14. TX Power vs Supply Voltage



Gain = Standard Setting

 $T_A = 25^{\circ}C$ 

 $V_{CC} = 3 V$ 

Figure 4-15. RX Sensitivity vs Frequency



 $T_A = 25^{\circ}C$ 

Wanted Signal at 2426 MHz with -67 dBm Level

 $V_{CC} = 3 V$ 

Gain = Standard Setting

Figure 4-16. RX Interferer Rejection (Selectivity) vs Interferer Frequency



 $T_A = 25^{\circ}C$ 

TX Power Setting = 4 dBm

 $V_{CC} = 3 V$ 

Figure 4-17. TX Power vs Frequency



SWRS172 - JULY 2014

Table 4-1. Output Power and Current Consumption (1)(2)

| Typical Output Power (dBm) | Typical Current Consumption (mA) | Typical Current Consumption<br>With TPS62730 (mA) |
|----------------------------|----------------------------------|---------------------------------------------------|
| 4                          | 32                               | 24.6                                              |
| 0                          | 27                               | 21                                                |
| -6                         | 24                               | 18.5                                              |
| -23                        | 21                               | 16.5                                              |

- Measured on Texas Instruments CC2540 EM reference design with  $T_A$  = 25°C, VDD = 3 V and  $f_c$  = 2440 MHz. See SWRU191 for recommended register settings Measured on Texas Instruments CC2540TPS62730 EM reference design with  $T_A$  = 25°C, VDD = 3 V and  $f_c$  = 2440 MHz. See SWRU191 for recommended register settings

#### 4.25 Typical Current Savings



The application note (SWRA365) has information regarding the CC2540T and TPS62730 como board and the current savings that can be achieved using the como board.

## TEXAS INSTRUMENTS

#### 5 Detailed Description

#### 5.1 Overview

The modules of the CC2540T device can be roughly divided into one of three categories: CPU-related modules; modules related to power, test, and clock distribution; and radio-related modules. In the following subsections, a short description of each module is given.

#### 5.2 Functional Block Diagram

A block diagram of the CC2540T is shown in Figure 5-1.



Figure 5-1. CC2540T Block Diagram



#### 5.3 **Block Descriptions**

#### 5.3.1 CPU and Memory

The 8051 CPU core is a single-cycle 8051-compatible core. It has three different memory access busses (SFR, DATA, and CODE/XDATA), a debug interface, and an 18-input extended interrupt unit.

The **memory arbiter** is at the heart of the system, as it connects the CPU and DMA controller with the physical memories and all peripherals through the SFR bus. The memory arbiter has four memory-access points, access of which can map to one of three physical memories: an SRAM, flash memory, and XREG/SFR registers. It is responsible for performing arbitration and sequencing between simultaneous memory accesses to the same physical memory.

The SFR bus is drawn conceptually in Figure 5-1 as a common bus that connects all hardware peripherals to the memory arbiter. The SFR bus in the block diagram also provides access to the radio registers in the radio register bank, even though these are indeed mapped into XDATA memory space.

The 8-KB SRAM maps to the DATA memory space and to parts of the XDATA memory spaces. The SRAM is an ultralow-power SRAM that retains its contents even when the digital part is powered off (power modes 2 and 3).

The **256-KB flash block** provides in-circuit programmable non-volatile program memory for the device, and maps into the CODE and XDATA memory spaces.

#### 5.3.2 Peripherals

Writing to the flash block is performed through a flash controller that allows page-wise erasure and 4bytewise programming. See User Guide for details on the flash controller.

A versatile five-channel DMA controller is available in the system, accesses memory using the XDATA memory space, and thus has access to all physical memories. Each channel (trigger, priority, transfer mode, addressing mode, source and destination pointers, and transfer count) is configured with DMA descriptors that can be located anywhere in memory. Many of the hardware peripherals (AES core, flash controller, USARTs, timers, ADC interface, and so forth) can be used with the DMA controller for efficient operation by performing data transfers between a single SFR or XREG address and flash/SRAM.

Each CC2540T contains a unique 48-bit IEEE address that can be used as the public device address for a Bluetooth device. Designers are free to use this address, or provide their own, as described in the Bluetooth specification.

The **interrupt controller** services a total of 18 interrupt sources, divided into six interrupt groups, each of which is associated with one of four interrupt priorities. I/O and sleep timer interrupt requests are serviced even if the device is in a sleep mode (power modes 1 and 2) by bringing the CC2540T back to the active mode.

The **debug** interface implements a proprietary two-wire serial interface that is used for in-circuit debugging. Through this debug interface, it is possible to erase or program the entire flash memory, control which oscillators are enabled, stop and start execution of the user program, execute instructions on the 8051 core, set code breakpoints, and single-step through instructions in the code. Using these techniques, it is possible to perform in-circuit debugging and external flash programming elegantly.

The I/O controller is responsible for all general-purpose I/O pins. The CPU can configure whether peripheral modules control certain pins or whether they are under software control, and if so, whether each pin is configured as an input or output and if a pullup or pulldown resistor in the pad is connected. Each peripheral that connects to the I/O pins can choose between two different I/O pin locations to ensure flexibility in various applications.

The **sleep timer** is an ultralow-power timer that can either use an external 32.768-kHz crystal oscillator or an internal 32.753-kHz RC oscillator. The sleep timer runs continuously in all operating modes except power mode 3. Typical applications of this timer are as a real-time counter or as a wake-up timer to get out of power modes 1 or 2.



A built-in **watchdog timer** allows the CC2540T to reset itself if the firmware hangs. When enabled by software, the watchdog timer must be cleared periodically; otherwise, it resets the device when it times out.

**Timer 1** is a 16-bit timer with timer/counter/PWM functionality. It has a programmable prescaler, a 16-bit period value, and five individually programmable counter/capture channels, each with a 16-bit compare value. Each of the counter/capture channels can be used as a PWM output or to capture the timing of edges on input signals. It can also be configured in IR generation mode, where it counts timer 3 periods and the output is ANDed with the output of timer 3 to generate modulated consumer IR signals with minimal CPU interaction.

**Timer 2** is a 40-bit timer used by the *Bluetooth* low energy stack. It has a 16-bit counter with a configurable timer period and a 24-bit overflow counter that can be used to keep track of the number of periods that have transpired. A 40-bit capture register is also used to record the exact time at which a start-of-frame delimiter is received/transmitted or the exact time at which transmission ends. There are two 16-bit timer-compare registers and two 24-bit overflow-compare registers that can be used to give exact timing for start of RX or TX to the radio or general interrupts.

**Timer 3 and timer 4** are 8-bit timers with timer/counter/PWM functionality. They have a programmable prescaler, an 8-bit period value, and one programmable counter channel with an 8-bit compare value. Each of the counter channels can be used as PWM output.

**USART 0 and USART 1** are each configurable as either an SPI master/slave or a UART. They provide double buffering on both RX and TX and hardware flow control and are thus well suited to high-throughput full-duplex applications. Each USART has its own high-precision baud-rate generator, thus leaving the ordinary timers free for other uses. When configured as SPI slaves, the USARTs sample the input signal using SCK directly instead of using some oversampling scheme, and are thus well-suited for high data rates.

The **AES** encryption/decryption core allows the user to encrypt and decrypt data using the AES algorithm with 128-bit keys. The AES core also supports ECB, CBC, CFB, OFB, CTR, and CBC-MAC, as well as hardware support for CCM.

The **ADC** supports 7 to 12 bits of resolution with a corresponding range of bandwidths from 30-kHz to 4-kHz, respectively. DC and audio conversions with up to eight input channels (I/O controller pins) are possible. The inputs can be selected as single-ended or differential. The reference voltage can be internal, AVDD, or a single-ended or differential external signal. The ADC also has a temperature-sensor input channel. The ADC can automate the process of periodic sampling or conversion over a sequence of channels.

The ultralow-power **analog comparator** enables applications to wake up from PM2 or PM3 based on an analog signal. Both inputs are brought out to pins; the reference voltage must be provided externally. The comparator output is connected to the I/O controller interrupt detector and can be treated by the MCU as a regular I/O pin interrupt.



www.ti.com SWRS172 – JULY 2014

#### 6 Applications, Implementation, and Layout

#### 6.1 Application Information

Few external components are required for the operation of the CC2540T. A typical application circuit is shown in Figure 6-1.



(1) 32-kHz crystal is mandatory when running the chip in low-power modes, except if the link layer is in the standby state (Vol. 6 Part B Section 1.1 in [1]).

NOTE: Different antenna alternatives will be provided as reference designs.

Figure 6-1. CC2540T Application Circuit

Table 6-1. Overview of External Components (Excluding Supply Decoupling Capacitors)

| Component | Description                                             | Value |
|-----------|---------------------------------------------------------|-------|
| C221      | 32-MHz xtal loading capacitor                           | 12 pF |
| C231      | 32-MHz xtal loading capacitor                           | 12 pF |
| C251      | Part of the RF matching network                         | 18 pF |
| C252      | Part of the RF matching network                         | 1 pF  |
| C253      | Part of the RF matching network                         | 1 pF  |
| C261      | Part of the RF matching network                         | 18 pF |
| C262      | Part of the RF matching network                         | 1 pF  |
| C321      | 32-kHz xtal loading capacitor                           | 15 pF |
| C331      | 32-kHz xtal loading capacitor                           | 15 pF |
| C401      | Decoupling capacitor for the internal digital regulator | 1 μF  |
| L251      | Part of the RF matching network                         | 2 nH  |
| L252      | Part of the RF matching network                         | 1 nH  |
| L253      | Part of the RF matching network                         | 3 nH  |
| L261      | Part of the RF matching network                         | 2 nH  |
| R301      | Resistor used for internal biasing                      | 56 kΩ |

#### 6.2 Input/Output Matching

When using an unbalanced antenna such as a monopole, a balun should be used to optimize performance. The balun can be implemented using low-cost discrete inductors and capacitors. The recommended balun shown consists of C262, L261, C252, and L252.

#### 6.3 Crystal

An external 32-MHz crystal, XTAL1, with two loading capacitors (C221 and C231) is used for the 32-MHz crystal oscillator. See Section 4.10 for details. The load capacitance seen by the 32-MHz crystal is given by:

$$C_{L} = \frac{1}{\frac{1}{C_{221}} + \frac{1}{C_{231}}} + C_{parasitic}$$
(1)

XTAL2 is an optional 32.768-kHz crystal, with two loading capacitors (C321 and C331) used for the 32.768-kHz crystal oscillator. The 32.768-kHz crystal oscillator is used in applications where both very low sleep-current consumption and accurate wake-up times are needed. The load capacitance seen by the 32.768-kHz crystal is given by:

$$C_{L} = \frac{1}{\frac{1}{C_{321}} + \frac{1}{C_{331}}} + C_{\text{parasitic}}$$
(2)

A series resistor may be used to comply with the ESR requirement.

#### 6.4 On-Chip 1.8-V Voltage Regulator Decoupling

The 1.8-V on-chip voltage regulator supplies the 1.8-V digital logic. This regulator requires a decoupling capacitor (C401) for stable operation.

#### 6.5 Power-Supply Decoupling and Filtering

Proper power-supply decoupling must be used for optimum performance. The placement and size of the decoupling capacitors and the power supply filtering are very important to achieve the best performance in an application. TI provides a compact reference design that should be followed very closely.



www.ti.com SWRS172 – JULY 2014

#### 7 Device and Documentation Support

#### 7.1 Documentation Support

#### 7.1.1 Related Documentation

The following documents describe the CC2540T processor. Copies of these documents are available on the Internet at www.ti.com.

SWRU191 CC253x System-on-Chip Solution for 2.4-GHz IEEE 802.15.4 and ZigBee® Applications/CC2540 System-on-Chip Solution for 2.4-GHz Bluetooth Low Energy Applications

SWRA365 Current Savings in CC254x Using the TPS62730

http://www.bluetooth.com/SiteCollectionDocuments/Core\_V40.zip Bluetooth® Core Technical Specification document, version 4.0

#### 7.1.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

TI Embedded Processors Wiki Texas Instruments Embedded Processors Wiki. Established to help developers get started with Embedded Processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.

#### 7.2 Texas Instruments Low-Power RF Website

- Forums, videos, and blogs
- RF design help
- · E2E interaction

Join us today at www.ti.com/lprf-forum.

#### 7.3 Texas Instruments Low-Power RF Developer Network

Texas Instruments has launched an extensive network of low-power RF development partners to help customers speed up their application development. The network consists of recommended companies, RF consultants, and independent design houses that provide a series of hardware module products and design services, including:

- RF circuit, low-power RF, and ZigBee design services
- Low-power RF and ZigBee module solutions and development tools
- · RF certification services and RF circuit manufacturing

Need help with modules, engineering services, or development tools?

Search the Low-Power RF Developer Network tool to find a suitable partner. www.ti.com/lprfnetwork



#### 7.4 Low-Power RF eNewsletter

The Low-Power RF eNewsletter keeps the user up-to-date on new products, news releases, developers' news, and other news and events associated with low-power RF products from TI. The Low-Power RF eNewsletter articles include links to get more online information.

Sign up today on www.ti.com/lprfnewsletter

#### 7.5 Trademarks

SimpleLink, SmartRF, E2E are trademarks of Texas Instruments. Bluetooth is a registered trademark of Bluetooth SIG, Inc. IAR Embedded Workbench is a trademark of IAR Systems AB. ZigBee is a registered trademark of ZigBee Alliance. All other trademarks are the property of their respective owners.

#### 7.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 7.7 Export Control Notice

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.

#### 7.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



www.ti.com

## 8 Mechanical Packaging and Orderable Information

#### 8.1 Packaging Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGE OPTION ADDENDUM

14-Aug-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish    | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|---------------------|---------------------|--------------|-------------------------|---------|
| CC2540TF256RHAR  | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI | Level-3-260C-168 HR | -40 to 125   | CC2540T<br>F256         | Samples |
| CC2540TF256RHAT  | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI | Level-3-260C-168 HR | -40 to 125   | CC2540T<br>F256         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

14-Aug-2014

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 13-Jan-2015

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    |     | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CC2540TF256RHAT | VQFN            | RHA                | 40 | 250 | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |

www.ti.com 13-Jan-2015



#### \*All dimensions are nominal

|   | Device          | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|---|-----------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| I | CC2540TF256RHAT | VQFN         | RHA             | 40   | 250 | 213.0       | 191.0      | 55.0        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Package complies to JEDEC MO-220 variation VJJD-2.



## RHA (S-PVQFN-N40)

#### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206355-4/X 08/14

NOTES: A. All linear dimensions are in millimeters



## RHA (S-PVQFN-N40)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Products Applications**

logic.ti.com

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical

Security Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

www.ti.com/security

Microcontrollers www.ti.com/video microcontroller.ti.com Video and Imaging

www.ti-rfid.com

Logic

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity

# AMEYA360 Components Supply Platform

## **Authorized Distribution Brand:**

























## Website:

Welcome to visit www.ameya360.com

#### Contact Us:

## > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

#### > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

## Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com