



# Synchronous Buck NexFET™ Power Block

#### **FEATURES**

- Half-Bridge Power Block
- · 90% system Efficiency at 25A
- Up To 40A Operation
- High Frequency Operation (Up To 1.5MHz)
- High Density SON 5-mm × 6-mm Footprint
- · Optimized for 5V Gate Drive
- · Low Switching Losses
- Ultra Low Inductance Package
- RoHS Compliant
- Halogen Free
- Pb-Free Terminal Plating

#### **APPLICATIONS**

- Synchronous Buck Converters
  - High Frequency Applications
  - High Current, Low Duty Cycle Applications
- Multiphase Synchronous Buck Converters
- POL DC-DC Converters
- IMVP, VRM, and VRD Applications

#### **DESCRIPTION**

The CSD86350Q5D NexFET™ power block is an optimized design for synchronous buck applications offering high current, high efficiency, and high frequency capability in a small 5-mm × 6-mm outline. Optimized for 5V gate drive applications, this product offers a flexible solution capable of offering a high density power supply when paired with any 5V gate drive from an external controller/driver.

#### **Top View**



#### **ORDERING INFORMATION**

| Device Package |                                    | Media           | Qty  | Ship             |  |
|----------------|------------------------------------|-----------------|------|------------------|--|
| CSD86350Q5D    | SON 5-mm × 6-mm<br>Plastic Package | 13-Inch<br>Reel | 2500 | Tape and<br>Reel |  |

# TYPICAL CIRCUIT Driver IC CSD86350Q5D V<sub>ID</sub> V<sub>ID</sub> V<sub>ID</sub> ENABLE DRVH FET GND DRVL BG FET PGND S0474-01



M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C (unless otherwise noted) (1)

| Parameter Conditions                   |                                                          | VALUE      | UNIT |
|----------------------------------------|----------------------------------------------------------|------------|------|
|                                        | V <sub>IN</sub> to P <sub>GND</sub>                      | -0.8 to 25 | V    |
| Voltage range                          | $T_G$ to $T_{GR}$                                        | -8 to 10   | V    |
|                                        | B <sub>G</sub> to P <sub>GND</sub>                       | -8 to 10   | V    |
| Pulsed Current Rating, I <sub>DM</sub> |                                                          | 120        | А    |
| Power Dissipation, P <sub>D</sub>      |                                                          | 13         | W    |
| A                                      | Sync FET, I <sub>D</sub> = 100A, L = 0.1mH               | 500        | 1    |
| Avalanche Energy E <sub>AS</sub>       | Control FET, I <sub>D</sub> = 58A, L = 0.1mH             | 168        | mJ   |
| Operating Junction and Sto             | age Temperature Range, T <sub>J</sub> , T <sub>STG</sub> | -55 to 150 | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **RECOMMENDED OPERATING CONDITIONS**

 $T_A = 25^{\circ}$  (unless otherwise noted)

| Parameter                             | Conditions                          | MIN | MAX  | UNIT |
|---------------------------------------|-------------------------------------|-----|------|------|
| Gate Drive Voltage, V <sub>GS</sub>   |                                     | 4.5 | 8    | V    |
| Input Supply Voltage, V <sub>IN</sub> |                                     |     | 22   | V    |
| Switching Frequency, f <sub>SW</sub>  | $C_{BST} = 0.1 \mu F \text{ (min)}$ | 200 | 1500 | kHz  |
| Operating Current                     |                                     |     | 40   | А    |
| Operating Temperature, T <sub>J</sub> |                                     |     | 125  | °C   |

#### POWER BLOCK PERFORMANCE

 $T_{\Lambda} = 25^{\circ}$  (unless otherwise noted)

| Parameter                                            | Conditions                                                                                                                 | MIN    | TYP | MAX | UNIT |
|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|------|
| Parameter                                            | Conditions                                                                                                                 | IVIIIN | ITF | WAA | UNIT |
| Power Loss, P <sub>LOSS</sub> <sup>(1)</sup>         | $V_{IN} = 12V, V_{GS} = 5V, \ V_{OUT} = 1.3V, I_{OUT} = 25A, \ f_{SW} = 500kHz, \ L_{OUT} = 0.3\mu H, T_{J} = 25^{\circ}C$ |        | 2.8 |     | W    |
| V <sub>IN</sub> Quiescent Current, I <sub>QVIN</sub> | $T_G$ to $T_{GR} = 0V$<br>$B_G$ to $P_{GND} = 0V$                                                                          |        | 10  |     | μΑ   |

<sup>(1)</sup> Measurement made with six 10µF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins and using a high current 5V driver IC.

#### THERMAL INFORMATION

 $T_A = 25$ °C (unless otherwise stated)

|                 | THERMAL METRIC                                                 | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------------------------------|-----|-----|-----|------|
| В               | Junction to ambient thermal resistance (Min Cu) (1)(2)         |     |     | 102 |      |
| $R_{\theta JA}$ | Junction to ambient thermal resistance (Max Cu) (1)(2)         |     |     | 50  | °C/W |
| <b>D</b>        | Junction to case thermal resistance (Top of package) (2)       |     |     | 20  | C/VV |
| $R_{\theta JC}$ | Junction to case thermal resistance (P <sub>GND</sub> Pin) (2) |     |     | 2   |      |

 <sup>(1)</sup> Device mounted on FR4 material with 1-inch² (6.45-cm²) Cu.
 (2) R<sub>θ,JC</sub> is determined with the device mounted on a 1-inch² (6.45-cm²), 2 oz. (0.071-mm thick) Cu pad on a 1.5-inch × 1.5-inch (3.81-cm × 3.81-cm), 0.06-inch (1.52-mm) thick FR4 board. R<sub>θ,JC</sub> is specified by design while R<sub>θ,JA</sub> is determined by the user's board design.



#### **ELECTRICAL CHARACTERISTICS**

 $T_A = 25$ °C (unless otherwise stated)

|                     | DADAMETED                           | TEST CONDITIONS                                                                                                                                          | Q1 Control FET |      |      | Q2 Sync FET |      |      |      |  |
|---------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|------|-------------|------|------|------|--|
|                     | PARAMETER                           | TEST CONDITIONS                                                                                                                                          | MIN            | TYP  | MAX  | MIN         | TYP  | MAX  | UNIT |  |
| Static Ch           | aracteristics                       |                                                                                                                                                          |                |      | •    |             |      |      |      |  |
| BV <sub>DSS</sub>   | Drain to Source Voltage             | $V_{GS} = 0V, I_{DS} = 250\mu A$                                                                                                                         | 25             |      |      | 25          |      |      | V    |  |
| I <sub>DSS</sub>    | Drain to Source Leakage<br>Current  | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 20V                                                                                                              |                |      | 1    |             |      | 1    | μΑ   |  |
| I <sub>GSS</sub>    | Gate to Source Leakage<br>Current   | V <sub>DS</sub> = 0V, V <sub>GS</sub> = +10 / -8                                                                                                         |                |      | 100  |             |      | 100  | nA   |  |
| V <sub>GS(th)</sub> | Gate to Source Threshold Voltage    | $V_{DS} = V_{GS}, I_{DS} = 250 \mu A$                                                                                                                    | 0.9            | 1.4  | 2.1  | 0.9         | 1.1  | 1.6  | V    |  |
| Z <sub>DS(on)</sub> | Drain to Source On<br>Impedance     | $ \begin{aligned} &V_{IN} = 12 V, \ V_{DD} = 5 V, \\ &V_{OUT} = 1.3 V, \ I_{OUT} = 25 A, \\ &f_{SW} = 500 kHz, \ L_{OUT} = 0.3 \\ &\mu H \end{aligned} $ |                | 5    |      |             | 1.1  |      | mΩ   |  |
| 9 <sub>fs</sub>     | Transconductance                    | V <sub>DS</sub> = 10V, I <sub>DS</sub> = 20A                                                                                                             |                | 103  |      |             | 132  |      | S    |  |
| Dynamic             | Characteristics                     |                                                                                                                                                          |                |      |      |             |      |      |      |  |
| C <sub>ISS</sub>    | Input Capacitance (1)               |                                                                                                                                                          |                | 1440 | 1870 |             | 3080 | 4000 | pF   |  |
| Coss                | Output Capacitance (1)              | $V_{GS} = 0V, V_{DS} = 12.5V,$                                                                                                                           |                | 645  | 840  |             | 1550 | 2015 | pF   |  |
| C <sub>RSS</sub>    | Reverse Transfer<br>Capacitance (1) | f = 1MHz                                                                                                                                                 |                | 22   | 29   |             | 45   | 59   | pF   |  |
| R <sub>G</sub>      | Series Gate Resistance (1)          |                                                                                                                                                          |                | 1.4  | 2.8  |             | 1.4  | 2.8  | Ω    |  |
| Qg                  | Gate Charge Total (4.5V)            |                                                                                                                                                          |                | 8.2  | 10.7 |             | 19.4 | 25   | nC   |  |
| Q <sub>gd</sub>     | Gate Charge - Gate to<br>Drain      | V <sub>DS</sub> = 12.5V,                                                                                                                                 |                | 1    |      |             | 2.5  |      | nC   |  |
| Q <sub>gs</sub>     | Gate Charge - Gate to Source        | I <sub>DS</sub> = 20A                                                                                                                                    |                | 3.2  |      |             | 5.1  |      | nC   |  |
| Q <sub>g(th)</sub>  | Gate Charge at Vth                  |                                                                                                                                                          |                | 1.9  |      |             | 2.8  |      | nC   |  |
| Q <sub>OSS</sub>    | Output Charge                       | $V_{DS} = 12V, V_{GS} = 0V$                                                                                                                              |                | 9.9  |      |             | 28   |      | nC   |  |
| t <sub>d(on)</sub>  | Turn On Delay Time                  |                                                                                                                                                          |                | 8    |      |             | 9    |      | ns   |  |
| t <sub>r</sub>      | Rise Time                           | $V_{DS} = 12.5V, V_{GS} = 4.5V,$                                                                                                                         |                | 21   |      |             | 23   |      | ns   |  |
| t <sub>d(off)</sub> | Turn Off Delay Time                 | $I_{DS} = 20A$ , $R_G = 2\Omega$                                                                                                                         |                | 9    |      |             | 24   |      | ns   |  |
| t <sub>f</sub>      | Fall Time                           |                                                                                                                                                          |                | 2.3  |      |             | 21   |      | ns   |  |
| Diode Ch            | aracteristics                       |                                                                                                                                                          |                |      |      |             |      |      |      |  |
| V <sub>SD</sub>     | Diode Forward Voltage               | $I_{DS} = 20A, V_{GS} = 0V$                                                                                                                              |                | 0.85 | 1    |             | 0.77 | 1    | V    |  |
| Q <sub>rr</sub>     | Reverse Recovery Charge             | $V_{dd} = 12V, I_F = 20A,$                                                                                                                               |                | 16   |      |             | 40   |      | nC   |  |
| t <sub>rr</sub>     | Reverse Recovery Time               | di/dt = 300A/µs                                                                                                                                          |                | 22   |      |             | 32   |      | ns   |  |

#### (1) Specified by design



Max  $R_{\theta JA} = 50^{\circ}\text{C/W}$  when mounted on 1 inch² (6.45 cm²) of 2-oz. (0.071-mm thick) Cu.



Max  $R_{\theta JA} = 102^{\circ} C/W$  when mounted on minimum pad area of 2-oz. (0.071-mm thick) Cu.



#### TYPICAL POWER BLOCK DEVICE CHARACTERISTICS

 $T_J = 125$ °C, unless stated otherwise.



1.2  $V_{IN} = 12V$  $V_{GS} = 5V$ 1.1  $V_{OUT} = 1.3V$ Power Loss, Normalized  $f_{SW} = 500kHz$  $L_{OUT} = 0.3 \mu H$ 0.9 0.8 0.7 0.6 0.5 -25 25 50 75 125 -50 100 150 Junction Temperature (°C)

Figure 1. Power Loss vs Output Current

Figure 2. Normalized Power Loss vs Temperature





Figure 3. Safe Operating Area – PCB Vertical Mount<sup>(1)</sup>

Figure 4. Safe Operating Area – PCB Horizontal Mount<sup>(1)</sup>



Figure 5. Typical Safe Operating Area<sup>(1)</sup>

(1) The Typical Power Block System Characteristic curves are based on measurements made on a PCB design with dimensions of 4.0" (W) × 3.5" (L) x 0.062" (H) and 6 copper layers of 1 oz. copper thickness. See Application Section for detailed explanation.



#### TYPICAL POWER BLOCK DEVICE CHARACTERISTICS (continued)

 $T_J = 125$ °C, unless stated otherwise.



Figure 6. Normalized Power Loss vs Switching Frequency



Figure 7. Normalized Power Loss vs Input Voltage



Figure 8. Normalized Power Loss vs. Output Voltage



Figure 9. Normalized Power Loss vs. Output Inductance



#### TYPICAL POWER BLOCK MOSFET CHARACTERISTICS

 $T_A = 25$ °C, unless stated otherwise.



Figure 10. Control MOSFET Saturation



Figure 11. Sync MOSFET Saturation



Figure 12. Control MOSFET Transfer



Figure 13. Sync MOSFET Transfer



Figure 14. Control MOSFET Gate Charge



Figure 15. Sync MOSFET Gate Charge



# TYPICAL POWER BLOCK MOSFET CHARACTERISTICS (continued)

 $T_A = 25$ °C, unless stated otherwise.



Figure 16. Control MOSFET Capacitance



Figure 17. Sync MOSFET Capacitance



Figure 18. Control MOSFET V<sub>GS(th)</sub>



Figure 19. Sync MOSFET V<sub>GS(th)</sub>



Figure 20. Control MOSFET R<sub>DS(on)</sub> vs V<sub>GS</sub>



Figure 21. Sync MOSFET R<sub>DS(on)</sub> vs V<sub>GS</sub>



#### TYPICAL POWER BLOCK MOSFET CHARACTERISTICS (continued)

 $T_A = 25$ °C, unless stated otherwise.



Figure 22. Control MOSFET Normalized R<sub>DS(on)</sub>



Figure 23. Sync MOSFET Normalized R<sub>DS(on)</sub>



Figure 24. Control MOSFET Body Diode



Figure 25. Sync MOSFET Body Diode



Figure 26. Control MOSFET Unclamped Inductive Switching



Figure 27. Sync MOSFET Unclamped Inductive Switching



#### APPLICATION INFORMATION

#### **Equivalent System Performance**

Many of today's high performance computing systems require low power consumption in an effort to reduce system operating temperatures and improve overall system efficiency. This has created a major emphasis on improving the conversion efficiency of today's Synchronous Buck Topology. In particular, there has been an emphasis in improving the performance of the critical Power Semiconductor in the Power Stage of this Application (see Figure 28). As such, optimization of the power semiconductors in these applications, needs to go beyond simply reducing  $R_{\rm DS(ON)}$ .



Figure 28.

The CSD86350Q5D is part of Tl's Power Block product family which is a highly optimized product for use in a synchronous buck topology requiring high current, high efficiency, and high frequency. It incorporates Tl's latest generation silicon which has been optimized for switching performance, as well as minimizing losses associated with  $Q_{GD}$ ,  $Q_{GS}$ , and  $Q_{RR}$ . Furthermore, Tl's patented packaging technology has minimized losses by nearly eliminating parasitic elements between the Control FET and Sync FET connections (see Figure 29). A key challenge solved by Tl's patented packaging technology is the system level impact of Common Source Inductance (CSI). CSI greatly impedes the switching characteristics of any MOSFET which in turn increases switching losses and reduces system efficiency. As a result, the effects of CSI need to be considered during the MOSFET selection process. In addition, standard MOSFET switching loss equations used to predict system efficiency need to be modified in order to account for the effects of CSI. Further details behind the effects of CSI and modification of switching loss equations are outlined in Tl's Application Note SLPA009.



Figure 29.



The combination of Tl's latest generation silicon and optimized packaging technology has created a benchmarking solution that outperforms industry standard MOSFET chipsets of similar  $R_{DS(ON)}$  and MOSFET chipsets with lower  $R_{DS(ON)}$ . Figure 30 and Figure 31 compare the efficiency and power loss performance of the CSD86350Q5D versus industry standard MOSFET chipsets commonly used in this type of application. This comparison purely focuses on the efficiency and generated loss of the power semiconductors only. The performance of CSD86350Q5D clearly highlights the importance of considering the Effective AC On-Impedance  $(Z_{DS(ON)})$  during the MOSFET selection process of any new design. Simply normalizing to traditional MOSFET  $R_{DS(ON)}$  specifications is not an indicator of the actual in-circuit performance when using Tl's Power Block technology.





Figure 30.

Figure 31.

The chart below compares the traditional DC measured  $R_{DS(ON)}$  of CSD86350Q5D versus its  $Z_{DS(ON)}$ . This comparison takes into account the improved efficiency associated with Tl's patented packaging technology. As such, when comparing Tl's Power Block products to individually packaged discrete MOSFETs or dual MOSFETs in a standard package, the in-circuit switching performance of the solution must be considered. In this example, individually packaged discrete MOSFETs or dual MOSFETs in a standard package would need to have DC measured  $R_{DS(ON)}$  values that are equivalent to CSD86350Q5D's  $Z_{DS(ON)}$  value in order to have the same efficiency performance at full load. Mid to light-load efficiency will still be lower with individually packaged discrete MOSFETs or dual MOSFETs in a standard package.

Comparison of  $R_{DS(ON)}$  vs.  $Z_{DS(ON)}$ 

|                                                                      | (0.1) |     |     |     |
|----------------------------------------------------------------------|-------|-----|-----|-----|
| Parameter                                                            |       | HS  |     | .S  |
| Parameter                                                            | Тур   | Max | Тур | Max |
| Effective AC On-Impedance Z <sub>DS(ON)</sub> (V <sub>GS</sub> = 5V) | 5     | -   | 1.1 | -   |
| DC Measured R <sub>DS(ON)</sub> (V <sub>GS</sub> = 4.5V)             | 5     | 6.6 | 2   | 2.7 |



The CSD86350Q5D NexFET™ power block is an optimized design for synchronous buck applications using 5V gate drive. The Control FET and Sync FET silicon are parametrically tuned to yield the lowest power loss and highest system efficiency. As a result, a new rating method is needed which is tailored towards a more systems centric environment. System level performance curves such as Power Loss, Safe Operating Area, and normalized graphs allow engineers to predict the product performance in the actual application.

#### **Power Loss Curves**

MOSFET centric parameters such as  $R_{DS(ON)}$  and  $Q_{gd}$  are needed to estimate the loss generated by the devices. In an effort to simplify the design process for engineers, Texas Instruments has provided measured power loss performance curves. Figure 1 plots the power loss of the CSD86350Q5D as a function of load current. This curve is measured by configuring and running the CSD86350Q5D as it would be in the final application (see Figure 32). The measured power loss is the CSD86350Q5D loss and consists of both input conversion loss and gate drive loss. Equation 1 is used to generate the power loss curve.

$$(V_{IN} \times I_{IN}) + (V_{DD} \times I_{DD}) - (V_{SW\_AVG} \times I_{OUT}) = Power Loss$$
 (1)

The power loss curve in Figure 1 is measured at the maximum recommended junction temperatures of 125°C under isothermal test conditions.

#### Safe Operating Curves (SOA)

Copyright © 2010-2011, Texas Instruments Incorporated

The SOA curves in the CSD86350Q5D data sheet provides guidance on the temperature boundaries within an operating system by incorporating the thermal resistance and system power loss. Figure 3 to Figure 5 outline the temperature and airflow conditions required for a given load current. The area under the curve dictates the safe operating area. All the curves are based on measurements made on a PCB design with dimensions of 4" (W) x 3.5" (L) x 0.062" (T) and 6 copper layers of 1 oz. copper thickness.

#### **Normalized Curves**

The normalized curves in the CSD86350Q5D data sheet provides guidance on the Power Loss and SOA adjustments based on their application specific needs. These curves show how the power loss and SOA boundaries will adjust for a given set of systems conditions. The primary Y-axis is the normalized change in power loss and the secondary Y-axis is the change is system temperature required in order to comply with the SOA curve. The change in power loss is a multiplier for the Power Loss curve and the change in temperature is subtracted from the SOA curve.



Figure 32. Typical Application



#### Calculating Power Loss and SOA

The user can estimate product loss and SOA boundaries by arithmetic means (see Design Example). Though the Power Loss and SOA curves in this data sheet are taken for a specific set of test conditions, the following procedure will outline the steps the user should take to predict product performance for any set of system conditions.

#### **Design Example**

**Operating Conditions:** 

- Output Current = 25A
- Input Voltage = 7V
- Output Voltage = 1V
- Switching Frequency = 800kHz
- Inductor = 0.2µH

#### **Calculating Power Loss**

- Power Loss at 25A = 3.5W (Figure 1)
- Normalized Power Loss for input voltage ≈ 1.07 (Figure 7)
- Normalized Power Loss for output voltage ≈ 0.95 (Figure 8)
- Normalized Power Loss for switching frequency ≈ 1.11 (Figure 6)
- Normalized Power Loss for output inductor ≈ 1.07 (Figure 9)
- Final calculated Power Loss = 3.5W x 1.07 x 0.95 x 1.11 x 1.07 ≈ 4.23W

#### **Calculating SOA Adjustments**

- SOA adjustment for input voltage ≈ 2°C (Figure 7)
- SOA adjustment for output voltage ≈ -1.3°C (Figure 8)
- SOA adjustment for switching frequency ≈ 2.8°C (Figure 6)
- SOA adjustment for output inductor ≈ 1.6°C (Figure 9)
- Final calculated SOA adjustment = 2 + (-1.3) + 2.8 + 1.6 ≈ 5.1°C

In the design example above, the estimated power loss of the CSD86350Q5D would increase to 4.23W. In addition, the maximum allowable board and/or ambient temperature would have to decrease by 5.1°C. Figure 33 graphically shows how the SOA curve would be adjusted accordingly.

- 1. Start by drawing a horizontal line from the application current to the SOA curve.
- 2. Draw a vertical line from the SOA curve intercept down to the board/ambient temperature.
- 3. Adjust the SOA board/ambient temperature by subtracting the temperature adjustment value.

In the design example, the SOA temperature adjustment yields a reduction in allowable board/ambient temperature of 5.1°C. In the event the adjustment value is a negative number, subtracting the negative number would yield an increase in allowable board/ambient temperature.



Figure 33. Power Block SOA



#### RECOMMENDED PCB DESIGN OVERVIEW

There are two key system-level parameters that can be addressed with a proper PCB design: Electrical and Thermal performance. Properly optimizing the PCB layout will yield maximum performance in both areas. A brief description on how to address each parameter is provided.

#### **Electrical Performance**

The Power Block has the ability to switch voltages at rates greater than 10kV/µs. Special care must be then taken with the PCB layout design and placement of the input capacitors, Driver IC, and output inductor.

- The placement of the input capacitors relative to the Power Block's VIN and PGND pins should have the highest priority during the component placement routine. It is critical to minimize these node lengths. As such, ceramic input capacitors need to be placed as close as possible to the VIN and PGND pins (see Figure 34). The example in Figure 34 uses 6x10µF ceramic capacitors (TDK Part # C3216X5R1C106KT or equivalent). Notice there are ceramic capacitors on both sides of the board with an appropriate amount of vias interconnecting both layers. In terms of priority of placement next to the Power Block, C5, C7, C19, and C8 should follow in order.
- The Driver IC should be placed relatively close to the Power Block Gate pins. T<sub>G</sub> and B<sub>G</sub> should connect to
  the outputs of the Driver IC. The T<sub>GR</sub> pin serves as the return path of the high-side gate drive circuitry and
  should be connected to the Phase pin of the IC (sometimes called LX, LL, SW, PH, etc.). The bootstrap
  capacitor for the Driver IC will also connect to this pin.
- The switching node of the output inductor should be placed relatively close to the Power Block VSW pins. Minimizing the node length between these two components will reduce the PCB conduction losses and actually reduce the switching noise level. In the event the switch node waveform exhibits ringing that reaches undesirable levels, the use of a Boost Resistor or RC snubber can be an effective way to easily reduce the peak ring level. The recommended Boost Resistor value will range between 1.0 Ohms to 4.7 Ohms depending on the output characteristics of Driver IC used in conjunction with the Power Block. The RC snubber values can range from 0.5 Ohms to 2.2 Ohms for the R and 330pF to 2200pF for the C. Please refer to TI App Note SLUP100 for more details on how to properly tune the RC snubber values. The RC snubber should be placed as close as possible to the Vsw node and PGND see Figure 34<sup>(1)</sup>
- (1) Keong W. Kam, David Pommerenke, "EMI Analysis Methods for Synchronous Buck Converter EMI Root Cause Analysis", University of Missouri Rolla



#### **Thermal Performance**

The Power Block has the ability to utilize the GND planes as the primary thermal path. As such, the use of thermal vias is an effective way to pull away heat from the device and into the system board. Concerns of solder voids and manufacturability problems can be addressed by the use of three basic tactics to minimize the amount of solder attach that will wick down the via barrel:

- Intentionally space out the vias from each other to avoid a cluster of holes in a given area.
- Use the smallest drill size allowed in your design. The example in Figure 34 uses vias with a 10 mil drill hole and a 16 mil capture pad.
- Tent the opposite side of the via with solder-mask.

In the end, the number and drill size of the thermal vias should align with the end user's PCB design rules and manufacturing capabilities.





Figure 34. Recommended PCB Layout (Top Down View)



#### **MECHANICAL DATA**

# **Q5D Package Dimensions**





| Pinout   |                 |  |  |  |  |  |  |
|----------|-----------------|--|--|--|--|--|--|
| Position | Designation     |  |  |  |  |  |  |
| Pin 1    | V <sub>IN</sub> |  |  |  |  |  |  |
| Pin 2    | V <sub>IN</sub> |  |  |  |  |  |  |
| Pin 3    | T <sub>G</sub>  |  |  |  |  |  |  |
| Pin 4    | T <sub>GR</sub> |  |  |  |  |  |  |
| Pin 5    | $B_G$           |  |  |  |  |  |  |
| Pin 6    | V <sub>SW</sub> |  |  |  |  |  |  |
| Pin 7    | V <sub>SW</sub> |  |  |  |  |  |  |
| Pin 8    | V <sub>SW</sub> |  |  |  |  |  |  |
| Pin 9    | $P_{GND}$       |  |  |  |  |  |  |

M0187-01

| <b></b> | MILLIN      | IETERS | INC                     | HES   |
|---------|-------------|--------|-------------------------|-------|
| DIM     | MIN         | MAX    | MIN                     | MAX   |
| а       | 1.40        | 1.5    | 0.055                   | 0.059 |
| b       | 0.360       | 0.460  | 0.014                   | 0.018 |
| С       | 0.150       | 0.250  | 0.006                   | 0.010 |
| c1      | 0.150       | 0.250  | 0.006                   | 0.010 |
| d       | 1.630       | 1.730  | 0.064                   | 0.068 |
| d1      | 0.280       | 0.380  | 0.011                   | 0.015 |
| d2      | 0.200       | 0.300  | 0.008                   | 0.012 |
| d3      | 0.291       | 0.391  | 0.012<br>0.193<br>0.168 | 0.015 |
| D1      | 4.900       | 5.100  |                         | 0.201 |
| D2      | 4.269       | 4.369  |                         | 0.172 |
| Е       | 4.900       | 5.100  | 0.193                   | 0.201 |
| E1      | 5.900       | 6.100  | 0.232                   | 0.240 |
| E2      | 3.106       | 3.206  | 0.122                   | 0.126 |
| е       | 1.27        | TYP    | 0.0                     | 050   |
| f       | 0.396       | 0.496  | 0.016                   | 0.020 |
| L       | 0.510 0.710 |        | 0.020                   | 0.028 |
| θ       | 0.00        |        |                         |       |
| K       | 3.0         | 312    | 0.0                     | 032   |



#### **Land Pattern Recommendation**



NOTE: Dimensions are in mm (inches).

#### **Stencil Recommendation**



NOTE: Dimensions are in mm (inches).

For recommended circuit layout for PCB designs, see application note SLPA005 – Reducing Ringing Through PCB Layout Techniques.



#### **Q5D Tape and Reel Information**



 $A0 = 5.30 \pm 0.10$   $B0 = 6.50 \pm 0.10$  $K0 = 1.90 \pm 0.10$ 

M0191-01

- NOTES: 1. 10-sprocket hole-pitch cumulative tolerance ±0.2
  - 2. Camber not to exceed 1mm in 100mm, noncumulative over 250mm
  - 3. Material: black static-dissipative polystyrene
  - 4. All dimensions are in mm, unless otherwise specified.
  - 5. Thickness: 0.30 ±0.05mm
  - 6. MSL1 260°C (IR and convection) PbF reflow compatible

#### **REVISION HISTORY**

# Changes from Original (May 2010) to Revision A Page Changed graph title From: TYPICAL EFFICIENCY vs POWER LOSS To: TYPICAL POWER BLOCK EFFICIENCY Changes from Revision A (May 2010) to Revision B **Page** Updated Figure 6 5 Changes from Revision B (September 2010) to Revision C Page Changes from Revision C (November 2010) to Revision D **Page**

SLPS223E -MAY 2010-REVISED OCTOBER 2011



www.ti.com

| Cł | hanges from Revision D (September 2011) to Revision E                                              | Page |
|----|----------------------------------------------------------------------------------------------------|------|
| •  | Changed "DIM a" Millimeter Max value From: 1.55 To: 1.5 and Inches Max value From: 0.061 To: 0.059 | 15   |

# PACKAGE MATERIALS INFORMATION

www.ti.com 24-Apr-2013

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CSD86350Q5D | SON             | DQY                | 8 | 2500 | 330.0                    | 12.8                     | 5.3        | 6.5        | 1.9        | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 24-Apr-2013



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CSD86350Q5D | SON          | DQY             | 8    | 2500 | 335.0       | 335.0      | 32.0        |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

## Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

## > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com