



# 9-LINE 3 TO 5 VOLT SCSI ACTIVE TERMINATOR, REVERSE DISCONNECT

#### **FEATURES**

- Complies with SCSI, SCSI-2 and SPI-2 Standards
- 2.7-V to 5.25-V Operation
- 1.8-pF Channel Capacitance during Disconnect
- 0.5-μA Supply Current in Disconnect Mode
- 110-Ω/2.5-kΩ Programmable Termination
- Completely Meets SCSI Hot Plugging
- –400-mA Sourcing Current for Termination
- +400-mA Sinking Current for Active Negation Drivers
- Trimmed Termination Current to 4%
- Trimmed Impedance to 7%
- Current Limit and Thermal Shutdown Protection

#### DESCRIPTION

The UCC5606 provides 9 lines of active termination for a small computer systems interface (SCSI) parallel bus. The SCSI standard recommends active termination at both ends of the cable segment.

The UCC5606 is ideal for high performance 3.3-V SCSI systems. The key features contributing to such low operating voltage are the 0.1-V drop out regulator and the 2.7-V reference. During disconnect the supply current is typically only 0.5  $\mu$ A, which makes the device attractive for battery powered systems.

The UCC5606 is designed with an ultra-low channel capacitance of 1.8 pF, which eliminates effects on signal integrity from disconnected terminators at interim points on the bus.

#### **BLOCK DIAGRAM**





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



#### **DESCRIPTION (CONTINUED)**

The UCC5606 can be programmed for either a 110- $\Omega$  or 2.5-k $\Omega$  termination. The 110- $\Omega$  termination is used for standard SCSI bus lengths and the 2.5-k $\Omega$  termination is typically used in short bus applications. When driving the TTL compatible  $\overline{\text{DISCNCT}}$  pin directly, the 110- $\Omega$  termination is connected when the  $\overline{\text{DISCNCT}}$  pin is driven high, and disconnected when low. When the  $\overline{\text{DISCNCT}}$  pin is driven through an impedance between 80 k $\Omega$  and 150 k $\Omega$ , the 2.5-k $\Omega$  termination is connected when the  $\overline{\text{DISCNCT}}$  pin is driven high, and disconnected when driven low.

The power amplifier output stage allows the UCC5606 to source full termination current and sink active negation current when all termination lines are actively negated.

The UCC5606 is pin-for-pin compatible with Unitrode's other 9-line single-ended SCSI terminators, except that  $\overline{\text{DISCNCT}}$  is now active low, allowing lower capacitance and lower voltage upgrades to existing systems. The UCC5606 is completely hot pluggable and appears as high impedance at the terminating channels with  $V_{\text{TRMPWR}} = 0 \text{ V}$  or open.

Internal circuit trimming is utilized, first to trim the 110- $\Omega$  termination impedance to a 7% tolerance, and then most importantly, to trim the output current to a 4% tolerance, as close to the maximum SCSI specification as possible, which maximizes noise margin in fast SCSI operation.

Other features include thermal shutdown and current limit.

This device is offered in low thermal resistance versions of the industry standard 16-pin narrow body SOIC, 16-pin N and 24-pin TSSOP.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted†‡

|                                                | UCC5606    | UNIT |
|------------------------------------------------|------------|------|
| TRMPWR voltage                                 | 7          | .,   |
| Signal line voltage                            | 0 to 7     | 7 V  |
| Regulator output current                       | 0.6        | А    |
| Storage temperature, T <sub>Stg</sub>          | -65 to 150 |      |
| Operating junction temperature, T <sub>J</sub> | -55 to 150 | °C   |
| Lead temperature (soldering, 10 sec.)          | 300        |      |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltages are with respect to GND. Currents are positive into and negative out of, the specified terminal.

#### RECOMMENDED OPERATING CONDITIONS

|                          | MIN | NOM MAX | UNIT |
|--------------------------|-----|---------|------|
| TRMPWR voltage           | 2.7 | 5.25    | V    |
| Signal line voltage      | 0   | 5       | V    |
| Disconnect input voltage | 0   | TRMPWR  | °C   |

#### ORDERING INFORMATION

| _           | DISCONNECT |            | PACKAGED DEVICE† |                |
|-------------|------------|------------|------------------|----------------|
| IA          | STATUS     | DIL-16 (N) | SOIC-16 (DP)     | TSSOP-24 (PWP) |
| 0°C to 70°C |            | UCC5606N   | UCC5606DP        | UCC5606PWP     |

<sup>†</sup> The LQFP packages are available taped and reeled. Add TR suffix to device type (e.g. UCC5606PWPTR) to order quantities of 2,500 devices per reel.



<sup>‡</sup> Currents are positive into, negative out of the specified terminal. Consult Packaging Section of Databook for thermal limitations and considerations of packages. All voltages are referenced to GND.

#### **CONNECTION DIAGRAM**

#### DIL-16 (Top View) SOIC-16 (Top View) TSSOP-24 (Top View) N Package **DP Package PWP Package** LINE7 1 24 LINE6 LINE7 1 16 LINE6 LINE7 1 16 LINE6 23 LINE5 LINE8 2 15 LINE5 LINE8 2 LINE8 2 15 LINE5 22 REG LINE9 3 21 REG LINE9 3 14 REG 14 REG N/C 4 LINE9 3 20 GND\* SGND\* 5 13 N/C N/C 4 GND\* 4 13 GND\* 19 GND\* GND\* 6 SGND 5 12 N/C GND\* 7 18 GND\* SGND\* 5 12 GND\* DISCNCT 6 11 TRMPWR GND\* 8 17 GND\* DISCNCT 6 11 TRMPWR GND\* 9 16 TRMPWR LINE1 7 10 LINE4 15 TRMPWR DISCNCT 10 LINE2 8 9 LINE3 LINE1 7 10 LINE4 LINE1 11 14 LINE4 9 LINE3 LINE2 8 13 LINE3 LINE2 12

NOTE: GND\* serves as a heat sink ground which must be tied to a large copper area or the grounding plate.

#### **ELECTRICAL CHARACTERISTICS**

 $T_A = 0$ °C to 70°C, TRMPWR = 3.3 V,  $\overline{DISCNCT} = 3.3$  V,  $R_{DISCNCT} = 0$   $\Omega$ ,  $T_A = T_J$ , (unless otherwise noted)

| DADAMETED                                             | TEST CONDITIONS                                                           | MINI  | TVD   | MAY   | LINUTO |
|-------------------------------------------------------|---------------------------------------------------------------------------|-------|-------|-------|--------|
| PARAMETER                                             | TEST CONDITIONS                                                           | MIN   | TYP   | MAX   | UNITS  |
| Supply Current Section                                |                                                                           |       |       | 1     |        |
| Termpwr supply current                                | All termination lines = open                                              |       | 1     | 2     | mA     |
| тетприг ѕирріу ситепі                                 | All termination lines = 0.2 V                                             |       | 210   | 218   | MA     |
| Power down mode                                       | DISCNCT = 0 V                                                             |       | 0.5   | 5.0   | μΑ     |
| Output Section (110 ohms – Terminator Lines           | 5)                                                                        |       |       |       |        |
| Terminator impedance                                  |                                                                           | 102.3 | 110.0 | 117.7 | Ohms   |
| Output high voltage                                   | TRMPWR = 3 V (1)                                                          | 2.5   | 2.7   | 3.0   | V      |
|                                                       | $V_{LINE} = 0.2 \text{ V}, \qquad T_{J} = 25^{\circ}\text{C}$             | -22.1 | -23.0 | -24.0 |        |
|                                                       | V <sub>LINE</sub> = 0.2 V                                                 | -21   | -23   | -24   |        |
| Max output current                                    | $V_{LINE} = 0.2 \text{ V},  T_{J} = 25^{\circ}\text{C} (1)$ TRMPWR = 3 V, | -20.2 | -23.0 | -24.0 | mA     |
|                                                       | $V_{LINE} = 0.2 \text{ V}, \qquad TRMPWR = 3 \text{ V} (1)$               | -19   | -23   | -24   |        |
|                                                       | V <sub>LINE</sub> = 0.5 V                                                 |       |       | -22.4 |        |
| Output leakage                                        | DISCNCT = 0 V, TRMPWR = 0 V to 5.25 V                                     |       | 10    | 400   | nA     |
| Output capacitance                                    | DISCNCT = 0 V, DP package (2)                                             |       | 1.8   | 2.5   | pF     |
| Output Section (2.5 k $\Omega$ – Terminator Lines) (F | DISCNCT = 80 k $\Omega$ )                                                 |       |       |       |        |
| Terminator impedance                                  |                                                                           | 2.0   | 2.5   | 3.0   | kΩ     |
| Output high voltage                                   | TRMPWR = 3 V (1)                                                          | 2.5   | 2.7   | 3.0   | V      |
|                                                       | V <sub>LINE</sub> = 0.2 V                                                 | -0.7  | -1.0  | -1.4  |        |
| Max output current                                    | V <sub>LINE</sub> = 0.2 V, TRMPWR = 3 V (1)                               | -0.6  | -1.0  | -1.5  | mA     |
| Output leakage                                        | DISCNCT = 0 V, TRMPWR = 0 to 5.25 V                                       |       | 10    | 400   | nA     |
| Output capacitance                                    | DISCNCT = 0 V, DP package (2)                                             |       | 1.8   | 2.5   | pF     |

| PARAMETER                   | TEST CONDITIONS                                               | MIN  | TYP  | MAX  | UNITS |
|-----------------------------|---------------------------------------------------------------|------|------|------|-------|
| Regulator Section           |                                                               |      |      |      |       |
| Regulator output voltage    | 5.25 V > TRMPWR > 3 V                                         | 2.5  | 2.7  | 3.0  | V     |
| Drop-out voltage            | All termination lines = 0.2 V                                 |      | 0.1  | 0.2  |       |
| Short circuit current       | V <sub>REG</sub> = 0 V                                        | -200 | -400 | -800 | mA    |
| Sinking current capability  | V <sub>REG</sub> = 3 V                                        | 200  | 400  | 800  |       |
| Thermal shutdown            | (2)                                                           |      | 170  |      | °C    |
| Thermal shutdown hysteresis | (2)                                                           |      | 10   |      |       |
| Disconnect Section          |                                                               |      |      |      |       |
| Disconnect threshold        | RDISCNCT = $0 \text{ k}\Omega \text{ to } 80 \text{ k}\Omega$ | 0.8  | 1.5  | 2.0  | V     |
| Input current               | DISCNCT = 3.3 V                                               |      | 30   | 50   | μΑ    |

NOTES: 1. Measuring each termination line while other eight are low (0.2 V).

2. Ensured by design. Not production tested.

### **TERMINAL FUNCTIONS**

| TERM              | TERMINAL |     | TERMINAL                                                                                                                                                                                                                                                                                         |  | TERMINAL |  | TERMINAL |  |  |  | D-CODIOTION . |
|-------------------|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|----------|--|----------|--|--|--|---------------|
| NAME              | NO.      | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                      |  |          |  |          |  |  |  |               |
| DISCNCT           | 7        | I   | Taking this pin low causes the 9 channels to become high impedance and the chip to go into low power mode. In short laptop buses an $80$ -k $\Omega$ to $150$ -k $\Omega$ resister to TERPWR terminates the bus at $2.5$ k $\Omega$ . Less than $110$ $\Omega$ to TERPWR enables the terminator. |  |          |  |          |  |  |  |               |
| GND               | 9        |     | Ground reference for the device                                                                                                                                                                                                                                                                  |  |          |  |          |  |  |  |               |
| LINE1 TO<br>LINE9 | 4        | I   | 110-Ω termination channels                                                                                                                                                                                                                                                                       |  |          |  |          |  |  |  |               |
| REG               | 9        | I   | Output of the internal 2.7-V regulator                                                                                                                                                                                                                                                           |  |          |  |          |  |  |  |               |
| TRMPWR            | 4        |     | Power for the device                                                                                                                                                                                                                                                                             |  |          |  |          |  |  |  |               |
| GND*              |          |     | Heat sink ground, must be tied to a large copper area or the grounding plate.                                                                                                                                                                                                                    |  |          |  |          |  |  |  |               |



#### **APPLICATION INFORMATION**



Figure 1. Typical SCSI Bus Configurations Utilizing two UCC5606 Devices



Figure 2. Typical Wide SCSI Bus Configurations Utilizing three UCC5606 Devices





# **PACKAGE OPTION ADDENDUM**

7-Aug-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status   | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| UCC5606DPTRG4    | LIFEBUY  | SOIC         | D       | 16   |         | TBD                        | Call TI          | Call TI             | 0 to 70      | UCC5606DP      |         |
| UCC5606J         | OBSOLETE |              | UTR     | 16   |         | TBD                        | Call TI          | Call TI             | 0 to 70      |                |         |
| UCC5606N         | OBSOLETE | PDIP         | N       | 16   |         | TBD                        | Call TI          | Call TI             | 0 to 70      |                |         |
| UCC5606PWPTR     | ACTIVE   | TSSOP        | PW      | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | UCC5606PWP     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

7-Aug-2014

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 7-Aug-2014

## TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
| E | 30 | Dimension designed to accommodate the component length    |
| K | (0 | Dimension designed to accommodate the component thickness |
|   | Ν  | Overall width of the carrier tape                         |
| F | 21 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC5606PWPTR | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 7-Aug-2014



#### \*All dimensions are nominal

| ĺ | Device       | Device Package Type |    | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|---------------------|----|------|------|-------------|------------|-------------|--|
|   | UCC5606PWPTR | TSSOP               | PW | 24   | 2000 | 367.0       | 367.0      | 38.0        |  |

# D (R-PDS0-G16)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



PW (R-PDSO-G24)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



PW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com