

# LPV511 Micropower, Rail-to-Rail Input and Output Operational Amplifier

Check for Samples: LPV511

#### **FEATURES**

(Typical at 3V Supply Unless Otherwise Noted)

- Wide Supply Voltage Range 2.7V to 12V
- Slew Rate 7.7 V/ms
- Supply Current 880 nA
- **Output Short Circuit Current 1.35 mA**
- Rail-to-Rail Input
- Rail-to-Rail Output 100 mV from Rails
- Bandwidth ( $C_L = 50 \text{ pF}, R_L = 1 \text{ M}\Omega$ ) 27 kHz
- **Unity Gain Stable**

#### **APPLICATIONS**

- **Battery Powered Systems**
- **Security Systems**
- **Micropower Thermostats**
- **Solar Powered Systems**
- **Portable Instrumentation**
- Micropower Filter
- **Remote Sensor Amplifier**

#### DESCRIPTION

The LPV511 is a micropower operational amplifier that operates from a voltage supply range as wide as 2.7V to 12V with ensured specifications at 3V, 5V and 12V. The LPV511 exhibits an excellent speed to power ratio, drawing only 880 nA of supply current with a bandwidth of 27 kHz. These specifications make the LPV511 an ideal choice for battery powered systems that require long life through low supply current, such as instrumentation, sensor conditioning and battery current monitoring.

The LPV511 has an input range that includes both supply rails for ground and high side battery sensing applications. The LPV511 output swings within 100 mV of either rail to maximize the signal's dynamic range in low supply applications. In addition, the output is capable of sourcing 650 µA of current when powered by a 12V battery.

The LPV511 is fabricated on TI's advanced VIP50C process.

The LPV511 is available in the space saving SC70 package which makes it ideal for portable electronics with area constrained PC boards.

#### Typical Application



Figure 1. High Side Battery Current Sensor

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings (1)(2)

| ESD Tolerance <sup>(3)</sup>                      | Human Body                         | 2 KV                                      |  |  |
|---------------------------------------------------|------------------------------------|-------------------------------------------|--|--|
| ESD Tolerance                                     | Machine Model                      | 200V                                      |  |  |
| V <sub>IN</sub> Differential                      |                                    | 2.1V                                      |  |  |
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) |                                    | 13.2V                                     |  |  |
| Voltage at Input/Output pins                      |                                    | V <sup>+</sup> +0.3V, V <sup>−</sup> −0.3 |  |  |
| Storage Temperature Range                         |                                    | −65°C to +150°C                           |  |  |
| Short Circuit Duration                            |                                    | See <sup>(4)</sup>                        |  |  |
| Junction Temperature <sup>(5)</sup>               |                                    | +150°C                                    |  |  |
| Caldaring Information                             | Infrared or Convection (20 sec)    | 235°C                                     |  |  |
| Soldering Information                             | Wave Soldering Lead Temp. (10 sec) | 260°C                                     |  |  |
|                                                   |                                    |                                           |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics Tables.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) Human Body Model: 1.5 k $\Omega$  in series with 100 pF. Machine Model:  $0\Omega$  in series with 200 pF.
- (4) Output short circuit duration is infinite for V+ < 6V at room temperature and below. For V+ > 6V, allowable short circuit duration is 1.5 ms.
- (5) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>)/ θ<sub>JA</sub>. All numbers apply for packages soldered directly onto a PC board.

## Operating Ratings(1)

| Temperature Range <sup>(2)</sup>                             | -40°C to +85°C |             |
|--------------------------------------------------------------|----------------|-------------|
| Supply Voltage (V <sup>+</sup> − V <sup>-</sup> )            |                | 2.7V to 12V |
| Package Thermal Resistance (θ <sub>JA</sub> ) <sup>(2)</sup> | 5-Pin SC70     | 456°C/W     |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics Tables.
- (2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

Product Folder Links: LPV511



## 3V Electrical Characteristics(1)

Unless otherwise specified, all limits are specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 3V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ , and  $R_L = 100~k\Omega$  to  $V^+/2$ . Boldface limits apply to the temperature range of  $-40^{\circ}C$  to  $85^{\circ}C$ .

| Symbol             | Parameter                          | Conditions                                  | Min<br>(2)             | <b>Typ</b> (3) | Max<br>(2)         | Units              |
|--------------------|------------------------------------|---------------------------------------------|------------------------|----------------|--------------------|--------------------|
| V <sub>OS</sub>    | Input Offset Voltage               |                                             |                        | ±0.2           | ±3<br>±3.8         | mV                 |
| TC V <sub>OS</sub> | Input Offset Voltage Drift         | See <sup>(4)</sup>                          |                        | ±0.3           | ±15                | μV/°C              |
| I <sub>B</sub>     | Input Bias Current <sup>(5)</sup>  | V <sub>CM</sub> = 0.5V                      | -1000<br>- <b>1600</b> | -320           |                    | Λ                  |
|                    |                                    | V <sub>CM</sub> = 2.5V                      |                        | 110            | 800<br><b>1900</b> | pA                 |
| Ios                | Input Offset Current               |                                             |                        | ±10            |                    | pА                 |
| CMRR               | Common Mode Rejection Ratio        | V <sub>CM</sub> Stepped from 0V to 1.5V     | 77<br><b>70</b>        | 100            |                    |                    |
|                    |                                    | V <sub>CM</sub> Stepped from 2.4V to 3V     | 75<br><b>68</b>        | 115            |                    | dB                 |
|                    |                                    | V <sub>CM</sub> Stepped from 0.5V to 2.5V   | 60<br><b>56</b>        | 80             |                    |                    |
| PSRR               | Power Supply Rejection Ratio       | $V^{+} = 2.7V \text{ to 5V}, V_{CM} = 0.5V$ | 72<br><b>68</b>        | 114            |                    |                    |
|                    |                                    | $V^+ = 3V$ to 5V, $V_{CM} = 0.5V$           | 76<br><b>72</b>        | 115            |                    | dB                 |
|                    |                                    | $V^+ = 5V$ to 12V, $V_{CM} = 0.5V$          | 84<br><b>80</b>        | 117            |                    |                    |
| CMVR               | Input Common-Mode Voltage<br>Range | CMRR ≥ 50 dB                                | -0.1<br><b>0</b>       |                | 3.1<br><b>3.0</b>  | V                  |
| A <sub>VOL</sub>   | Large Signal Voltage Gain          | Sinking, V <sub>O</sub> = 2.5V              | 75                     | 405            |                    | -10                |
|                    |                                    | Sourcing, V <sub>O</sub> = 0.5V             | 70                     | 105            |                    | dB                 |
| Vo                 | Output Swing High                  | V <sub>ID</sub> = 100 mV                    | 2.85<br><b>2.8</b>     | 2.90           |                    | V                  |
|                    | Output Swing Low                   | V <sub>ID</sub> = −100 mV                   |                        | 100            | 150<br><b>200</b>  | mV                 |
| I <sub>SC</sub>    | Output Short Circuit Current (6)   | Sourcing<br>V <sub>ID</sub> = 100 mV        |                        | -500           | -225               |                    |
|                    |                                    | Sinking $V_{ID} = -100 \text{ mV}$          | 225                    | 1350           |                    | μA                 |
| Is                 | Supply Current                     |                                             |                        | 0.88           | 1.2<br><b>1.5</b>  | μΑ                 |
| SR                 | Slew Rate <sup>(7)</sup>           | $A_V = +1$ , $V_O$ ramps from 0.5V to 2.5V  | 5.25<br><b>3.10</b>    | 7.7            |                    | V/ms               |
| GBW                | Gain Bandwidth Product             | $R_L = 1 M\Omega$ , $C_L = 50 pF$           |                        | 27             |                    | kHz                |
|                    | Phase Margin                       | $R_L = 1 M\Omega$ , $C_L = 50 pF$           |                        | 53             |                    | deg                |
| e <sub>n</sub>     | Input-Referred Voltage Noise       | f = 100 Hz                                  |                        | 320            |                    | nV/√ <del>Hz</del> |
| i <sub>n</sub>     | Input-Referred Current Noise       | f = 10 Hz                                   |                        | .02            |                    | n Λ /:/Ll=         |
|                    |                                    | f = 1 kHz                                   |                        | .01            |                    | pA/√Hz             |

<sup>(1)</sup> Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

<sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method.

<sup>(3)</sup> Typical values represent the most likely parametric norm at the time of characterization.

<sup>(4)</sup> Offset voltage drift is specified by design and/or characterization and is not tested in production. Offset voltage drift is determined by dividing the change in V<sub>OS</sub> at temperature extremes into the total temperature change.

<sup>(5)</sup> Positive current corresponds to current flowing into the device.

<sup>(6)</sup> The Short Circuit Test is a momentary test. See Note 4 in the Absolute Maximum Ratings Table.

<sup>(7)</sup> Slew rate is the average of the rising and falling slew rates.



#### 5V Electrical Characteristics(1)

Unless otherwise specified, all limits are specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ , and  $R_L = 100 \text{ k}\Omega$  to  $V^+/2$ . Boldface limits apply to the temperature range of  $-40^{\circ}C$  to  $85^{\circ}C$ .

| Symbol             | Parameter                         | Conditions                                              | Min<br>(2)            | <b>Тур</b>   | Max<br>(2)         | Units              |
|--------------------|-----------------------------------|---------------------------------------------------------|-----------------------|--------------|--------------------|--------------------|
| V <sub>OS</sub>    | Input Offset Voltage              |                                                         |                       | ±0.2         | ±3<br>±3.8         | mV                 |
| TC V <sub>OS</sub> | Input Offset Voltage Drift        | See <sup>(4)</sup>                                      |                       | ±0.3         | ±15                | μV/°C              |
| I <sub>B</sub>     | Input Bias Current <sup>(5)</sup> | V <sub>CM</sub> = 0.5V                                  | -1000<br><b>-1600</b> | -320         |                    | Λ                  |
|                    |                                   | V <sub>CM</sub> = 4.5V                                  |                       | 110          | 800<br><b>1900</b> | pA                 |
| Ios                | Input Offset Current              |                                                         |                       | ±10          |                    | pА                 |
| CMRR               | Common Mode Rejection Ratio       | V <sub>CM</sub> Stepped from 0V to 2.5V                 | 80<br><b>73</b>       | 115          |                    |                    |
|                    |                                   | V <sub>CM</sub> Stepped from 4.4 to 5V                  | 75<br><b>68</b>       | 107          |                    | dB                 |
|                    |                                   | V <sub>CM</sub> Stepped from 0.5 to 4.5V                | 65<br><b>62</b>       | 87           |                    |                    |
| PSRR               | Power Supply Rejection Ratio      | $V^{+} = 2.7V \text{ to 5V}, V_{CM} = 0.5V$             | 72<br><b>68</b>       | 114          |                    |                    |
|                    |                                   | $V^{+} = 3V$ to 5V, $V_{CM} = 0.5V$                     | 76<br><b>72</b>       | 115          |                    | dB                 |
|                    |                                   | $V^{+} = 5V$ to 12V, $V_{CM} = 0.5V$                    | 84<br><b>80</b>       | 117          |                    | <del>-</del>       |
| CMVR               | Input Common-Mode Voltage Range   | CMRR ≥ 50 dB                                            | -0.1<br><b>0</b>      |              | 5.1<br><b>5</b>    | V                  |
| A <sub>VOL</sub>   | Large Signal Voltage Gain         | Sinking, V <sub>O</sub> = 4.5V                          | 78                    | 440          |                    | -ID                |
|                    |                                   | Sourcing, V <sub>O</sub> = 0.5V                         | 73                    | 110          |                    | dB                 |
| Vo                 | Output Swing High                 | V <sub>ID</sub> = 100 mV                                | 4.8<br><b>4.75</b>    | 4.89         |                    | V                  |
|                    | Output Swing Low                  | V <sub>ID</sub> = −100 mV                               |                       | 110          | 200<br><b>250</b>  | mV                 |
| I <sub>SC</sub>    | Output Short Circuit Current (6)  | Sourcing to V <sup>-</sup><br>V <sub>ID</sub> = 100 mV  |                       | <b>-</b> 550 | -225               |                    |
|                    |                                   | Sinking to V <sup>+</sup><br>$V_{ID} = -100 \text{ mV}$ | 225                   | 1350         |                    | μA                 |
| Is                 | Supply Current                    |                                                         |                       | 0.97         | 1.2<br><b>1.5</b>  | μA                 |
| SR                 | Slew Rate <sup>(7)</sup>          | $A_V = +1$ , $V_O$ ramps from 0.5V to 4.5V              | 5.25<br><b>3.10</b>   | 7.5          |                    | V/ms               |
| GBW                | Gain Bandwidth Product            | $R_L = 1 M\Omega$ , $C_L = 50 pF$                       |                       | 27           |                    | kHz                |
|                    | Phase Margin                      | $R_L = 1 M\Omega$ , $C_L = 50 pF$                       |                       | 53           |                    | deg                |
| e <sub>n</sub>     | Input-Referred Voltage Noise      | f = 100 Hz                                              |                       | 320          |                    | nV/√ <del>Hz</del> |
| i <sub>n</sub>     | Input-Referred Current Noise      | f = 10 Hz                                               |                       | .02          |                    | pA/√ <del>Hz</del> |
|                    |                                   | f = 1 kHz                                               |                       | .01          |                    | pA/ VHZ            |

<sup>(1)</sup> Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

<sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method.

<sup>(3)</sup> Typical values represent the most likely parametric norm at the time of characterization.

<sup>(4)</sup> Offset voltage drift is specified by design and/or characterization and is not tested in production. Offset voltage drift is determined by dividing the change in V<sub>OS</sub> at temperature extremes into the total temperature change.

<sup>(5)</sup> Positive current corresponds to current flowing into the device.

<sup>(6)</sup> The Short Circuit Test is a momentary test. See Note 4 in the Absolute Maximum Ratings Table.

<sup>7)</sup> Slew rate is the average of the rising and falling slew rates.



# 12V Electrical Characteristics (1)

Unless otherwise specified, all limits are specified for  $T_J = 25$ °C,  $V^+ = 12V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ , and  $R_L = 100$  k $\Omega$  to V<sup>+</sup>/2. Boldface limits apply to the temperature range of −40°C to 85°C.

| Symbol             | Parameter                          | Conditions                                     | Min<br>(2)            | <b>Тур</b><br>(3) | Max<br>(2)         | Units              |
|--------------------|------------------------------------|------------------------------------------------|-----------------------|-------------------|--------------------|--------------------|
| V <sub>OS</sub>    | Input Offset Voltage               |                                                |                       | ±0.2              | ±3<br><b>±3.8</b>  | mV                 |
| TC V <sub>OS</sub> | Input Offset Voltage Drift         | See <sup>(4)</sup>                             |                       | ±0.3              | ±15                | μV/°C              |
| I <sub>B</sub>     | Input Bias Current <sup>(5)</sup>  | V <sub>CM</sub> = 0.5V                         | -1000<br><b>-1600</b> | -320              |                    | Λ                  |
|                    |                                    | V <sub>CM</sub> = 11.5V                        |                       | 110               | 800<br><b>1900</b> | pA                 |
| los                | Input Offset Current               |                                                |                       | ±10               |                    | pA                 |
| CMRR               | Common Mode Rejection Ratio        | V <sub>CM</sub> Stepped from 0V to +6V         | 75<br><b>70</b>       | 115               |                    |                    |
|                    |                                    | V <sub>CM</sub> Stepped from 11.4V to 12V      | 75<br><b>68</b>       | 110               |                    | dB                 |
|                    |                                    | V <sub>CM</sub> Stepped from 0.5V to 11.5      | 70<br><b>65</b>       | 97                |                    |                    |
| PSRR               | Power Supply Rejection Ratio       | $V^{+} = 2.7V \text{ to 5V}, V_{CM} = 0.5V$    | 72<br><b>68</b>       | 114               |                    |                    |
|                    |                                    | $V^{+} = 3V$ to 5V, $V_{CM} = 0.5V$            | 76<br><b>72</b>       | 115               |                    | dB                 |
|                    |                                    | $V^{+} = 5V$ to 12V, $V_{CM} = 0.5V$           | 84<br><b>80</b>       | 117               |                    |                    |
| CMVR               | Input Common-Mode Voltage<br>Range | CMRR ≥ 50 dB                                   | -0.1<br><b>0</b>      |                   | 12.1<br><b>12</b>  | V                  |
| A <sub>VOL</sub>   | Large Signal Voltage Gain          | Sinking, V <sub>O</sub> = 0.5V                 | 89                    | 440               |                    | -ID                |
|                    |                                    | Sourcing, V <sub>O</sub> = 11.5V               | 84                    | 110               |                    | dB                 |
| Vo                 | Output Swing High                  | V <sub>ID</sub> = 100 mV                       | 11.8<br><b>11.72</b>  | 11.85             |                    | V                  |
|                    | Output Swing Low                   | V <sub>ID</sub> = −100 mV                      |                       | 150               | 200<br><b>280</b>  | mV                 |
| I <sub>SC</sub>    | Output Short Circuit Current (6)   | Sourcing<br>V <sub>ID</sub> = 100 mV           |                       | -650              | -200               |                    |
|                    |                                    | Sinking<br>V <sub>ID</sub> = −100 mV           | 200                   | 1300              |                    | μΑ                 |
| I <sub>S</sub>     | Supply Current                     |                                                |                       | 1.2               | 1.75<br><b>2.5</b> | μΑ                 |
| SR                 | Slew Rate <sup>(7)</sup>           | $A_V = +1$ , $V_O$ ramped from 1V to 11V       | 5.25<br><b>3.10</b>   | 7.0               |                    | V/ms               |
| GBW                | Gain Bandwidth Product             | $R_L = 1 \text{ M}\Omega, C_L = 50 \text{ pF}$ |                       | 25                |                    | kHz                |
|                    | Phase Margin                       | $R_L = 1 M\Omega$ , $C_L = 50 pF$              |                       | 52                |                    | deg                |
| e <sub>n</sub>     | Input-Referred Voltage Noise       | f = 100 Hz                                     |                       | 320               |                    | nV/√ <del>Hz</del> |
| i <sub>n</sub>     | Input-Referred Current Noise       | f = 10 Hz                                      |                       | .02               |                    | n Λ /-/II          |
|                    |                                    | f = 1 kHz                                      |                       | .01               |                    | pA/√Hz             |

<sup>(1)</sup> Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method.

Typical values represent the most likely parametric norm at the time of characterization.

Offset voltage drift is specified by design and/or characterization and is not tested in production. Offset voltage drift is determined by dividing the change in V<sub>OS</sub> at temperature extremes into the total temperature change.

Positive current corresponds to current flowing into the device.

The Short Circuit Test is a momentary test. See Note 4 in the Absolute Maximum Ratings Table.

Slew rate is the average of the rising and falling slew rates.



# **Connection Diagram**



Figure 2. SC70-5 Top View

# **Simplified Schematic**





#### **Typical Performance Characteristics**

At  $T_J = 25$ °C, unless otherwise specified.



Input Offset Voltage vs. Input Common Mode



Sourcing Current vs. Output Voltage

Figure 5.



Figure 7.





Figure 4.

Input Offset Voltage vs. Input Common Mode



Figure 6.

Sinking Current vs. Output Voltage



Figure 8.



## **Typical Performance Characteristics (continued)**

At T<sub>J</sub> = 25°C, unless otherwise specified.







Figure 11.



Sinking Current vs. Output Voltage



Figure 10.

#### Input Bias Current vs. Common Mode Voltage



Figure 12.



Figure 14.

-23



#### **Typical Performance Characteristics (continued)**

At  $T_J = 25$ °C, unless otherwise specified.



Figure 15.



Figure 17.





FREQUENCY (Hz) Figure 16.

0

-20

100



Figure 18.



Figure 20.



#### **Typical Performance Characteristics (continued)**





Figure 21.



Figure 23.





Figure 22.



Figure 24.





Figure 26.



# **Typical Performance Characteristics (continued)**





Figure 28.



#### **APPLICATION NOTES**

The LPV511 is fabricated with Texas Instrument's state-of-the-art VIP50C process.

#### INPUT STAGE

The LPV511 has a rail-to-rail input which provides more flexibility for the system designer. As can be seen from the simplified schematic, rail-to-rail input is achieved by using in parallel, one PNP differential pair and one NPN differential pair. When the common mode input voltage (V<sub>CM</sub>) is near V<sup>+</sup>, the NPN pair is on and the PNP pair is off. When V<sub>CM</sub> is near V<sup>-</sup>, the NPN pair is off and the PNP pair is on. When V<sub>CM</sub> is between V<sup>+</sup> and V<sup>-</sup>, internal logic decides how much current each differential pair will get. This special logic ensures stable and low distortion amplifier operation within the entire common mode voltage range.

Because both input stages have their own offset voltage ( $V_{OS}$ ) characteristic, the offset voltage of the LPV511 becomes a function of  $V_{CM}$ .  $V_{OS}$  has a crossover point at 1.0V below V<sup>+</sup>. Refer to the ' $V_{OS}$  vs.  $V_{CM}$ ' curve in the Typical Performance Characteristics section. Caution should be taken in situations where the input signal amplitude is comparable to the  $V_{OS}$  value and/or the design requires high accuracy. In these situations, it is necessary for the input signal to avoid the crossover point.

The input bias current,  $I_B$  will change in value and polarity as the input crosses the transition region. In addition, parameters such as PSRR and CMRR which involve the input offset voltage will also be affected by changes in  $V_{CM}$  across the differential pair transition region.

Differential input voltage is the difference in voltage between the non-inverting (+) input and the inverting input (-) of the op amp. Due to the three series diodes across the two inputs, the absolute maximum differential input voltage is ±2.1V. This may not be a problem to most conventional op amp designs; however, designers should avoid using the LPV511 as a comparator.

#### **OUTPUT STAGE**

The LPV511 output voltage swing 100 mV from rails @ 3V supply, which provides the maximum possible dynamic range at the output. This is particularly important when operating on low supply voltages.

The LPV511 Maximum Output Voltage Swing defines the maximum swing possible under a particular output load. The LPV511 output swings 110 mV from the rail @ 5V supply with an output load of 100 k $\Omega$ .

#### DRIVING CAPACITIVE LOAD

The LPV511 is internally compensated for stable unity gain operation, with a 27 kHz typical gain bandwidth. However, the unity gain follower is the most sensitive configuration to capacitive load. Direct capacitive loading reduces the phase margin of the op amp. When the output is required to drive a large capacitive load, greater than 100 pF, a small series resistor at the output of the amplifier improves the phase margin (see Figure 29).

In Figure 29, the isolation resistor  $R_{ISO}$  and the load capacitor  $C_L$  form a pole to increase stability by adding more phase margin to the overall system. The desired performance depends on the value of  $R_{ISO}$ . The bigger the  $R_{ISO}$  resistor value, the more stable  $V_{OUT}$  will be. But the DC accuracy is degraded when the  $R_{ISO}$  gets bigger. If there were a load resistor in Figure 29, the output voltage would be divided by  $R_{ISO}$  and the load resistor.



Figure 29. Resistive Isolation of Capacitive Load

Product Folder Links: LPV511



#### POWER SUPPLIES AND LAYOUT

The LPV511 operates from a single 2.7V to 12V power supply. It is recommended to bypass the power supplies with a 0.1  $\mu$ F ceramic capacitor placed close to the V<sup>+</sup> and V<sup>-</sup> pins.

Ground layout improves performance by decreasing the amount of stray capacitance and noise at the op amp's inputs and outputs. To decrease stray capacitance, minimize PC board trace lengths and resistor leads, and place external components close to the op amps's pins.

#### **Typical Applications**

#### **BATTERY CURRENT SENSING**

The rail-to-rail common mode input range and the very low quiescent current make the LPV511 ideal to use in high side and low side battery current sensing applications. The high side current sensing circuit in Figure 30 is commonly used in a battery charger to monitor the charging current in order to prevent over charging. A sense resistor R<sub>SENSE</sub> is connected to the battery directly.



Figure 30. High Side Current Sensing

#### **SUMMING AMPLIFIER**

The LPV511 operational amplifier is a perfect fit in a summing amplifier circuit because of the rail-to-rail input and output and the sub-micro Amp quiescent current. In this configuration, the amplifier outputs the sum of the three input voltages.

The ratio of the sum and the output voltage is defined using feedback and input resistors.

$$V_{OUT} = R_F \left( \frac{V_{REF} - V_1}{R_1} + \frac{V_{REF} - V_2}{R_2} + \frac{V_{REF} - V_3}{R_3} \right) + V_{REF}$$

$$V_1 \circ \frac{R_1}{V_2 \circ R_2} = \frac{R_F}{V_3} \circ V_{OUT}$$

$$V_{REF} \circ V_{OUT}$$

$$V_{REF} \circ V_{OUT}$$

$$V_{REF} \circ V_{OUT}$$

Figure 31. Summing Amplifier Circuit

Copyright © 2005–2013, Texas Instruments Incorporated

#### SNOSAG7C -AUGUST 2005-REVISED MARCH 2013



## **REVISION HISTORY**

| Cł | nanges from Revision B (March 2013) to Revision C  | Pa | ge |
|----|----------------------------------------------------|----|----|
| •  | Changed layout of National Data Sheet to TI format |    | 13 |



## PACKAGE OPTION ADDENDUM

4-Dec-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LPV511MG         | NRND   | SC70         | DCK     | 5    |         | TBD                        | Call TI          | Call TI            | -40 to 85    | A91            |         |
| LPV511MG/NOPB    | ACTIVE | SC70         | DCK     | 5    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | A91            | Samples |
| LPV511MGX/NOPB   | ACTIVE | SC70         | DCK     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | A91            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

4-Dec-2014

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Dec-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LPV511MG/NOPB  | SC70            | DCK                | 5 | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LPV511MGX/NOPB | SC70            | DCK                | 5 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |

www.ti.com 5-Dec-2014



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LPV511MG/NOPB  | SC70         | DCK             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LPV511MGX/NOPB | SC70         | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |

# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com