



## Overvoltage protection device with thermal shutdown

#### **Features**

- Input overvoltage protection up to 28 V
- Integrated high voltage N-channel MOSFET switch
- Low  $R_{DS(on)}$  of 90 m $\Omega$
- Integrated charge pump
- Thermal shutdown protection
- Softstart feature to control the inrush current
- Enable input (EN)
- Fault indication output (FLT)
- IN input ESD withstand voltage up to ±15 kV (air discharge), up to ±8 kV (contact discharge) in typical application circuit with 1µF input capacitor (±2 kV HBM for standalone device)
- Certain overvoltage options compliant with the China Communications Standard YD/T 1591-2006 (overvoltage protection only)
- Small, RoHS compliant 2.5 x 2 mm TDFN 10-lead package.



### **Applications**

- Smart phones
- Digital cameras
- PDA and palmtop devices
- MP3 players
- Low-power handheld devices.

Contents STBP120

# **Contents**

| 1  | Desc  | cription                                        |  |  |  |  |  |
|----|-------|-------------------------------------------------|--|--|--|--|--|
| 2  | Pin o | descriptions                                    |  |  |  |  |  |
|    | 2.1   | Input (IN)                                      |  |  |  |  |  |
|    | 2.2   | Power output (OUT)                              |  |  |  |  |  |
|    | 2.3   | Fault indication output (FLT)                   |  |  |  |  |  |
|    | 2.4   | Enable input (EN)                               |  |  |  |  |  |
|    | 2.5   | No Connect (NC)                                 |  |  |  |  |  |
|    | 2.6   | Ground (GND)                                    |  |  |  |  |  |
| 3  | Ope   | ration                                          |  |  |  |  |  |
|    | 3.1   | Power-up 10                                     |  |  |  |  |  |
|    | 3.2   | Normal operation                                |  |  |  |  |  |
|    | 3.3   | Undervoltage lockout (UVLO)10                   |  |  |  |  |  |
|    | 3.4   | Overvoltage lockout (OVLO)                      |  |  |  |  |  |
|    | 3.5   | Thermal shutdown                                |  |  |  |  |  |
| 4  | Арр   | lication information12                          |  |  |  |  |  |
|    | 4.1   | Calculating the power dissipation               |  |  |  |  |  |
|    | 4.2   | Calculating the junction temperature            |  |  |  |  |  |
|    | 4.3   | PCB layout recommendations                      |  |  |  |  |  |
| 5  | Max   | mum rating                                      |  |  |  |  |  |
| 6  | DC a  | ınd AC parameters                               |  |  |  |  |  |
| 7  | Timi  | ng diagrams                                     |  |  |  |  |  |
| 8  | Турі  | cal application performance (STBP120DVDK6F)19   |  |  |  |  |  |
| 9  | Турі  | Typical thermal characteristics (STBP120DVDK6F) |  |  |  |  |  |
| 10 | Pack  | age mechanical data                             |  |  |  |  |  |

| STBP120 | c                           | ontents |
|---------|-----------------------------|---------|
| 11      | Tape and reel specification | 30      |
| 12      | Part numbering              | 33      |
| 13      | Package marking information | 34      |
| 14      | Revision history            | 35      |

List of tables STBP120

# List of tables

| Table 1.  | Pin description and signal names                         | 8  |
|-----------|----------------------------------------------------------|----|
| Table 2.  | Absolute maximum ratings                                 |    |
| Table 3.  | Thermal data                                             | 14 |
| Table 4.  | Operating and AC measurement conditions                  | 15 |
| Table 5.  | DC and AC characteristics                                | 15 |
| Table 6.  | TDFN – 10-lead, 2.5 x 2.0 x 0.75 mm body, pitch 0.50 mm, |    |
|           | package mechanical data dimensions                       | 29 |
| Table 7.  | Carrier tape dimensions                                  | 30 |
| Table 8.  | Further tape and reel information                        | 30 |
| Table 9.  | Reel dimensions                                          | 31 |
| Table 10. | Ordering information scheme                              | 33 |
| Table 11. | Marking description                                      | 34 |
| Tahla 12  | Document revision history                                | 35 |

STBP120 List of figures

# List of figures

| Figure 1.  | Logic diagram                                                                | 6  |
|------------|------------------------------------------------------------------------------|----|
| Figure 2.  | Pinout                                                                       | 6  |
| Figure 3.  | Block diagram                                                                | 9  |
| Figure 4.  | Typical application circuit                                                  | 9  |
| Figure 5.  | Maximum MOSFET current at $T_A = 85$ °C for various PCB thermal performance  |    |
|            | and T <sub>J</sub> = 125 °C                                                  | 14 |
| Figure 6.  | Startup                                                                      | 17 |
| Figure 7.  | Overvoltage protection                                                       | 17 |
| Figure 8.  | Disable ( $\overline{EN}$ = high)                                            | 18 |
| Figure 9.  | $\overline{\text{FLT}}$ behavior in disable ( $\overline{\text{EN}}$ = high) | 18 |
| Figure 10. | Startup delay, t <sub>on</sub>                                               |    |
| Figure 11. | FLT indication delay (OK), t <sub>start</sub>                                | 19 |
| Figure 12. | Output turn-off time, t <sub>off</sub>                                       | 20 |
| Figure 13. | FLT indication delay (FAULT), t <sub>stop</sub>                              | 20 |
| Figure 14. | Disable time, t <sub>dis</sub>                                               | 21 |
| Figure 15. | Startup to overvoltage and startup V <sub>O(FLT)</sub> delay                 | 21 |
| Figure 16. | Startup inrush current                                                       | 22 |
| Figure 17. | Output short-circuit                                                         | 22 |
| Figure 18. | Output short-circuit detail                                                  | 23 |
| Figure 19. | I <sub>CC</sub> vs. temperature                                              | 24 |
| Figure 20. | I <sub>CC(STDBY)</sub> vs. temperature                                       | 24 |
| Figure 21. | I <sub>CC(UVLO)</sub> at 2.9 V vs. temperature                               | 25 |
| Figure 22. | V <sub>OVLO</sub> vs. temperature                                            | 25 |
| Figure 23. | V <sub>UVLO</sub> vs. temperature                                            | 26 |
| Figure 24. | V <sub>OL(FLT)</sub> at 1 mA vs. temperature                                 | 26 |
| Figure 25. | R <sub>DS(on)</sub> at 1 A vs. temperature                                   |    |
| Figure 26. | TDFN - 10-lead, 2.5 x 2.0 x 0.75 mm body, pitch 0.50 mm,                     |    |
|            | package mechanical drawing                                                   | 28 |
| Figure 27. | Tape and reel                                                                |    |
| Figure 28. | Reel dimensions                                                              |    |
| Figure 29. | Tape trailer/leader                                                          | 32 |
| Figure 30. | Pin 1 orientation                                                            | 32 |

Description STBP120

## 1 Description

The STBP120 device provides overvoltage protection for input voltage up to +28 V. Its low  $R_{DS(on)}$  N-channel MOSFET switch protects the systems connected to the OUT pin against failures of the DC power supplies in accordance with the China MII Communications Standard YD/T 1591-2006.

In the event of an input overvoltage condition, the device immediately disconnects the DC power supply by turning off an internal low  $R_{DS(on)}$  N-channel MOSFET to prevent damage to protected systems.

In addition, the device also monitors its own junction temperature and switches off the internal MOSFET if the junction temperature exceeds the specified limit.

The device can be controlled by the microcontroller and can also provide status information about fault conditions.

The STBP120 is offered in a small, RoHS-compliant TDFN – 10-lead (2.5 mm x 2 mm) package.





Figure 2. Pinout<sup>(1)</sup>



1. Pin 1, PAD1 and PAD2 are No Connect (NC) and may be tied to IN or GND.

STBP120 Pin descriptions

## 2 Pin descriptions

#### 2.1 Input (IN)

Input voltage pin. This pin is connected to the DC power supply. External low ESR ceramic capacitor of minimum value 1  $\mu$ F must be connected between IN and GND. This capacitor is for decoupling and also protects the IC against dangerous voltage spikes and ESD events. This capacitor should be located as close to the IN pins as possible.

All IN pins (4, 5) must be hardwired to common supply.

#### 2.2 Power output (OUT)

Output voltage pin. This pin is connected to the input through a low  $R_{DS(on)}$  N-channel MOSFET switch.

If no fault is detected and the STBP120 is not disabled (controlled by the  $\overline{\text{EN}}$  input), this switch is turned on and the output voltage follows the input voltage.

The output is disconnected from the input when the input voltage is under the UVLO threshold or above the OVLO threshold, when the chip temperature is above the thermal shutdown threshold or when the chip is disabled by the  $\overline{\text{EN}}$  input.

There is a 50 ms delay, t<sub>on</sub>, between input voltage or junction temperature returns to specified range and the power output is connected to the input (see *Figure 6*).

All OUT pins (6, 7) must be hardwired to common supply.

## 2.3 Fault indication output (FLT)

The fault indication output (active-low - open-drain) provides information on the STBP120 state to the application controller. When  $\overline{FLT}$  is active (i.e. driven low), this indicates the STBP120 is in the undervoltage or overvoltage condition or thermal shutdown mode is active. When the input voltage and junction temperature is in specified range, the  $\overline{FLT}$  output is in high impedance (Hi-Z) state.

There is an additional 50 ms delay,  $t_{start}$ , between the power output is connected to the input and the  $\overline{FLT}$  output is deactivated (i.e. in Hi-Z state) (see *Figure 6*).

Since the  $\overline{FLT}$  output is of open-drain type, it may be pulled up by an external resistor  $R_P$  to the controller supply voltage. If there is no need to use this output, it may be left disconnected. The suitable  $R_P$  resistor value is in range of 10 k $\Omega$ to 1 M $\Omega$ .

To improve safety and to prevent damage to application circuits in the event of extreme voltage or current conditions, an optional protective resistor  $R_{FLT}$  can be connected between the  $\overline{FLT}$  output and the controller input. The suitable  $R_{FLT}$  resistor value is in range of 22 k $\Omega$  to 100 k $\Omega$ .

The function of the  $\overline{FLT}$  output is not affected by the  $\overline{EN}$  input state (see *Figure 9*).

Pin descriptions STBP120

#### 2.4 Enable input (EN)

This logical input (active-low) can be used to enable or disable the device. When  $\overline{\text{EN}}$  input is driven high, the STBP120 enters the standby mode and the power output is disconnected from the input. When  $\overline{\text{EN}}$  input is driven low and all operating conditions are within specified limits, the power output is connected to the input.

Since the  $\overline{\text{EN}}$  input has no internal pull-down resistor, its logical level must be defined by the controller or by an external resistor. If there is no need to use this input, it should be connected to the GND.

To improve safety and to prevent damage to application circuits in the event of extreme voltage or current conditions, an optional protective resistor  $R_{EN}$  can be connected between the  $\overline{EN}$  input and the controller output. The suitable resistor value is in range of 22 k $\Omega$  to 100 k $\Omega$ .

The  $\overline{EN}$  input level has no impact on the functionality of  $\overline{FLT}$  output (see *Figure 8* and *Figure 9*).

### 2.5 No Connect (NC)

Pins 1, 8, 9 and exposed pads PAD1, PAD2 are No Connect. Pin 1 and exposed pads PAD1, PAD2 may be tied to IN or GND if necessary.

## 2.6 Ground (GND)

Ground. All voltages are referenced to GND.

Table 1. Pin description and signal names

| Pin           | Name | Туре           | Function                                      |  |
|---------------|------|----------------|-----------------------------------------------|--|
| 1, PAD1, PAD2 | NC   | _              | No Connect. May be tied to IN or GND.         |  |
| 2             | GND  | Supply         | Ground                                        |  |
| 3             | FLT  | Output         | Fault indication output (open-drain)          |  |
| 4, 5          | IN   | Input / supply | Input voltage                                 |  |
| 6, 7          | OUT  | Output         | Output voltage                                |  |
| 8, 9          | NC   | _              | No Connect                                    |  |
| 10            | EN   | Input          | Enable input (no internal pull-down resistor) |  |

STBP120 Pin descriptions

Figure 3. Block diagram



Figure 4. Typical application circuit<sup>(1)</sup>. (2)



- Optional resistors R<sub>EN</sub>, R<sub>FLT</sub> prevent damage to the controller under extreme voltage or current conditions and are not required. Low ESR ceramic capacitor C1 is necessary to ensure proper function of the STBP120. Capacitor C2 is not necessary for STBP120 but may be required by the charger IC.
- 2. The STBP120 MOSFET switch topology allows the current to also flow in the reverse direction, from OUT to IN, which can be useful for powering external peripherals from the system connector. The charger IC should not contain the reverse diode to prevent the battery pack voltage from appearing on the system connector. If the reverse current (supply current) is undesirable, it may be prevented by connecting a Schottky diode in series with the OUT pin. The voltage drop between IN and charger is increased by the voltage drop across the diode.

Operation STBP120

## 3 Operation

The STBP120 provides overvoltage protection for positive input voltage up to 28 V using a built-in low  $R_{DS(on)}$  N-channel MOSFET switch.

#### 3.1 Power-up

At power-up, with  $\overline{\text{EN}} = \text{low}$ , the MOSFET switch is turned on after a 50 ms delay,  $t_{\text{on}}$ , after the input voltage exceeds the UVLO threshold to ensure the input voltage is stabilized. After an additional 50 ms delay,  $t_{\text{start}}$ , the  $\overline{\text{FLT}}$  indication output is deactivated (see *Figure 6*).

The  $\overline{FLT}$  output state is valid for  $V_{IN}$  input voltage 1.2 V or higher.

#### 3.2 Normal operation

The device continuously monitors the input voltage and its own internal temperature so the output voltage is kept within the specified range. Internal MOSFET switch is turned on and the FLT output is not active.

The STBP120 enters normal operation state if the input voltage returns to the interval between  $V_{UVLO}$  and  $V_{OVLO}$  -  $V_{HYS(OVLO)}$  and the junction temperature falls below  $T_{OFF}$  -  $T_{HYS(OFF)}$ . Internal MOSFET is turned on after the 50 ms delay  $t_{on}$  to ensure that the conditions have stabilized. Then, after an additional 50 ms delay,  $t_{start}$ , the  $\overline{FLT}$  output is deactivated (i.e. driven high). This behavior is equivalent to the startup shown on *Figure 6*.

Note:

The STBP120 MOSFET switch topology allows the current to also flow in the reverse direction, i.e. from OUT to IN, which can be useful e.g. for powering external peripherals from the system connector (see the supply current in Figure 4). At first, the current flows through the MOSFET body diode. If the voltage that appears on the IN terminal is above the UVLO threshold, the MOSFET is (after the 50 ms startup delay) turned on so the voltage drop across STBP120 is significantly reduced. The charger IC should not contain the reverse diode to prevent the battery pack voltage from appearing on the system connector. If the reverse current is undesirable, it may be prevented by connecting a properly rated low drop Schottky diode in series with the OUT pin. The voltage drop between IN and charger is increased by the voltage drop across the diode.

Due to the MOSFET body diode, thermal shutdown protection is not functional for the supply current.

## 3.3 Undervoltage lockout (UVLO)

To ensure proper operation under any conditions, the STBP120 has an undervoltage lockout (UVLO) threshold. For rising input voltage, the output remains disconnected from input until  $V_{IN}$  voltage exceeds the  $V_{UVLO}$  threshold (3.25 V typ). The  $\overline{FLT}$  output is driven low as long as  $V_{IN}$  is below the UVLO threshold (assuming the input voltage is above 1.2 V). For falling input voltage, the UVLO circuit has a 50 mV hysteresis,  $V_{HYS(UVLO)}$ , to improve noise immunity under transient conditions.

STBP120 Operation

## 3.4 Overvoltage lockout (OVLO)

If the input voltage  $V_{IN}$  rises above the threshold level  $V_{OVLO}$ , the MOSFET switch is immediately turned off (see *Figure 7*). At the same time, the fault indication output  $\overline{FLT}$  is activated (i.e. driven low). This device is equipped with hysteresis,  $V_{HYS(OVLO)}$ , to improve noise immunity under transient conditions.

For available OVLO thresholds and hystereses, please see the *Table 5*.

#### 3.5 Thermal shutdown

If the STBP120 internal junction temperature exceeds the  $T_{OFF}$  threshold, internal MOSFET switch is turned off and the fault indication output  $\overline{FLT}$  is driven low.

To improve thermal stability, this circuit has a 20 °C hysteresis, T<sub>HYS(OFF)</sub>.

## 4 Application information

#### 4.1 Calculating the power dissipation

The maximum power dissipation of the STBP120 internal power MOSFET can be calculated using following formula:

$$P_D = I^2 \times R_{DS(on)(max)},$$

Where I is current flowing through the MOSFET and  $R_{DS(on)(max)}$  is maximum value of MOSFET resistance.

Example:

$$\begin{split} R_{load} &= 5~\Omega,~V_{IN} = 5~V,~R_{DS(on)(max)} = 150~m\Omega \\ I &= V_{IN} / ~(R_{DS(on)(max)} + R_{load}) = 5 / ~(5 + 0.150) = 0.97~A \\ P_D &= 0.97^2~x~0.15 = 0.14~W \end{split}$$

The power dissipation of reverse diode (in powering peripherals mode) can be estimated as  $P_D = (V_{OUT} - V_{IN}) \times I \approx 0.7 \times I$ .

#### 4.2 Calculating the junction temperature

The maximum junction temperature for given power dissipation, ambient temperature and thermal resistance junction - to - ambient can be calculated as

$$T_J = T_A + 1.15 \times P_D \times R_{thJA} = T_A + 1.15 \times I^2 \times R_{DS(on)(max)} \times R_{thJA}$$

where  $T_J$  is junction temperature,  $T_A$  is given ambient temperature, 1.15 is a derating factor and  $R_{thJA}$  is thermal resistance junction - to - ambient, depending on shape, dimension and design of PCB. Two examples of PCB with appropriate thermal resistance are listed in *Table 3*. The junction temperature may not exceed 125 °C (see *Table 4*), due to  $T_{OFF}$  (thermal shutdown threshold temperature).

Maximum allowed MOSFET current for ambient temperature  $T_A = 85$  °C and various  $R_{thJA}$  values are listed in *Figure 5*.

Example: For conditions listed in previous example, well designed PCB ( $R_{thJA} = 82 \, ^{\circ}C/W$ ) and  $T_A = 85 \, ^{\circ}C$ , the maximum junction temperature is

$$85 + 1.15 \times 0.14 \times 82 = 98.2 \,^{\circ}\text{C}$$

## 4.3 PCB layout recommendations

- This device is intended as a protection device to the application from overvoltage.
   It must be ensured that the clearances between PCB tracks satisfy the high voltage design rules.
- Input capacitor, C1, should be located as close as possible to the STBP120 device.
   It should be a Low-ESR ceramic capacitor. Also the protective resistors R<sub>FLT</sub>, R<sub>EN</sub> (if used) should be located close to the STBP120.
- For good thermal performance, it is recommended to connect the STBP120 exposed thermal pads with the PCB ground plane. In most designs, this requires thermal vias between the copper pads on PCB and the ground plane.

STBP120 Maximum rating

## 5 Maximum rating

Stressing the device above the rating listed in the "absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

Table 2. Absolute maximum ratings

| Symbol                                        | Parameter                                                          | Value                      | Unit |
|-----------------------------------------------|--------------------------------------------------------------------|----------------------------|------|
| T <sub>STG</sub>                              | Storage temperature (V <sub>IN</sub> off)                          | –55 to 150                 | С    |
| T <sub>SLD</sub> <sup>(1)</sup>               | Lead solder temperature for 10 seconds                             | 260                        | С    |
| T <sub>J</sub> <sup>(2)</sup>                 | Operating junction temperature range                               | -40 to 150                 | С    |
| T <sub>A</sub>                                | Operating ambient temperature range                                | -40 to 85                  | С    |
| V <sub>IN</sub>                               | Input voltage (pins IN)                                            | -0.3 to 30                 | V    |
| V <sub>IO(OUT)</sub>                          | Input / output voltage (pins OUT)                                  | -0.3 to 12                 | V    |
| V <sub>IO</sub>                               | Input / output voltage (other pins)                                | -0.3 to 7                  | V    |
| I <sub>IN</sub> ,<br>I <sub>OUT(MOSFET)</sub> | Input / output current through MOSFET (pins IN, OUT)               | 2000                       | mA   |
| I <sub>(FLT)</sub>                            | Output current (pin FLT)                                           | 15                         | mA   |
|                                               | ESD withstand voltage (IEC 61000-4-2, pins IN only) <sup>(3)</sup> | ±15 (air),<br>±8 (contact) | kV   |
| V <sub>ESD</sub>                              | Human body model (HBM), Model = 2 <sup>(4)</sup>                   | 2000                       | V    |
|                                               | Machine model (MM), Model = B <sup>(5)</sup>                       | 200                        | V    |

<sup>1.</sup> Reflow at peak temperature of 260 °C. The time above 255 °C must not exceed 30 seconds.

<sup>2.</sup> Maximum junction temperature is internally limited by the thermal shutdown circuit (not valid for reverse current, see *Chapter 3.2*).

<sup>3.</sup> System-level value (see *Figure 4*, C1  $\geq$  1  $\mu$ F low ESR ceramic capacitor).

<sup>4.</sup> Human body model, 100 pF discharged through a  $1.5 k\Omega$  resistor according the JESD22/A114 specification.

<sup>5.</sup> Machine model, 200 pF discharged through all pins according the JESD22/A115 specification.

Maximum rating STBP120

Table 3. Thermal data

| Symbol            | Parameter                                | Value                                   | Unit |
|-------------------|------------------------------------------|-----------------------------------------|------|
| R <sub>thJA</sub> | Thermal resistance (junction to ambient) | 204 <sup>(1)</sup><br>82 <sup>(2)</sup> | °C/W |
| R <sub>thJC</sub> | Thermal resistance (junction to case)    | 43                                      | °C/W |

The package is mounted on a 2-layers (1S) JEDEC board as per JESD51-7 without thermal vias underneath the exposed pads.

Figure 5. Maximum MOSFET current at  $T_A$  = 85 °C for various PCB thermal performance and  $T_J$  = 125 °C



<sup>2.</sup> The package is mounted on a 4-layers (2S2P) JEDEC board as per JESD51-7 with 2 thermal vias (one underneath each exposed pad) as per JESD-51-5. Thermal vias connected from exposed pad to 1'st buried copper plane of PCB.

# 6 DC and AC parameters

This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics tables that follow are derived from tests performed under the measurement conditions summarized in *Table 4*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters.

Table 4. Operating and AC measurement conditions

| Parameter                                        | Value      | Unit |
|--------------------------------------------------|------------|------|
| Input voltage (V <sub>IN</sub> )                 | 5          | V    |
| Ambient operating temperature (T <sub>A</sub> )  | -40 to 85  | °C   |
| Junction operating temperature (T <sub>J</sub> ) | -40 to 125 | °C   |
| Output load resistance (R <sub>load</sub> )      | 5          | Ω    |

Table 5. DC and AC characteristics

| Symbol                 | Description                          | Test condition <sup>(1)</sup>                                           |      | Тур   | Max  | Unit |
|------------------------|--------------------------------------|-------------------------------------------------------------------------|------|-------|------|------|
| V <sub>IN</sub>        | Input voltage range                  |                                                                         | 1.2  |       | 28   | V    |
| V <sub>UVLO</sub>      | Input undervoltage lockout threshold |                                                                         | 3.1  | 3.25  | 3.4  | V    |
| V <sub>HYS(UVLO)</sub> | Undervoltage lockout hysteresis      |                                                                         | 20   | 50    | 100  | mV   |
|                        |                                      | V <sub>IN</sub> rises up OVLO threshold, OVLO option A                  | 5.25 | 5.375 | 5.50 |      |
| V.                     | Overvoltage lockout                  | V <sub>IN</sub> rises up OVLO threshold, OVLO option B                  | 5.30 | 5.50  | 5.70 | v    |
| V <sub>OVLO</sub>      | threshold                            | V <sub>IN</sub> rises up OVLO threshold, OVLO option C                  | 5.71 | 5.90  | 6.10 | V    |
|                        |                                      | V <sub>IN</sub> rises up OVLO threshold, OVLO option D                  | 5.70 | 6.02  | 6.40 |      |
| V <sub>HYS(OVLO)</sub> | Input overvoltage hysteresis         |                                                                         | 30   | 60    | 90   | mV   |
| R <sub>DS(on)</sub>    | IN to OUT resistance                 | EN = 0 V, V <sub>IN</sub> = 5 V, R <sub>load</sub> connected to OUT     |      | 90    | 150  | mΩ   |
| I <sub>CC</sub>        | Operating current                    | $\overline{\text{EN}}$ = 0 V, no load on OUT, V <sub>IN</sub> = 5 V     |      | 170   | 250  | μΑ   |
| I <sub>CC(STDBY)</sub> | Standby current                      | $\overline{\text{EN}}$ = 5 V, no load on OUT, V <sub>IN</sub> = 5 V     |      | 96    | 150  | μA   |
| I <sub>CC(UVLO)</sub>  | UVLO operating current               | V <sub>IN</sub> = 2.9 V                                                 |      | 70    | 100  | μA   |
| V. —                   | FLT output low level                 | 1.2 V < $V_{IN}$ < $V_{UVLO}$ , $I_{SINK(\overline{FLT})}$ = 50 $\mu$ A |      | 20    | 400  | mV   |
| V <sub>OL(FLT)</sub>   | voltage                              | $V_{IN} > V_{OVLO}, I_{SINK(\overline{FLT})} = 1 \text{ mA}$            |      |       | 400  | mV   |
| I <sub>L(FLT)</sub>    | FLT output leakage current           | V <sub>(FLT)</sub> = 5 V                                                |      | 5     |      | nA   |
| V <sub>IL(EN)</sub>    | EN low level input<br>voltage        |                                                                         |      |       | 0.4  | V    |
| V <sub>IH(EN)</sub>    | EN high level input<br>voltage       |                                                                         | 1.2  |       |      | V    |
| I <sub>L(EN)</sub>     | EN input leakage<br>current          | V <sub>(EN)</sub> = 0 V or 5 V                                          |      | 5     |      | nA   |

Table 5. DC and AC characteristics (continued)

| Symbol                          | Description                            | Test condition <sup>(1)</sup>                                                                                                                                                                 | Min | Тур | Max | Unit |
|---------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Timing para                     | meters                                 |                                                                                                                                                                                               |     |     |     |      |
| t <sub>on</sub>                 | Startup delay                          | Time measured from $V_{IN} > V_{UVLO}$<br>to $V_{OUT} = 0.3 \text{ V (see } Figure 6)$                                                                                                        | 30  | 50  | 70  | ms   |
| t <sub>start</sub>              | FLT indication delay (OK)              | Time measured from $V_{OUT} = 0.3 \text{ V}$<br>to $V_{(\overline{FLT})} = 1.2 \text{ V}$ (see <i>Figure 6</i> )                                                                              | 30  | 50  | 70  | ms   |
| t <sub>off</sub> <sup>(2)</sup> | Output turn-off time                   | Time measured from $V_{IN} > V_{OVLO}$ to $V_{OUT} \le 0.3$ V. $V_{IN}$ increasing from 5.0 V to 8.0 V at 3.0 V/µs, $R_{load}$ connected to OUT. (see <i>Figure 7</i> )                       |     | 1.5 | 5   | μs   |
| t <sub>stop</sub> (2)           | FLT indication delay<br>(FAULT)        | Time measured from $V_{IN} > V_{OVLO}$ to $V_{(\overline{FLT})} \le 0.4 \text{ V}$ . $V_{IN}$ increasing from 5.0 V to 8.0 V at 3.0 V/µs, $R_{load}$ connected to OUT. (see <i>Figure 7</i> ) |     | 1   |     | μs   |
| t <sub>dis</sub> <sup>(2)</sup> | Disable time                           | Time measured from $V_{(\overline{EN})} \ge 1.2 \text{ V}$ to $V_{OUT} < 0.3 \text{ V. } R_{load}$ connected to OUT. (see <i>Figure 8</i> )                                                   |     | 1   | 5   | μs   |
| Thermal shu                     | ıtdown                                 |                                                                                                                                                                                               |     |     |     |      |
| T <sub>OFF</sub>                | Thermal shutdown threshold temperature |                                                                                                                                                                                               | 130 | 145 |     | °C   |
| T <sub>HYS(OFF)</sub>           | Thermal shutdown hysteresis            |                                                                                                                                                                                               |     | 20  |     | °C   |

<sup>1.</sup> Test conditions described in *Table 4* (except where noted).

<sup>2.</sup> Guaranteed by design. Not tested in production.

STBP120 Timing diagrams

# 7 Timing diagrams

Figure 6. Startup<sup>(1)</sup>



1.  $\overline{\text{EN}}$  input is low.

Figure 7. Overvoltage protection<sup>(1)</sup>



1.  $\overline{\mathsf{EN}}$  input is low.

Timing diagrams STBP120

Figure 8. Disable  $(\overline{EN} = high)^{(1)}$ 



1.  $\overline{\text{FLT}}$  output still indicates the  $V_{\text{IN}}$  status.

Figure 9.  $\overline{FLT}$  behavior in disable ( $\overline{EN}$  = high)



# 8 Typical application performance (STBP120DVDK6F)



 No load on the output. The "leakage" on the V<sub>OUT</sub> trace is a crosstalk caused mainly by the parasitic capacitances of the MOSFET switch.





Figure 12. Output turn-off time, toff

1.  $5 \Omega$  load on the output.



1.  $5 \Omega$  load on the output.



Figure 14. Disable time, t<sub>dis</sub>

- 1. No change in  $V_{O(\overline{FLT})}$  status during disable.
- 2.  $5 \Omega$  load on the output.



Figure 15. Startup to overvoltage and startup  $V_{O(\overline{FLT})}$  delay

1.  $5 \Omega$  load on the output.



Figure 16. Startup inrush current

Output load 5  $\Omega$  in parallel with C = 100  $\mu F,$  power supply cable inductance 1  $\mu H,$  power supply cable resistance 0.3  $\Omega$ 



Figure 17. **Output short-circuit** 

- 1. See also details on Figure 18.
- Power supply cable inductance 1  $\mu$ H, power supply cable resistance 0.3  $\Omega$



Figure 18. Output short-circuit detail

- Due to power supply cable impedance, during the output short-circuit the input voltage falls below the V<sub>UVLO</sub> threshold, resulting in turning off the power MOSFET and preventing any damage to the components.
- 2. Power supply cable inductance 1  $\mu\text{H},$  power supply cable resistance 0.3  $\Omega$

# 9 Typical thermal characteristics (STBP120DVDK6F)





Figure 20. I<sub>CC(STDBY)</sub> vs. temperature



Figure 21. I<sub>CC(UVLO)</sub> at 2.9 V vs. temperature



Figure 22. V<sub>OVLO</sub> vs. temperature



Figure 23. V<sub>UVLO</sub> vs. temperature



Figure 24. V<sub>OL(FLT)</sub> at 1 mA vs. temperature





Figure 25. R<sub>DS(on)</sub> at 1 A vs. temperature

#### Package mechanical data 10

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

D INDEX AREA Е

Figure 26. TDFN - 10-lead, 2.5 x 2.0 x 0.75 mm body, pitch 0.50 mm, package mechanical drawing



Table 6. TDFN – 10-lead, 2.5 x 2.0 x 0.75 mm body, pitch 0.50 mm, package mechanical data dimensions<sup>(1)</sup>

| Symbol   |      | (mm) |      |       | (inches) |       | Note |
|----------|------|------|------|-------|----------|-------|------|
|          | Min. | Nom. | Max. | Min.  | Nom.     | Max.  | Note |
| А        | 0.70 | 0.75 | 0.80 | 0.028 | 0.030    | 0.031 |      |
| A1       | 0.00 | 0.02 | 0.05 | 0.000 | 0.001    | 0.002 |      |
| b        | 0.18 | 0.25 | 0.30 | 0.007 | 0.010    | 0.012 |      |
| D<br>BSC |      | 2.50 |      |       | 0.098    |       |      |
| D2-1     | 0.53 | 0.68 | 0.78 | 0.021 | 0.027    | 0.031 |      |
| D2-2     | 0.93 | 1.08 | 1.18 | 0.037 | 0.043    | 0.046 |      |
| E<br>BSC |      | 2.00 |      |       | 0.079    |       |      |
| E2       | 0.75 | 0.90 | 1.00 | 0.030 | 0.035    | 0.039 |      |
| е        |      | 0.50 |      |       | 0.020    |       |      |
| L        | 0.20 | 0.30 | 0.40 | 0.008 | 0.012    | 0.016 |      |
| K        | 0.20 |      |      | 0.008 |          |       |      |
| N        |      | 10   |      |       | 10       |       | (2)  |

<sup>1.</sup> Controlling dimension: millimeters.

<sup>2.</sup> N is the total number of terminals.

# 11 Tape and reel specification

Figure 27. Tape and reel



Table 7. Carrier tape dimensions

| Tape<br>size | W            | D                  | E           | Ро          | P2          | F           |
|--------------|--------------|--------------------|-------------|-------------|-------------|-------------|
| 12           | 12.00 ± 0.30 | 1.50 +0.10 / -0.00 | 1.75 ± 0.10 | 4.00 ± 0.10 | 2.00 ± 0.10 | 5.50 ± 0.05 |

Table 8. Further tape and reel information

| Package code           | W  | Ao             | Во          | Ko             | P1          | Т              | Bulk Qty. | Reel<br>Diameter |
|------------------------|----|----------------|-------------|----------------|-------------|----------------|-----------|------------------|
| 2 x 2.5mm TDFN 10 lead | 12 | 2.30 ±<br>0.10 | 2.80 ± 0.10 | 1.10 ±<br>0.01 | 4.00 ± 0.10 | 0.30 ±<br>0.05 | 3000      | 13               |

40 mm min. acces hole at slot location

Full radius

Tape slot in core for tape start 25 mm min width

G measured at hub

Figure 28. Reel dimensions

Table 9. Reel dimensions

| Tape size | A max.        | B min. | С        | D min. | N min. | G              | T max. |
|-----------|---------------|--------|----------|--------|--------|----------------|--------|
| 12 mm     | 330 (13 inch) | 1.5    | 13 ± 0.2 | 20.2   | 60     | 12.4 + 2 / - 0 | 18.4   |

Figure 29. Tape trailer/leader



Figure 30. Pin 1 orientation



Note: 1 Drawings are not to scale.

2 All dimensions are in mm, unless otherwise noted.

**STBP120** Part numbering

#### Part numbering **12**

Table 10. Ordering information scheme



F = ECOPACK® package, tape and reel

Note:

Other overvoltage thresholds are offered. Minimum order quantities may apply. Contact local sales office for availability.

# 13 Package marking information

Table 11. Marking description

| Part number <sup>(1)</sup> | Overvoltage threshold (V) | Topside marking |
|----------------------------|---------------------------|-----------------|
| STBP120AVxxxx              | 5.375                     | P12A            |
| STBP120BVxxxx              | 5.50                      | P12B            |
| STBP120CVxxxx              | 5.90                      | P12C            |
| STBP120DVxxxx              | 6.02                      | P12D            |

Other overvoltage thresholds are offered. Minimum order quantities may apply. Contact local sales office for availability.

STBP120 Revision history

# 14 Revision history

Table 12. Document revision history

| Date         | Revision | Changes                                                                                                                                                                                                                                                                     |
|--------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20-Mar-2009  | 1        | Initial release.                                                                                                                                                                                                                                                            |
| 07-Apr-2009  | 2        | Updated Section 2, Section 3, Figure 5, t <sub>on</sub> and t <sub>start</sub> in Table 5 and shipping method in Table 10, added Section 8 and Section 9.                                                                                                                   |
| 29-Apr- 2009 | 3        | Updated the revision history table - removed the draft revisions.                                                                                                                                                                                                           |
| 01-Jun-2009  | 4        | Updated Features, Section 4.3, Table 2, Figure 5, Table 5, Figure 10, Figure 12, Figure 13, Figure 14, Figure 15, Figure 16, Figure 17, Figure 18, removed Figure 22, Figure 23, Figure 25, Figure 27, Figure 29, Figure 30, added Section 11: Tape and reel specification. |
| 25-Sep-2009  | 5        | Document reformatted, updated overvoltage threshold option C in <i>Table 5, Table 10</i> and <i>Table 11</i> .                                                                                                                                                              |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2009 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

36/36 Doc ID 15492 Rev 5



# AMEYA360 Components Supply Platform

### **Authorized Distribution Brand:**

























#### Website:

Welcome to visit www.ameya360.com

#### Contact Us:

#### Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

#### > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

#### Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com