

## iCE40 UltraLite™ Family Data Sheet

Preliminary DS1050 Version 1.0, January 2015





## iCE40 UltraLite Family Data Sheet Introduction

January 2015

**Preliminary Data Sheet DS1050** 

## **General Description**

iCE40 UltraLite family is an optimum logic, smallest footprint, low I/O count ultra-low power FPGA and sensor manager with instant on capability. It is designed for ultra-low power mobile applications, such as smartphones, tablets and hand-held devices. The iCE40 UltraLite family includes integrated blocks to interface with virtually all mobile sensors and application processors. The iCE40 UltraLite family also features two on-chip oscillators, 9.7 kHz and 48 MHz. The LFOSC (9.7 kHz) is ideal for low power function in always-on applications, while HFOSC (48 MHz) can be used for awaken activities.

The embedded RGB PWM IP, with the three 24 mA constant current RGB output on the iCE40 UltraLite provides all the necessary logic to directly drive the service LED, without the need of external MOSFET or buffer.

The 400 mA constant current IR driver output provides a direct interface to external LED for application such as IrDA functions. Users simply implement the modulation logic that meets their needs, and connect the IR driver directly to the LED, without the need of external MOSFET or buffer. The 100 mA Barcode Emulation driver output provides a direct interface for applications such as barcode scanning. The 100 mA and 400 mA drivers can also be combined to be used as 500 mA IR driver. In this case, they can no longer be separate 400 mA and 100mA drivers.

The iCE40 UltraLite family of devices are targeting for mobile applications to perform functions such as IrDA, Service LED, Barcode Emulation, GPIO Expander, SDIO Level Shift, and other custom functions.

The iCE40 UltraLite family features two device densities of 640 or 1K Look Up Tables (LUTs) of logic with program-mable I/Os that can be used as an interface port or general purpose I/O. It also has up to 56 Kbits of Block RAMs to work with user logic.

#### **Features**

#### **■** Flexible Logic Architecture

- Two devices with 640 or 1K LUTs
- Offered in 16-ball WLCSP package
- Offered in 36-ball BGA package

#### ■ Ultra-low Power Devices

- Advanced 40 nm ultra-low power process
- Typical 35 μA standby current which equals 42 uW standby power consumption

#### **■** Embedded and Distributed Memory

 Up to 56 Kbits sysMEM™ Embedded Block RAM

#### ■ Two Hardened Interfaces

- Two optional FIFO mode I<sup>2</sup>C interface up to 1 MHz
- Either master or slave

#### ■ Two On-Chip Oscillators

- Low Frequency Oscillator 9.7 kHz
- High Frequency Oscillator 48 MHz
- Hardened PWM circuit for RGB

## Hardened TX/RX Pulse Logic circuit for IR LED

#### ■ 24 mA Current Drive RGB LED Outputs

- Three drive outputs in each device
- User selectable sink current up to 24 mA

#### ■ 400 or 500 mA Current Drive IR LED Output

- One IR drive output in each device
- User selectable sink current up to 400 mA
- Can be combined with 100 mA Barcode driver to form 500 mA IR driver

#### ■ 100 mA Current Drive Barcode Emulator

- One barcode driver output in each device
- User selectable sink current up to 100 mA
- Can be combined with 400 mA IR driver to use as 500 mA IR driver

#### **■** Flexible On-Chip Clocking

- Eight low skew global signal resource, six can be directly driven from external pins
- One PLL with dynamic interface per device



#### **■** Flexible Device Configuration

- SRAM is configured through:
  - Standard SPI Interface
  - Internal Nonvolatile Configuration Memory (NVCM)

#### ■ Ultra-Small Form Factor

As small as 1.409 mm x 1.409 mm

## Applications

- Smartphones
- Tablets and Consumer Handheld Devices
- Handheld Industrial Devices
- Multi Sensor Management Applications
- IR remote, Barcode emulator
- · RGB light control

Table 1-1. iCE40 UltraLite Family Selection Guide

| Part Number                                 | iCE40UL-640 | iCE40UL-1K    |
|---------------------------------------------|-------------|---------------|
| Logic Cells (LUT + Flip-Flop)               | 640         | 1248          |
| EBR Memory Blocks                           | 14          | 14            |
| EBR Memory Bits                             | 56 k        | 56 k          |
| PLL Block <sup>1</sup>                      | 1           | 1             |
| Hardened I2C                                | 2           | 2             |
| Hardened IR TX/RX                           | 1           | 1             |
| Hardened RGB PWM IP                         | 1           | 1             |
| HF Oscillator (48 kHz)                      | 1           | 1             |
| LF Oscillator (9.7 kHz)                     | 1           | 1             |
| 24 mA LED Sink                              | 3           | 3             |
| 100 mA LED Sink                             | 1           | 1             |
| 400 mA LED Sink                             | 1           | 1             |
| Packages, ball pitch, dimension             | Programmal  | ole I/O Count |
| 16-ball WLCSP, 0.35 mm, 1.409 mm x 1.409 mm | 10          | 10            |
| 36-ball BGA, 0.40 mm, 2.5 mm x 2.5 mm       | 26          | 26            |

<sup>1.</sup> Only in 36-ball BGA package.

## Introduction

The iCE40 UltraLite devices are fabricated on a 40 nm CMOS low power process. The device architecture has several features such as user configurable Controllers and two oscillators.

The iCE40 UltraLite FPGAs are available in very small form factor packages, as small as 1.409 mm x 1.409 mm. The small form factor allows the device to easily fit into a lot of mobile applications. Table 1-1 shows the LUT densities, package and I/O pin count.

The iCE40 UltraLite devices offer I/O features such as programmable multiple value pull-up resistors. Pull-up features are controllable on a "per-pin" basis.

The iCE40 UltraLite devices also provide flexible, reliable and secure configuration from on-chip NVCM. These devices can also configure themselves from external SPI Flash, or be configured by an external master such as a CPU.

Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the iCE40 UltraLite family of devices. Popular logic synthesis tools provide synthesis library support for iCE40 UltraLite. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the iCE40 UltraLite device. These tools extract the timing from the routing and back-annotate it into the design for timing verification.



Lattice provides many pre-engineered IP (Intellectual Property) modules, including a number of reference designs, licensed free of charge, optimized for the iCE40 UltraLite FPGA family. Lattice also can provide fully verified bit-stream for some of the widely used target functions in mobile device applications, such as IR remote, barcode emulator, and RGB light control functions. Users can use these functions as offered by Lattice, or they can use the design to create their own unique required functions. For more information regarding Lattice's reference designs or fully-verified bitstreams, please contact your local Lattice representative.



## iCE40 UltraLite Family Data Sheet Architecture

January 2015 Preliminary Data Sheet DS1050

### **Architecture Overview**

The iCE40 UltraLite family architecture contains an array of Programmable Logic Blocks (PLB), two Oscillator Generators, two user configurable I<sup>2</sup>C controllers, and blocks of sysMEM™ Embedded Block RAM (EBR) surrounded by Programmable I/O (PIO). Figure 2-1shows the block diagram of the iCE40UL-1K device.

Figure 2-1. iCE40UL1K Device, Top View



The logic blocks, Programmable Logic Blocks (PLB) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each column has either logic blocks or EBR blocks. The PIO cells are located at the top and bottom of the device, arranged in banks. The PLB contains the building blocks for logic, arithmetic, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the iCE40 UltraLite family, there are three sysIO banks, one on top and two at the bottom. User can connect all  $V_{CCIO}$ s together, if all the I/Os are using the same voltage standard. Refer to the details in later sections of this document. The sysMEM EBRs are large 4 kbit, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO with user logic using PLBs.

The iCE40 UltraLite also includes two user I<sup>2</sup>C ports, two Oscillators, and high current LED sink.



#### **PLB Blocks**

The core of the iCE40 UltraLite device consists of Programmable Logic Blocks (PLB) which can be programmed to perform logic and arithmetic functions. Each PLB consists of eight interconnected Logic Cells (LC) as shown in Figure 2-2. Each LC contains one LUT and one register.

Figure 2-2. PLB Block Diagram



#### **Logic Cells**

Each Logic Cell includes three primary logic elements shown in Figure 2-2.

- A four-input Look-Up Table (LUT) builds any combinational logic function, of any complexity, requiring up to four inputs. Similarly, the LUT element behaves as a 16x1 Read-Only Memory (ROM). Combine and cascade multiple LUTs to create wider logic functions.
- A 'D'-style Flip-Flop (DFF), with an optional clock-enable and reset control input, builds sequential logic functions. Each DFF also connects to a global reset signal that is automatically asserted immediately following device configuration.
- Carry Logic boosts the logic efficiency and performance of arithmetic functions, including adders, subtracters, comparators, binary counters and some wide, cascaded logic functions.

Table 2-1. Logic Cell Signal Descriptions

| Function | Туре             | Signal Names           | Description                                                                                                          |
|----------|------------------|------------------------|----------------------------------------------------------------------------------------------------------------------|
| Input    | Data signal      | 10, 11, 12, 13         | Inputs to LUT                                                                                                        |
| Input    | Control signal   | Enable                 | Clock enable shared by all LCs in the PLB                                                                            |
| Input    | Control signal   | Set/Reset <sup>1</sup> | Asynchronous or synchronous local set/reset shared by all LCs in the PLB.                                            |
| Input    | Control signal   | Clock                  | Clock one of the eight Global Buffers, or from the general-purpose interconnects fabric shared by all LCs in the PLB |
| Input    | Inter-PLB signal | FCIN                   | Fast carry in                                                                                                        |
| Output   | Data signals     | 0                      | LUT or registered output                                                                                             |
| Output   | Inter-PFU signal | FCOUT                  | Fast carry out                                                                                                       |

<sup>1.</sup> If Set/Reset is not used, then the flip-flop is never set/reset, except when cleared immediately after configuration.



## Routing

There are many resources provided in the iCE40 UltraLite devices to route signals individually with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PLB connections are made with three different types of routing resources: Adjacent (spans two PLBs), x4 (spans five PLBs) and x12 (spans thirteen PLBs). The Adjacent, x4 and x12 connections provide fast and efficient connections in the diagonal, horizontal and vertical directions.

The design tool takes the output of the synthesis tool and places and routes the design.

#### **Clock/Control Distribution Network**

Each iCE40 UltraLite device has six global inputs, two pins on the top bank and four pins on the bottom bank

These global inputs can be used as high fanout nets, clock, reset or enable signals. The dedicated global pins are identified as Gxx and each drives one of the eight global buffers. The global buffers are identified as GBUF[7:0]. These six inputs may be used as general purpose I/O if they are not used to drive the clock nets.

Table 2-2 lists the connections between a specific global buffer and the inputs on a PLB. All global buffers optionally connect to the PLB CLK input. Any four of the eight global buffers can drive logic inputs to a PLB. Even-numbered global buffers optionally drive the Set/Reset input to a PLB. Similarly, odd-numbered buffers optionally drive the PLB clock-enable input. GBUF[7:6, 3:0] can connect directly to G[7:6, 3:0] pins respectively. GBUF4 and GBUF5 can connect to the two on-chip Oscillator Generators (GBUF4 connects to LFOSC, GBUF5 connects to HFOSC).

Table 2-2. Global Buffer (GBUF) Connections to Programmable Logic Blocks

| Global Buffer | LUT Inputs      | Clock | Clock Enable | Reset |
|---------------|-----------------|-------|--------------|-------|
| GBUF0         |                 | Yes   | Yes          |       |
| GBUF1         | -               | Yes   |              | Yes   |
| GBUF2         | _               | Yes   | Yes          |       |
| GBUF3         | Yes, any 4 of 8 | Yes   |              | Yes   |
| GBUF4         | GBUF Inputs     | Yes   | Yes          |       |
| GBUF5         |                 | Yes   |              | Yes   |
| GBUF6         |                 | Yes   | Yes          |       |
| GBUF7         |                 | Yes   |              | Yes   |

The maximum frequency for the global buffers are shown in the iCE40 UltraLite External Switching Characteristics tables later in this document.

#### Global Hi-Z Control

The global high-impedance control signal, GHIZ, connects to all I/O pins on the iCE40 UltraLite device. This GHIZ signal is automatically asserted throughout the configuration process, forcing all user I/O pins into their high-impedance state.

#### **Global Reset Control**

The global reset control signal connects to all PLB and PIO flip-flops on the iCE40 UltraLite device. The global reset signal is automatically asserted throughout the configuration process, forcing all flip-flops to their defined wake-up state. For PLB flip-flops, the wake-up state is always reset, regardless of the PLB flip-flop primitive used in the application.



## sysCLOCK Phase Locked Loops (PLLs) (sysCLOCK PLL is only supported in 36-ball BGA package)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The iCE40 UltraLite devices have one sysCLOCK PLL. REFERENCECLK is the reference frequency input to the PLL and its source can come from an external I/O pin, the internal Oscillator Generators from internal routing. EXTFEEDBACK is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The PLLOUT output has an output divider, thus allowing the PLL to generate different frequencies for each output. The output divider can have a value from 1 to 64 (in increments of 2X). The PLLOUT outputs can all be used to drive the iCE40 UltraLite global clock network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-3.

The timing of the device registers can be optimized by programming a phase shift into the PLLOUT output clock which will advance or delay the output clock with reference to the REFERENCECLK clock. This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the tLOCK parameter has been satisfied.

There is an additional feature in the iCE40 UltraLite PLL. There are 2 FPGA controlled inputs, SCLK and SDI, that allows the user logic to serially shift in data thru SDI, clocked by SCLK clock. The data shifted in would change the configuration settings of the PLL. This feature allows the PLL to be time multiplexed for different functions, with different clock rates. After the data is shifted in, user would simply pulse the RESET input of the PLL block, and the PLL will re-lock with the new settings. For more details, please refer to TN1251, iCE40 sysCLOCK PLL Design and Usage Guide.

Figure 2-3. PLL Diagram



Table 2-3 provides signal descriptions of the PLL block.



#### Table 2-3. PLL Signal Descriptions

| Signal Name       | Direction | Description                                                                                                                                                                                 |
|-------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFERENCECLK      | Input     | Input reference clock                                                                                                                                                                       |
| BYPASS            | Input     | The BYPASS control selects which clock signal connects to the PLL-OUT output.  0 = PLL generated signal  1 = REFERENCECLK                                                                   |
| EXTFEEDBACK       | Input     | External feedback input to PLL. Enabled when the FEEDBACK_PATH attribute is set to EXTERNAL.                                                                                                |
| DYNAMICDELAY[7:0] | Input     | Fine delay adjustment control inputs. Enabled when DELAY_ADJUSTMENT_MODE is set to DYNAMIC.                                                                                                 |
| LATCHINPUTVALUE   | Input     | When enabled, puts the PLL into low-power mode; PLL output is held static at the last input clock value. Set ENABLE ICEGATE_PORTA and PORTB to '1' to enable.                               |
| PLLOUTGLOBAL      | Output    | Output from the Phase-Locked Loop (PLL). Drives a global clock network on the FPGA. The port has optimal connections to global clock buffers GBUF4 and GBUF5.                               |
| PLLOUTCORE        | Output    | Output clock generated by the PLL, drives regular FPGA routing. The frequency generated on this output is the same as the frequency of the clock signal generated on the PLLOUTLGOBAL port. |
| LOCK              | Output    | When High, indicates that the PLL output is phase aligned or locked to the input reference clock.                                                                                           |
| RESET             | Input     | Active low reset.                                                                                                                                                                           |
| SCLK              | Input     | Input, Serial Clock used for re-programming PLL settings.                                                                                                                                   |
| SDI               | Input     | Input, Serial Data used for re-programming PLL settings.                                                                                                                                    |

## sysMEM Embedded Block RAM Memory

Larger iCE40 UltraLite device includes multiple high-speed synchronous sysMEM Embedded Block RAMs (EBRs), each 4 kbit in size. This memory can be used for a wide variety of purposes including data buffering, and FIFO.

## sysMEM Memory Block

The sysMEM block can implement single port, pseudo dual port, or FIFO memories with programmable logic resources. Each block can be used in a variety of depths and widths as shown in Table 2-4.



#### Table 2-4. sysMEM Block Configurations<sup>1</sup>

| Block RAM<br>Configuration                                           | Block RAM<br>Configuration<br>and Size | WADDR Port<br>Size (Bits) | WDATA Port<br>Size (Bits) | RADDR Port<br>Size (Bits) | RDATA Port<br>Size (Bits) | MASK Port<br>Size (Bits) |
|----------------------------------------------------------------------|----------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------|
| SB_RAM256x16<br>SB_RAM256x16NR<br>SB_RAM256x16NW<br>SB_RAM256x16NRNW | 256x16 (4K)                            | 8 [7:0]                   | 16 [15:0]                 | 8 [7:0]                   | 16 [15:0]                 | 16 [15:0]                |
| SB_RAM512x8<br>SB_RAM512x8NR<br>SB_RAM512x8NW<br>SB_RAM512x8NRNW     | 512x8 (4K)                             | 9 [8:0]                   | 8 [7:0]                   | 9 [8:0]                   | 8 [7:0]                   | No Mask Port             |
| SB_RAM1024x4<br>SB_RAM1024x4NR<br>SB_RAM1024x4NW<br>SB_RAM1024x4NRNW | 1024x4 (4K)                            | 10 [9:0]                  | 4 [3:0]                   | 10 [9:0]                  | 4 [3:0]                   | No Mask Port             |
| SB_RAM2048x2<br>SB_RAM2048x2NR<br>SB_RAM2048x2NW<br>SB_RAM2048x2NRNW | 2048x2 (4K)                            | 11 [10:0]                 | 2 [1:0]                   | 11 [10:0]                 | 2 [1:0]                   | No Mask Port             |

<sup>1.</sup> For iCE40 UltraLite EBR primitives with a negative-edged Read or Write clock, the base primitive name is appended with a 'N' and a 'R' or 'W' depending on the clock that is affected.



#### RAM Initialization and ROM Operation

If desired, the contents of the RAM can be pre-loaded during device configuration.

By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

#### **Memory Cascading**

Larger and deeper blocks of RAM can be created using multiple EBR sysMEM Blocks.

#### **RAM4k Block**

Figure 2-4 shows the 256x16 memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array.

Figure 2-4. sysMEM Memory Primitives



Table 2-5. EBR Signal Descriptions

| Signal Name | Direction | Description                                                                                |
|-------------|-----------|--------------------------------------------------------------------------------------------|
| WDATA[15:0] | Input     | Write Data input.                                                                          |
| MASK[15:0]  | Input     | Masks write operations for individual data bit-lines.  0 = write bit  1 = do not write bit |
| WADDR[7:0]  | Input     | Write Address input. Selects one of 256 possible RAM locations.                            |
| WE          | Input     | Write Enable input.                                                                        |
| WCLKE       | Input     | Write Clock Enable input.                                                                  |
| WCLK        | Input     | Write Clock input. Default rising-edge, but with falling-edge option.                      |
| RDATA[15:0] | Output    | Read Data output.                                                                          |
| RADDR[7:0]  | Input     | Read Address input. Selects one of 256 possible RAM locations.                             |
| RE          | Input     | Read Enable input.                                                                         |
| RCLKE       | Input     | Read Clock Enable input.                                                                   |
| RCLK        | Input     | Read Clock input. Default rising-edge, but with falling-edge option.                       |

For further information on the sysMEM EBR block, please refer to TN1250, Memory Usage Guide for iCE40 Devices.



## sysIO Buffer Banks

iCE40 UltraLite devices have up to three I/O banks with independent  $V_{CCIO}$  rails. Since Bank 0  $V_{CCIO}$  has been tied with Vpp\_2V5 in 16-WLCP package, Bank 0  $V_{CCIO}$  has to be 2.5 V or 3.3 V if NVCM is used. This limitation is for 16-WLCP package device only. Please refer to the Pin Information Summary table.

#### Programmable I/O (PIO)

The programmable logic associated with an I/O is called a PIO. The individual PIOs are connected to their respective sysIO buffers and pads. The PIOs are placed on the top and bottom of the devices.

Figure 2-5. I/O Bank and Programmable I/O Cell



The PIO contains three blocks: an input register block, output register block iCEGate<sup>™</sup> and tri-state register block. To save power, the optional iCEGate latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Note that the freeze signal is common to the bank. These blocks can operate in a variety of modes along with the necessary clock and selection logic.

## **Input Register Block**

The input register blocks for the PIOs on all edges contain registers that can be used to condition high-speed interface signals before they are passed to the device core.

#### **Output Register Block**

The output register block can optionally register signals from the core of the device before they are passed to the sysIO buffers.

Figure 2-6 shows the input/output register block for the PIOs.



Figure 2-6. iCE I/O Register Block Diagram



Table 2-6. PIO Signal List

| Pin Name          | I/O Type | Description                   |
|-------------------|----------|-------------------------------|
| OUTPUT_CLK        | Input    | Output register clock         |
| CLOCK_ENABLE      | Input    | Clock enable                  |
| INPUT_CLK         | Input    | Input register clock          |
| OUTPUT_ENABLE     | Input    | Output enable                 |
| D_OUT_0/1         | Input    | Data from the core            |
| D_IN_0/1          | Output   | Data to the core              |
| LATCH_INPUT_VALUE | Input    | Latches/holds the Input Value |

## sysIO Buffer

Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems with LVCMOS interfaces.



#### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCIO\_1}$  reach the level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics chapter of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. You must ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a device prior to configuration is tri-stated with a weak pull-up to  $V_{CCIO}$ . The I/O pins maintain the pre-configuration state until  $V_{CC}$  and  $V_{CCIO\_2}$  reach the defined levels. The I/Os take on the software user-configured settings only after  $V_{CC\_SPI}$  reaches the level and the device performs a proper download/configuration. Unused I/Os are automatically blocked and the pull-up termination is disabled.

#### **Supported Standards**

The iCE40 UltraLite sysIO buffer supports both single-ended and differential input standards. The buffer supports the LVCMOS 1.8, 2.5, and 3.3 V standards. The buffer has individually configurable options for bus maintenance (weak pull-up or none).

Table 2-7 and Table 2-8 show the I/O standards (together with their supply and reference voltages) supported by the iCE40 UltraLite devices.

## **Programmable Pull Up Resisters**

The iCE40 UltraLite sysIO buffer supports programmable pull up resistors on every I/O. The options are 3.3K Ohms, 6.8K Ohms, 10K Ohms or 100K Ohms (default). This is to support I2C interface. The user can also use it for other purposes.

#### **Differential Comparators**

The iCE40 UltraLite devices provide differential comparator on pairs of I/O pins. These comparators are useful in some mobile applications. Please refer to the Pin Information Summary section to locate the corresponding paired I/Os with differential comparators.

Table 2-7. Supported Input Standards

| Input Standard          | V <sub>CCIO</sub> (Typical) |       |       |
|-------------------------|-----------------------------|-------|-------|
| input Standard          | 3.3 V                       | 2.5 V | 1.8 V |
| Single-Ended Interfaces |                             |       |       |
| LVCMOS33                | Yes                         |       |       |
| LVCMOS25                |                             | Yes   |       |
| LVCMOS18 <sup>1</sup>   |                             |       | Yes   |

<sup>1.</sup> Not supported in bank 0 for 16-WLCP package.

Table 2-8. Supported Output Standards

| Output Standard         | V <sub>CCIO</sub> (Typical) |
|-------------------------|-----------------------------|
| Single-Ended Interfaces |                             |
| LVCMOS33                | 3.3 V                       |
| LVCMOS25                | 2.5 V                       |
| LVCMOS18 <sup>1</sup>   | 1.8 V                       |

Not supported in bank 0 for 16-WLCP package.



## **On-Chip Oscillator**

The iCE40 UltraLite devices feature two different frequency Oscillator. One is tailored for low-power operation that runs at low frequency (LFOSC). Both Oscillators are controlled with internally generated current.

The LFOSC runs at nominal frequency of 9.7 kHz. The high frequency oscillator (HFOSC) runs at a nominal frequency of 48 MHz, divisible to 24 MHz, 12 MHz, or 6 MHz. The LFOSC can be used to perform all always-on functions, with the lowest power possible. The HFOSC can be enabled when the always-on functions detect a condition that would need to wake up the system to perform higher frequency functions.

#### User I<sup>2</sup>C IP

The iCE40 UltraLite devices have two I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. The pins for the I<sup>2</sup>C interface are not pre-assigned. User can use any General Purpose I/O pins.

In each of the two cores, there are options to delay the either the input or the output, or both, by 50 ns nominal, using dedicated on-chip delay elements. This provides an easier interface with any external I<sup>2</sup>C components.

In optional FIFO mode, FIFOs are used for storing more than one byte of data for transmit and / or receive in order to efficiently support the I<sup>2</sup>C sensor applications

When the IP core is configured as master, it will be able to control other devices on the I<sup>2</sup>C bus through the preassigned pin interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an I<sup>2</sup>C Master. The I<sup>2</sup>C cores support the following functionality:

- Master and Slave operation
- · 7-bit and 10-bit addressing
- Multi-master arbitration support
- Clock stretching
- Up to 1 MHz data transfer speed
- · General Call support
- · Optionally delaying input or output data, or both
- · Optional FIFO mode
- Transmit FIFO size is 10 bits x 16 bytes, receive FIFO size is 10 bits x 32 bytes

For further information on the User I<sup>2</sup>C, please refer to TN1274, iCE40 SPI/I2C Hardened IP Usage Guide.

## **High Current Drive I/O Pins**

The iCE40 UltraLite family devices offer multiple high current drive outputs in each device in the family to allow the iCE40 UltraLite product to drive LED signals directly on mobile applications.

There are three outputs on each device that can sink up to 24 mA current. These outputs are open-drain outputs, and provides sinking current to an LED connecting to the positive supply. These three outputs are designed to drive the RBG LEDs, such as the service LED found in a lot of mobile devices. An embedded RGB PWM IP is also offered in the family. This RGB drive current is user programmable from 4 mA to 24 mA, in increments of 4 mA in full current mode or from 2 mA to 12 mA, in increments of 2 mA in half current mode. This output functions as General Purpose I/O with open-drain when the high current drive is not needed.

There is one output on each device that can sink up to 100 mA current. This output is open-drain, and provides sinking current to drive an external Barcode LED connecting to the positive supply. This Barcode drive current is user programmable from 16.6 mA to 100 mA in increments of 16.6 mA in full current mode or 8.3 mA to 50 mA in



increments of 8.3 mA in half current mode. This output functions as General Purpose I/O with open drain when the high current drive is not needed.

There is one output on each device that can sink up to 400 mA current. This output is open-drain, and provides sinking current to drive an external IR LED connecting to the positive supply. This IR drive current is user programmable from 50 mA to 400 mA in increments of 50 mA in full current mode or from 25mA to 200mA in increments of 25mA in half current mode. This output functions as General Purpose I/O with open-drain when the high current drive is not needed. This output pin can also bond together with the Barcode output to drive higher current for IR LED.

Table 2-9. Current Drive

|             | Full Current Mode                                        |                  | Half Current Mode                                   |                                                    |
|-------------|----------------------------------------------------------|------------------|-----------------------------------------------------|----------------------------------------------------|
|             | mA (VCCIO= 3.3 V)                                        | mA (VCCIO=2.5 V) | mA (VCCIO= 3.3 V)                                   | mA (VCCIO=2.5 V)                                   |
| RGB LED     | 0, 4, 8, 12, 16, 20, 24                                  | not allowed      | 0, 2, 4, 6, 8, 10, 12                               | 0, 2, 4, 6, 8, 10, 12                              |
| BARCODE LED | 0, 16.6, 33.3, 50, 66.6,<br>83.3, 100                    | not allowed      | 0, 8.3, 16.6, 25, 33.3,<br>41.6, 50                 | not allowed                                        |
| IR400 LED   | 0, 50, 100, 150, 200,<br>250, 300, 350, 400              | not allowed      | 0, 25, 50, 75, 100, 125,<br>150, 175, 200           | 0, 25, 50, 75, 100, 125,<br>150, 175, 200          |
| IR500 LED   | 0, 50, 100, 150, 200,<br>250, 300, 350, 400, 450,<br>500 | not allowed      | 0, 25, 50, 75, 100, 125,<br>150, 175, 200, 225, 250 | 0,25, 50, 75, 100, 125,<br>150, 175, 200, 225, 250 |

#### **Embedded PWM IP**

To provide an easier usage of the RGB high current drivers to drive RGB LED, a Pulse-Width Modulator IP can be embedded into the user design. This PWM IP provides the flexibility for user to dynamically change the settings on the ON-time duration, OFF-time duration, and ability to turn the LED lights on and off gradually with user set breath-on and breath-off time.

For additional information on the embedded PWM IP, please refer to TN1288, iCE40 LED Driver Usage Guide.

#### Embedded IR Transceiver IP

The IR Transceiver hard IP provides logic function to transmit and receive data through the Infrared LED data link. It takes the data residing inside the FPGA fabric to transmit with user specified frequency. In user enabled learning mode, it receives data from Infrared receiver and send the received data back to the FPGA fabric along with the measured receiving frequency.

For additional information on IR Transceiver IP, please see TN1288, iCE40 LED Driver Usage Guide.

### **Non-Volatile Configuration Memory**

All iCE40 UltraLite devices provide a Non-Volatile Configuration Memory (NVCM) block which can be used to configure the device.

For more information on the NVCM, please refer to TN1248, iCE40 Programming and Configuration.

#### **Power On Reset**

iCE40 UltraLite devices have power-on reset circuitry to monitor  $V_{CC}$ ,  $SPI_{CCIO1}$ , and  $V_{PP_{-2V5}}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors these voltage levels. It then triggers download from either the internal NVCM or the external Flash memory after reaching the power-up levels specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. All power supplies should be powered up during configuration. Before and during configuration, the I/Os are held in tri-state. I/Os are released to user functionality once the device has finished configuration.



## iCE40 UltraLite Programming and Configuration

This section describes the programming and configuration of the iCE40 UltraLite family.

## **Device Programming**

The NVCM memory can be programmed through the SPI port. The SPI port is located in Bank 1, using VCCIO\_1 power supply.

## **Device Configuration**

There are various ways to configure the Configuration RAM (CRAM), using SPI port, including:

- From a SPI Flash (Master SPI mode)
- System microprocessor to drive a Serial Slave SPI port (SSPI mode)

For more details on configuring the iCE40 UltraLite, please see TN1248, iCE40 Programming and Configuration.

## **Power Saving Options**

The iCE40 UltraLite devices feature iCEGate and PLL low power mode to allow users to meet the static and dynamic power requirements of their applications. Table 2-10 describes the function of these features.

Table 2-10. iCE40 UltraLite Power Saving Features Description

| Device Subsystem | Feature Description                                                                                                                                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IPLI             | When LATCHINPUTVALUE is enabled, puts the PLL into low-power mode; PLL output held static at last input clock value.                                                                                                            |
| iCEGate          | To save power, the optional iCEGate latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Registered inputs are effectively frozen by their associated clock or clock-enable control. |



## iCE40 UltraLite Family Data Sheet DC and Switching Characteristics

January 2015 Preliminary Data Sheet DS1050

## Absolute Maximum Ratings<sup>1, 2, 3</sup>

| Supply Voltage V <sub>CC</sub>          | to 1.42 V |
|-----------------------------------------|-----------|
| Output Supply Voltage V <sub>CCIO</sub> | to 3.60 V |
| NVCM Supply Voltage VPP_2V5—0.5 V       | to 3.60 V |
| PLL Supply Voltage VCCPLL0.5 V          | to 1.30 V |
| I/O Tri-state Voltage Applied           | to 3.60 V |
| Dedicated Input Voltage Applied         | to 3.60 V |
| Storage Temperature (Ambient)65 °C      | to 150 °C |
| Junction Temperature (T <sub>J</sub> )  | to 125 °C |

<sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

## Recommended Operating Conditions<sup>1</sup>

| Symbol                   | Parameter                                 |                                                                    |      | Max. | Units |
|--------------------------|-------------------------------------------|--------------------------------------------------------------------|------|------|-------|
| VCC <sup>1</sup>         | Core Supply                               | Voltage                                                            | 1.14 | 1.26 | V     |
|                          |                                           | Slave SPI Configuration                                            | 1.71 | 3.46 | V     |
| VDD 2V5                  | VPP_2V5 NVCM Programming and              | Master SPI Configuration                                           | 2.30 | 3.46 | V     |
| VPP_2V5                  | Operating Supply Voltage                  | Configuration from NVCM                                            | 2.30 | 3.46 | V     |
|                          |                                           | NVCM Programming                                                   | 2.30 | 3.00 | V     |
| VCCIO <sup>1, 2, 3</sup> | I/O Driver Supply Voltage                 | V <sub>CCIO_0</sub> , SPI_V <sub>CCIO1</sub> , V <sub>CCIO_2</sub> | 1.71 | 3.46 | V     |
| VCCPLL                   | PLL Supply '                              | Voltage                                                            | 1.14 | 1.26 | V     |
| t <sub>JCOM</sub>        | Junction Temperature Commercial Operation |                                                                    | 0    | 85   | °C    |
| t <sub>JIND</sub>        | Junction Temperature Industrial Operation |                                                                    | -40  | 100  | °C    |
| t <sub>PROG</sub>        | Junction Temperature N                    | VCM Programming                                                    | 10   | 30   | °C    |

<sup>1.</sup> Like power supplies must be tied together if they are at the same supply voltage and they meet the power up sequence requirement. Please refer to Power-up Sequence section.

## Power Supply Ramp Rates<sup>1, 2</sup>

| Symbol            | Parameter                                       | Min. | Max. | Units |
|-------------------|-------------------------------------------------|------|------|-------|
| t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.6  | 10   | V/ms  |

<sup>1.</sup> Assumes monotonic ramp rates.

<sup>2.</sup> Compliance with the Lattice Thermal Management document is required.

<sup>3.</sup> All voltages referenced to GND.

<sup>2.</sup> See recommended voltages by I/O standard in subsequent table.

<sup>3.</sup>  $V_{CCIO}$  pins of unused I/O banks should be connected to the  $V_{CC}$  power supply on boards.

<sup>2.</sup> Power up sequence must be followed. Please refer to Power-up Sequence section.



## **Power-up Sequence**

The power-up sequence for iCE40 UltraLite device is to first power up  $V_{CC}$  and  $V_{CCPLL}$  when it is applied (both are same voltage), followed by  $SPI_{CCIO_1}$ , then followed by  $V_{PP_2V_5}$ , with  $V_{CCIO_0}$  and  $V_{CCIO_2}$  (order between the two is not important) powered up last. In the 16-WLCSP package,  $V_{PP_2V_5}$  and  $V_{CCIO_0}$  are shared, power up sequence will be  $V_{PP_2V_5}/V_{CCIO_0}$  and followed with  $V_{CCIO_2}$  last. Each supply has to wait until the previous supplies in the sequence have all reached 0.5 V or higher. All supplies need to be powered up during configuration.

## Power-On-Reset Voltage Levels<sup>1</sup>

| Symbol                       | Parameter                                                                                                                | Min.                   | Max. | Units |   |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|---|
|                              | Device On Department on this maint (singuit magnitude)                                                                   | $V_{CC}$               | 0.6  | 1     | V |
| I VCC, OI I VCCIO1, VPP 2V5/ | SPI_V <sub>CCIO1</sub>                                                                                                   | 0.7                    | 1.6  | V     |   |
|                              | 1 CO, 5 - 1 COIO1, 1 FF_2V5/                                                                                             | V <sub>PP_2V5</sub>    | 0.7  | 1.6   | V |
| V <sub>PORDN</sub>           | Power-On-Reset ramp-down trip point (circuit monitoring V <sub>CC</sub> , SPI_V <sub>CCIO1</sub> , V <sub>PP 2V5</sub> ) | V <sub>CC</sub>        | +    | 0.85  | V |
|                              |                                                                                                                          | SPI_V <sub>CCIO1</sub> | ) –  | 1.6   | V |
|                              | ""                                                                                                                       | $V_{PP\_2V5}$          | _    | 1.6   | V |

<sup>1.</sup> These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

## **ESD Performance**

Please contact Lattice Semiconductor for additional information.

## **DC Electrical Characteristics**

#### **Over Recommended Operating Conditions**

| Symbol                                   | Parameter                                       | Condition                                                                                                                           | Min. | Тур. | Max.            | Units |
|------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|------|-----------------|-------|
| I <sub>IL,</sub> I <sub>IH</sub> 1, 3, 4 | Input or I/O Leakage                            | $0V < V_{IN} < V_{CCIO} + 0.2 V$                                                                                                    | _    |      | +/-10           | μΑ    |
| C <sub>1</sub>                           | I/O Capacitance <sup>2</sup>                    | $V_{CC O} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}$<br>$V_{CC} = \text{Typ.}, V_{ O} = 0 \text{ to } V_{CC O} + 0.2 \text{ V}$ | 1    | 6    |                 | pf    |
| C <sub>2</sub>                           | Global Input Buffer<br>Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}$<br>$V_{CC} = \text{Typ.}, V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | 1    | 6    |                 | pf    |
| C <sub>3</sub>                           | 24 mA LED I/O Capacitance                       | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}$<br>$V_{CC} = \text{Typ.}, V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | 1    | 20   |                 | pf    |
| C <sub>4</sub>                           | 400 mA LED I/O Capacitance                      | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}$<br>$V_{CC} = \text{Typ.}, V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | _    | 53   |                 | pf    |
| C <sub>5</sub>                           | 100 mA LED I/O Capacitance                      | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}$<br>$V_{CC} = \text{Typ.}, V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | _    | 20   |                 | pf    |
| $V_{HYST}$                               | Input Hysteresis                                | V <sub>CCIO</sub> = 1.8 V, 2.5 V, 3.3 V                                                                                             | 1    | 200  |                 | mV    |
|                                          | Interval DIO Dull                               | $V_{CCIO} = 1.8 \text{ V}, 0 = < V_{IN} < = 0.65 V_{CCIO}$                                                                          | -3   |      | <del>-</del> 31 | μΑ    |
|                                          | Internal PIO Pull-up<br>Current                 | $V_{CCIO} = 2.5 \text{ V}, 0 = < V_{IN} < = 0.65 V_{CCIO}$                                                                          | -8   | _    | <del>-</del> 72 | μΑ    |
|                                          |                                                 | $V_{CCIO} = 3.3 \text{ V}, 0 = < V_{IN} < = 0.65 \text{ V}_{CCIO}$                                                                  | -11  | _    | -128            | μΑ    |

<sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Internal pull-up resistors are disabled.

<sup>2.</sup>  $T_{.1}$  25°C, f = 1.0 MHz.

<sup>3.</sup> Please refer to V<sub>IL</sub> and V<sub>IH</sub> in the sysIO Single-Ended DC Electrical Characteristics table of this document.

<sup>4.</sup> Some products are clamped to a diode when  $V_{\mbox{\footnotesize{IN}}}$  is larger than  $V_{\mbox{\footnotesize{CCIO}}}$ .



## Supply Current 1, 2, 3, 4, 5

| Symbol                  | Parameter                                             | Typ. VCC = 1.2 V <sup>4</sup>                                          | Units |
|-------------------------|-------------------------------------------------------|------------------------------------------------------------------------|-------|
| I <sub>CCSTDBY</sub>    | Core Power Supply Static Current                      | 35                                                                     | μΑ    |
| I <sub>PP2V5STDBY</sub> | VCC_V2P5 Power Supply Static Current                  | 1                                                                      | μΑ    |
| I <sub>CCPLLSTDBY</sub> | PLL Power Supply Static Current                       | 1                                                                      | μΑ    |
| ICCIOSTDBY              | V <sub>CCIO</sub> Power Supply Static Current         | 1 at VCCIO equal or less<br>2.5 V; 5 at VCCIO equal<br>or less 3.465 V | μА    |
| I <sub>CCPEAK</sub>     | Core Power Supply Startup Peak Current                | 3.06                                                                   | mA    |
| I <sub>PP_2V5PEAK</sub> | V <sub>PP_2V5</sub> Power Supply Startup Peak Current | 2.15                                                                   | mA    |
| I <sub>CCPLLPEAK</sub>  | PLL Power Supply Startup Peak Current                 | 3.06 <sup>6</sup>                                                      | mA    |
| ICCIOPEAK               | V <sub>CCIO</sub> Power Supply Startup Peak Current   | 4.65 for config bank, 0.25 for regular IO bank                         | mA    |

Assumes programmed pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip PLL is off. For more detail with your specific design, use the Power Calculator tool. Power specified with master SPI configuration mode. Other modes may be up to 25% higher.

- 3. TJ = 25 °C, power supplies at nominal voltage.
- 4. Does not include pull-up.
- 5. Peak current is the in rush current highest current during power supply start up within the power supply ramp rate. See Power Supply Ramp Rates1, 2 section.
- 6. PLL power supply shared with Core Power supply.

## **Internal Pull-Up Resistor Specifications**

| Parameter             | Condition             | Spec |         |      | Units |  |
|-----------------------|-----------------------|------|---------|------|-------|--|
|                       |                       | Min  | Min Typ |      |       |  |
| Resistor_3.3K         | 1.71 < Vccio < 3.47 V | 2.64 | 3.3     | 3.96 | kOhm  |  |
| Resistor_6.8K         | 1.71 < Vccio < 3.47 V | 5.44 | 6.8     | 8.16 | kOhm  |  |
| Resistor_10K          | 1.71 < Vccio < 3.47 V | 8    | 10      | 12   | kOhm  |  |
|                       | 1.71 < Vccio < 1.89 V | _    | 100     | _    | kOhm  |  |
| Weak pull-up resistor | 2.38 < Vccio < 2.63 V | _    | 55      | _    | kOhm  |  |
|                       | 3.13 < Vccio < 3.47 V | _    | 40      | _    | kOhm  |  |

## User I2C Specifications<sup>1</sup>

| SN | SN Symbol Parameter |                     | STD Mode |     | FAST Mode |     | FAST Mode Plus |      |       |
|----|---------------------|---------------------|----------|-----|-----------|-----|----------------|------|-------|
|    |                     |                     | Min      | Max | Min       | Max | Min            | Max  | Units |
| 1  | fSCL                | SCL clock frequency |          | 100 |           | 400 |                | 1000 | kHz   |

<sup>1.</sup> Refer to the I2C specification for timing requirements.

<sup>2.</sup> Frequency = 0 MHz.



## **Internal Oscillators (HFOSC, LFOSC)**

| Parameter<br>Symbol   | Parameter Description                   | Min | Тур | Max | Units  |
|-----------------------|-----------------------------------------|-----|-----|-----|--------|
| f <sub>CLKHF</sub>    | HFOSC CLK clock frequency               |     | 48  |     | MHz    |
| f <sub>CLKLF</sub>    | LFOSC CLK clock frequency               |     | 9.7 |     | kHz    |
| DCH <sub>CLKHF</sub>  | HFOSC Duty Cycle (Clock High Period)    |     | 50  |     | %      |
| DCH <sub>CLKLF</sub>  | LFOSC Duty Cycle (Clock High Period)    |     | 50  |     | %      |
| t <sub>WAKEUP</sub>   | Delay OSC Enable to output enable delay |     | 100 |     | μs     |
| T <sub>SYNC_ON</sub>  | Oscillator output synchronizer delay    |     | 5   |     | Cycles |
| T <sub>SYNC_OFF</sub> | Oscillator output disable delay         |     | 5   |     | Cycles |

<sup>1.</sup> Glitchless enabling and disabling OSC clock outputs.

## sysIO Recommended Operating Conditions

|            | V <sub>CCIO</sub> (V) |      |      |  |  |
|------------|-----------------------|------|------|--|--|
| Standard   | Min.                  | Typ. | Max. |  |  |
| LVCMOS 3.3 | 3.14                  | 3.3  | 3.46 |  |  |
| LVCMOS 2.5 | 2.37                  | 2.5  | 2.62 |  |  |
| LVCMOS 1.8 | 1.71                  | 1.8  | 1.89 |  |  |

## sysIO Single-Ended DC Electrical Characteristics

| Input/             | V <sub>IL</sub> |                       | \                     | V <sub>IH</sub> <sup>1</sup> |                             | .,                          |                              |                              |               |     |                         |     |      |
|--------------------|-----------------|-----------------------|-----------------------|------------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------|---------------|-----|-------------------------|-----|------|
| Output<br>Standard | Min. (V)        | Max. (V)              | Min. (V)              | Max. (V)                     | V <sub>OL</sub> Max.<br>(V) | V <sub>OH</sub> Min.<br>(V) | I <sub>OL</sub> Max.<br>(mA) | I <sub>OH</sub> Max.<br>(mA) |               |     |                         |     |      |
| LVCMOS 3.3         | -0.3            | 0.8                   | 2.0                   | 2.0 V <sub>CCIO</sub> + 0.2V | 0.4                         | V <sub>CCIO</sub> - 0.4     | 8                            | -8                           |               |     |                         |     |      |
| LV CIVICO 3.3      | -0.5            | 0.0                   | 2.0                   | 2.0                          | VCCIO 1                     | 2.0                         | 2.0                          | 2.0                          | VCCIO 1 0.2 V | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 |
| LVCMOS 2.5         | -0.3            | 0.7                   | 1.7                   | V <sub>CCIO</sub> + 0.2V     | 0.4                         | V <sub>CCIO</sub> - 0.4     | 6                            | -6                           |               |     |                         |     |      |
| LV CIVIOS 2.5      | -0.5            | 0.7                   |                       | VCCIO + 0.2 V                | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1                          | -0.1                         |               |     |                         |     |      |
| LVCMOS 1.8         | -0.3            | 0.35\/                | 0.651/ 1/ 1.0.21/     | 0.4                          | V <sub>CCIO</sub> - 0.4     | 4                           | -4                           |                              |               |     |                         |     |      |
| LV CIVICS 1.8      | -0.5            | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.2V     | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1                          | -0.1                         |               |     |                         |     |      |

<sup>1.</sup> Some products are clamped to a diode when  $V_{IN}$  is larger than  $V_{CCIO.}$ 

## **Differential Comparator Electrical Characteristics**

| Parameter<br>Symbol               | Parameter Description        | Test<br>Conditions       | Min. | Тур.                 | Max. | Units |
|-----------------------------------|------------------------------|--------------------------|------|----------------------|------|-------|
| V <sub>INP</sub> V <sub>INM</sub> | Input Voltage                | $V_{\rm CCIO}^{1} = 2.5$ | 0    | _                    | 2.5  | V     |
| $V_{THD}$                         | Differential Input Threshold |                          | 250  | 350                  | 450  | mV    |
| V <sub>CM</sub>                   | Input Common Mode Voltage    | $V_{\rm CCIO}^1 = 2.5$   |      | V <sub>CCIO</sub> /2 |      | V     |
| I <sub>IN</sub>                   | Input Current                | Power on                 | _    | _                    | ±10  | μΑ    |

<sup>1.</sup> Typical



## **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.

## Maximum sysIO Buffer Performance<sup>1</sup>

| I/O Standard                    | Max. Speed | Units |  |  |  |  |  |  |
|---------------------------------|------------|-------|--|--|--|--|--|--|
| Inputs                          |            |       |  |  |  |  |  |  |
| LVCMOS33                        | 250        | MHz   |  |  |  |  |  |  |
| LVCMOS25                        | 250        | MHz   |  |  |  |  |  |  |
| LVCMOS18                        | 250        | MHz   |  |  |  |  |  |  |
| LED I/O used as GPIO open drain | 50         | MHz   |  |  |  |  |  |  |
| Outputs                         |            |       |  |  |  |  |  |  |
| LVCMOS33                        | 250        | MHz   |  |  |  |  |  |  |
| LVCMOS25                        | 250        | MHz   |  |  |  |  |  |  |
| LVCMOS18                        | 155        | MHz   |  |  |  |  |  |  |
| LED I/O used as GPIO open drain | 15         | MHz   |  |  |  |  |  |  |

<sup>1.</sup> Measured with a toggling pattern

## iCE40 UltraLite External Switching Characteristics

## **Over Recommended Operating Conditions**

| Parameter              | Description                                       | Device      | Min  | Max | Units |
|------------------------|---------------------------------------------------|-------------|------|-----|-------|
| Global Clocks          |                                                   |             | •    | •   | •     |
| f <sub>MAX_GBUF</sub>  | Frequency for Global Buffer Clock network         | All devices |      | 185 | MHz   |
| t <sub>W_GBUF</sub>    | Clock Pulse Width for Global Buffer               | All devices | 2    | _   | ns    |
| t <sub>SKEW_GBUF</sub> | Global Buffer Clock Skew Within a Device          | All devices | _    | 500 | ps    |
| Pin-LUT-Pin Propag     | ation Delay                                       |             |      |     |       |
| t <sub>PD</sub>        | Best case propagation delay through one LUT logic | All devices | _    | 9.0 | ns    |
| General I/O Pin Para   | ameters (Using Global Buffer Clock withou         | t PLL)1     | •    | •   | •     |
| t <sub>SKEW_IO</sub>   | Data bus skew across a bank of IOs                | All devices |      | 410 | ps    |
| t <sub>CO</sub>        | Clock to Output - PIO Output Register             | All devices | _    | 9.0 | ns    |
| t <sub>SU</sub>        | Clock to Data Setup - PIO Input Register          | All devices | -0.5 | _   | ns    |
| t <sub>H</sub>         | Clock to Data Hold - PIO Input Register           | All devices | 5.55 | _   | ns    |
| General I/O Pin Par    | ameters (Using Global Buffer Clock with Pl        | LL)         | •    | •   | •     |
| t <sub>COPLL</sub>     | Clock to Output - PIO Output Register             | All Devices |      | 2.9 | ns    |
| t <sub>SUPLL</sub>     | Clock to Data Setup - PIO Input Register          | All Devices | 7.9  | _   | ns    |
| t <sub>HPLL</sub>      | Clock to Data Hold - PIO Input Register           | All Devices | -0.6 | _   | ns    |

<sup>1.</sup> All the data is from the worst case condition 100 C,1.14 V except tsu parameter, tsu is from the worst case condition -40 C/1.26 V.



## sysCLOCK PLL Timing

### **Over Recommended Operating Conditions**

| Parameter                           | Descriptions                                      | Conditions                  | Min. | Max.  | Units         |
|-------------------------------------|---------------------------------------------------|-----------------------------|------|-------|---------------|
| f <sub>IN</sub>                     | Input Clock Frequency (REFERENCECLK, EXTFEEDBACK) |                             | 10   | 133   | MHz           |
| f <sub>OUT</sub>                    | Output Clock Frequency (PLLOUT)                   |                             | 16   | 275   | MHz           |
| f <sub>VCO</sub>                    | PLL VCO Frequency                                 |                             | 533  | 1066  | MHz           |
| f <sub>PFD</sub>                    | Phase Detector Input Frequency                    |                             | 10   | 133   | MHz           |
| AC Characterist                     | tics                                              |                             |      |       |               |
| t <sub>DT</sub>                     | Output Clock Duty Cycle                           |                             | 40   | 60    | %             |
| t <sub>PH</sub>                     | Output Phase Accuracy                             |                             | - 7  | +/-12 | deg           |
|                                     | Output Clask Pariod litter                        | f <sub>OUT</sub> <= 100 MHz |      | 450   | ps p-p        |
|                                     | Output Clock Period Jitter                        | f <sub>OUT</sub> > 100 MHz  |      | 0.05  | UIPP          |
| 1.5.6                               | Output Clask Cyala to availa litter               | f <sub>OUT</sub> <= 100 MHz | 77-  | 750   | ps p-p        |
| t <sub>OPJIT</sub> 1, 5, 6          | Output Clock Cycle-to-cycle Jitter                | f <sub>OUT</sub> > 100 MHz  | _    | 0.10  | UIPP          |
|                                     | Output Clask Phase litter                         | f <sub>PFD</sub> <= 25 MHz  | _    | 275   | ps p-p        |
|                                     | Output Clock Phase Jitter                         | f <sub>PFD</sub> > 25 MHz   | _    | 0.05  | UIPP          |
| t <sub>W</sub>                      | Output Clock Pulse Width                          | At 90% or 10%               | 1.33 | _     | ns            |
| t <sub>LOCK</sub> <sup>2, 3</sup>   | PLL Lock-in Time                                  |                             | _    | 50    | μs            |
| t <sub>UNLOCK</sub>                 | PLL Unlock Time                                   |                             | _    | 50    | ns            |
| <b>.</b> 4                          | Input Clark Pariod litter                         | f <sub>PFD</sub> ≥ 20 MHz   | _    | 1000  | ps p-p        |
| t <sub>IPJIT</sub> <sup>4</sup>     | Input Clock Period Jitter                         | f <sub>PFD</sub> < 20 MHz   | _    | 0.02  | UIPP          |
| t <sub>STABLE</sub> <sup>3</sup>    | LATCHINPUTVALUE LOW to PLL Stable                 |                             | _    | 500   | ns            |
| t <sub>STABLE_PW</sub> <sup>3</sup> | LATCHINPUTVALUE Pulse Width                       |                             | 100  | _     | ns            |
| t <sub>RST</sub>                    | RESET Pulse Width                                 |                             | 10   | _     | ns            |
| t <sub>RSTREC</sub>                 | RESET Recovery Time                               |                             | 10   | _     | μs            |
| t <sub>DYNAMIC_WD</sub>             | DYNAMICDELAY Pulse Width                          |                             | 100  |       | VCO<br>Cycles |

<sup>1.</sup> Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.

## SPI Master or NVCM Configuration Time<sup>1, 2</sup>

| Symbol  | Parameter                         | Conditions                            | Max. | Units |
|---------|-----------------------------------|---------------------------------------|------|-------|
|         |                                   | All devices - Low Frequency (Default) | 53   | ms    |
| tCONFIG | POR/CRESET_B to Device I/O Active | All devices - Medium frequency        | 25   | ms    |
|         |                                   | All devices - High frequency          | 13   | ms    |

<sup>1.</sup> Assumes sysMEM Block is initialized to an all zero pattern if they are used.

<sup>2.</sup> Output clock is valid after t<sub>LOCK</sub> for PLL reset and dynamic delay adjustment.

<sup>3.</sup> At minimum f<sub>PFD</sub>. As the f<sub>PFD</sub> increases the time will decrease to approximately 60% the value listed.

<sup>4.</sup> Maximum limit to prevent PLL unlock from occurring. Does not imply the PLL will operate within the output specifications listed in this table.

<sup>5.</sup> The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise.

<sup>2.</sup> The NVCM download time is measured with a fast ramp rate starting from the maximum voltage of POR trip point.



## sysCONFIG Port Timing Specifications

| Symbol                | Parameter                                                                                                                                                                                        | Conditions                    | Min. | Тур. | Max. | Units           |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|------|------|-----------------|
| All Configurat        | tion Modes                                                                                                                                                                                       | 1                             |      |      | l.   |                 |
| t <sub>CRESET_B</sub> | Minimum CRESET_B LOW pulse width required to restart configuration, from falling edge to rising edge                                                                                             |                               | 200  | _    | _    | ns              |
| t <sub>DONE_IO</sub>  | Number of configuration clock cycles after CDONE goes HIGH before the PIO pins are activated                                                                                                     |                               | 49   | _    |      | Clock<br>Cycles |
| Slave SPI             |                                                                                                                                                                                                  |                               |      |      |      |                 |
| <sup>t</sup> CR_SCK   | Minimum time from a rising edge on CRESET_B until the first SPI WRITE operation, first SPI_XCK clock. During this time, the iCE40 UltraLite device is clearing its internal configuration memory |                               | 1200 |      |      | μѕ              |
| 4                     | OOLK starts for success                                                                                                                                                                          | Write                         | . 1  |      | 25   | MHz             |
| f <sub>MAX</sub>      | CCLK clock frequency                                                                                                                                                                             | Read <sup>1</sup>             | -    | 15   | _    | MHz             |
| t <sub>CCLKH</sub>    | CCLK clock pulsewidth HIGH                                                                                                                                                                       |                               | 20   | _    | _    | ns              |
| t <sub>CCLKL</sub>    | CCLK clock pulsewidth LOW                                                                                                                                                                        |                               | 20   | _    | _    | ns              |
| t <sub>STSU</sub>     | CCLK setup time                                                                                                                                                                                  |                               | 12   | _    | _    | ns              |
| t <sub>STH</sub>      | CCLK hold time                                                                                                                                                                                   |                               | 12   | _    | _    | ns              |
| t <sub>STCO</sub>     | CCLK falling edge to valid output                                                                                                                                                                |                               | 13   | _    | _    | ns              |
| Master SPI            |                                                                                                                                                                                                  |                               |      |      | •    |                 |
|                       |                                                                                                                                                                                                  | Low Frequency<br>(Default)    | 7.0  | 12.0 | 17.0 | MHz             |
| f <sub>MCLK</sub>     | MCLK clock frequency                                                                                                                                                                             | Medium Frequency <sup>2</sup> | 21.0 | 33.0 | 45.0 | MHz             |
|                       |                                                                                                                                                                                                  | High Frequency <sup>2</sup>   | 33.0 | 53.0 | 71.0 | MHz             |
| t <sub>MCLK</sub>     | CRESET_B HIGH to first MCLK edge                                                                                                                                                                 |                               | 1200 | _    | _    | μs              |
| t <sub>MTSU</sub>     | MCLK setup time                                                                                                                                                                                  |                               | 6.16 | _    | _    | ns              |
| t <sub>MTH</sub>      | MCLK hold time                                                                                                                                                                                   |                               | 1    | _    | _    | ns              |

<sup>1.</sup> Supported with 1.2 V Vcc and at 25 C.

<sup>2.</sup> Extended range fMAX Write operations support up to 53 MHz with 1.2 V VCC and at 25 C.



## High Current LED, IR LED and Barcode LED Drives<sup>1</sup>

| Symbol                         | Parameter                                                                                        | VC              | CIO = 3. | 3 V   | VCCIO = 2.5 V  |                |       |
|--------------------------------|--------------------------------------------------------------------------------------------------|-----------------|----------|-------|----------------|----------------|-------|
|                                |                                                                                                  | Min.            | Max.     | Units | Min.           | Max.           | Units |
| RGB_ACCURACY_FULL              | RGB LED0, LED1, LED2 Sink Current Accuracy to selected current @ V <sub>PAD</sub> = 0.5 ~ 2.5 V  | -10             | +10      | %     | -10            | +10            | %     |
| RGB_ACCURACY_HALF              | RGB LED0, LED1, LED2 Sink Current Accuracy to selected current @ V <sub>PAD</sub> = 0.35 ~ 2.5 V | -12             | +12      | %     | -12            | +12            | %     |
| IRGB_MATCH                     | RGB LED0, LED1, LED2 Sink Current Matching among the 3 outputs @ V <sub>PAD</sub> = 0.35 ~ 2.5 V | <del>-</del> 5  | +5       | %     | -5             | +5             | %     |
| IR_ACCURACY_FULL               | IR LED Sink Current Accuracy to selected current @ V <sub>PAD</sub> = 0.8 V ~ 2 V                | <del>-</del> 10 | +10      | %     | not<br>allowed | not<br>allowed | %     |
| I <sub>IR_</sub> ACCURACY_HALF | IR LED Sink Current Accuracy to selected current @ V <sub>PAD</sub> = 0.55 V ~ 2 V               | -12             | +12      | %     | -12            | +12            | %     |
| BARCODE_ACCURACY_FULL          | BARCODE LED Sink Current<br>Accuracy to selected current @<br>V <sub>PAD</sub> =<br>0.8 V ~ 2 V  | -10             | +10      | %     | not<br>allowed | not<br>allowed | %     |
| BARCODE_ACCURACY_HALF          | BARCODE LED Sink Current<br>Accuracy to selected current @<br>V <sub>PAD</sub> =<br>0.55 V ~ 2 V | <b>–12</b>      | +12      | %     | not<br>allowed | not<br>allowed | %     |

<sup>1.</sup> Refer to Table 2-9 for valid current settings.

## **RGB LED Timing Specification**

| SN | Symbol                   | Parameter                                                      | Min | TYP   | Max | Units |
|----|--------------------------|----------------------------------------------------------------|-----|-------|-----|-------|
| 1  |                          | Frequency of the PWM output for color LED; When $FR_{250} = 0$ |     | 125   |     | Hz    |
| 2  |                          | Frequency of the PWM output for color LED; When $FR_{250} = 1$ |     | 250   |     | Hz    |
| 3  | T <sub>HIGH_X</sub>      | PWM High percentage for color LED.                             | 0   |       | 99  | %     |
| 4  | T <sub>HIGH_STEP_X</sub> | PWM High percentage incremental step.                          | _   | 1/256 |     | %     |

## **IR Transceiver IP Timing Specification**

| SN | Symbol                          | Parameter                    | Min | TYP   | Max | Units |
|----|---------------------------------|------------------------------|-----|-------|-----|-------|
| 1  | F <sub>IR_OUT</sub>             | Frequency of the IR output   | 25  |       | 120 | kHz   |
| 2  | F <sub>IR_IN</sub>              | Frequency of the IR input    | 25  |       | 120 | kHz   |
| 3  | T <sub>HIGH</sub> (DUTY1/3 = 0) | Duty Cycle when DUTY1/3 = 0. |     | 50    |     | %     |
| 4  | T <sub>HIGH</sub> (DUTY1/3 = 1) | Duty Cycle when DUTY1/3 = 1. |     | 33.33 |     | %     |



## **Switching Test Conditions**

Figure 3-1 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-1.

Figure 3-1. Output Test Load, LVCMOS Standards



Table 3-1. Test Fixture Required Components, Non-Terminated Interfaces

| Test Condition                   | R <sub>1</sub> | CL   | Timing Reference                  | V <sub>T</sub>  |
|----------------------------------|----------------|------|-----------------------------------|-----------------|
|                                  |                |      | LVCMOS 3.3 = 1.5 V                | _               |
| LVCMOS settings (L -> H, H -> L) | ∞ (            | 0 pF | LVCMOS 2.5 = V <sub>CCIO</sub> /2 | _               |
|                                  |                |      | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _               |
| LVCMOS 3.3 (Z -> H)              |                |      | 1.5 V                             | V <sub>OL</sub> |
| LVCMOS 3.3 (Z -> L)              |                |      | 1.5 V                             | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)            | 188            | 0 pF | V <sub>CCIO</sub> /2              | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)            | 100            | Орі  | V <sub>CCIO</sub> /2              | V <sub>OH</sub> |
| LVCMOS (H -> Z)                  |                |      | V <sub>OH</sub> - 0.15 V          | V <sub>OL</sub> |
| LVCMOS (L -> Z)                  |                |      | V <sub>OL</sub> - 0.15 V          | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



## iCE40 UltraLite Family Data Sheet Pinout Information

January 2015 Preliminary Data Sheet DS1050

## **Signal Descriptions**

| Signal Name                                                        |           | Function      | I/O    | Description                                                                                                                                                                                                                        |
|--------------------------------------------------------------------|-----------|---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Supplies                                                     |           |               |        |                                                                                                                                                                                                                                    |
| V <sub>CC</sub>                                                    |           | Power         |        | Core Power Supply                                                                                                                                                                                                                  |
| V <sub>CCIO_0</sub> , SPI_V <sub>CCIO1</sub> , V <sub>CCIO_2</sub> |           | Power         | _      | Power for I/Os in Bank 0, 1, and 2. $V_{CCIO0}$ is tied with $V_{PP\_2V5}$ and $V_{CCIO2}$ is tied with $SPI\_V_{CCIO1}$ in 16 WLCS package.                                                                                       |
| V <sub>PP_2V5</sub>                                                |           | Power         |        | Power for NVCM programming and operations                                                                                                                                                                                          |
| V <sub>CCPLL</sub>                                                 |           | Power         | _      | Power for PLL                                                                                                                                                                                                                      |
| GND                                                                |           | GROUND        | _      | Ground                                                                                                                                                                                                                             |
| GND_LED                                                            |           | GROUND        | _      | Ground for LED drivers. Should connect to GND on board                                                                                                                                                                             |
| Configuration                                                      |           | Function      | 1/0    | Description                                                                                                                                                                                                                        |
| Primary                                                            | Secondary | Function      | 1/0    | Description                                                                                                                                                                                                                        |
| CRESETB                                                            | _         | Configuration |        | Configuration Reset, active LOW. Include a weak internal pull-up resistor to V <sub>CCIO_2</sub> . Or actively driven externally or connect an 10K-Ohm pull-up to V <sub>CCIO_2</sub> .                                            |
| PIOB_8a                                                            | CDONE     | Configuration | 1/0    | Configuration Done. Includes a weak pull-up resistor to V <sub>CCIO_2</sub> . In 16 WLCS CDONE shared with PIOB_8a.                                                                                                                |
|                                                                    |           | General I/O   | I/O    | In user mode, after configuration, this pin can be programmed as general I/O in user function                                                                                                                                      |
| PIOB_11b                                                           | CDONE     | Configuration | I/O    | Configuration Done. Includes a weak pull-up resistor to V <sub>CCIO_2</sub> . In 36 BGA package CDONE shared with PIOB_11b.                                                                                                        |
|                                                                    |           | General I/O   | I/O    | In user mode, after configuration, this pin can be programmed as general I/O in user function.                                                                                                                                     |
| Config SPI                                                         |           | Function      | 1/0    | Description                                                                                                                                                                                                                        |
| Primary                                                            | Secondary | ranotion      | .,,    | Bescription                                                                                                                                                                                                                        |
| PIOB_16a                                                           | SPI_SCK   | Configuration | I/O    | This pin is shared with device configuration. During configuration: In Master SPI mode, this pint outputs the clock to external SPI memory. In Slave SPI mode, this pin inputs the clock from external processor.                  |
| Q-Y                                                                |           | General I/O   | I/O    | In user mode, after configuration, this pin can be programmed as general I/O in user function                                                                                                                                      |
| PIOB_14a                                                           | SPI_SO    | Configuration | Output | This pin is shared with device configuration. During configuration: In Master SPI mode, this pint outputs the command data to external SPI memory. In Slave SPI mode, this pin connects to the MISO pin of the external processor. |
|                                                                    |           | General I/O   | I/O    | In user mode, after configuration, this pin can be programmed as general I/O in user function                                                                                                                                      |



**Pinout Information** 

iCE40 UltraLite Family Data Sheet



| PIOB_15b       | SPI_SI    | Configuration | Input                | This pin is shared with device configuration. During configuration: In Master SPI mode, this pint receives data from external SPI memory. In Slave SPI mode, this pin connects to the MOSI pin of the external processor. |
|----------------|-----------|---------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |           | General I/O   | I/O                  | In user mode, after configuration, this pin can be programmed as general I/O in user function                                                                                                                             |
| PIOB_17b       | SPI_CSN   | Configuration | I/O                  | This pin is shared with device configuration. During configuration: In Master SPI mode, this pint outputs to the external SPI memory. In Slave SPI mode, this pin inputs CSN from the external processor.                 |
|                |           | General I/O   | I/O                  | In user mode, after configuration, this pin can be programmed as general I/O in user function                                                                                                                             |
| Global Signals | •         | F             | 1/0                  | Daniel III.                                                                                                                                                                                                               |
| Primary        | Secondary | Function      | I/O                  | Description                                                                                                                                                                                                               |
| PIOT_22b       | G0        | General I/O   | I/O                  | In user mode, after configuration, this pin can be programmed as general I/O in user function                                                                                                                             |
|                |           | Global        | Input                | Global input used for high fanout, or clock/reset net. The G0 pin drives the GBUF0 global buffer                                                                                                                          |
| PIOT_21a       | G1        | General I/O   | I/O                  | In user mode, after configuration, this pin can be programmed as general I/O in user function                                                                                                                             |
|                |           | Global        | Input                | Global input used for high fanout, or clock/reset net. The G1 pin drives the GBUF1 global buffer                                                                                                                          |
| PIOB_13b       | G3        | General I/O   | 1/0                  | In user mode, after configuration, this pin can be programmed as general I/O in user function                                                                                                                             |
|                |           | Global        | Input                | Global input used for high fanout, or clock/reset net. The G3 pin drives the GBUF3 global buffer                                                                                                                          |
| PIOB_8a        | G4        | General I/O   | I/O                  | In user mode, after configuration, this pin can be programmed as general I/O in user function                                                                                                                             |
|                |           | Global        | Input                | Global input used for high fanout, or clock/reset net. The G4 pin drives the GBUF4 global buffer                                                                                                                          |
| PIOB_7b        | G5        | General I/O   | I/O                  | In user mode, after configuration, this pin can be programmed as general I/O in user function                                                                                                                             |
|                |           | Global        | Input                | Global input used for high fanout, or clock/reset net. The G5 pin drives the GBUF5 global buffer                                                                                                                          |
| PIOB_3b        | G6        | General I/O   | I/O                  | In user mode, after configuration, this pin can be programmed as general I/O in user function                                                                                                                             |
|                |           | Global        | Input                | Global input used for high fanout, or clock/reset net. The G6 pin drives the GBUF6 global buffer                                                                                                                          |
| LED Signals    |           | Function      | I/O                  | Description                                                                                                                                                                                                               |
| RGB0           |           | General I/O   | Open-Drain<br>I/O    | In user mode, with user's choice, this pin can be programmed as open drain I/O in user function                                                                                                                           |
|                |           | LED           | Open-Drain<br>Output | In user mode, with user's choice, this pin can be programmed as open drain 24mA output to drive external LED                                                                                                              |
| RGB1           |           | General I/O   | Open-Drain<br>I/O    | In user mode, with user's choice, this pin can be programmed as open drain I/O in user function                                                                                                                           |
|                |           | LED           | Open-Drain<br>Output | In user mode, with user's choice, this pin can be programmed as open drain 24mA output to drive external LED                                                                                                              |



## Pinout Information iCE40 UltraLite Family Data Sheet

|         | •           | 1                    |                                                                                                                        |
|---------|-------------|----------------------|------------------------------------------------------------------------------------------------------------------------|
| RGB2    | General I/O | Open-Drain<br>I/O    | In user mode, with user's choice, this pin can be programmed as open drain I/O in user function                        |
|         | LED         | Open-Drain<br>Output | In user mode, with user's choice, this pin can be programmed as open drain 24mA output to drive external LED           |
| IRLED   | General I/O | Open-Drain<br>I/O    | In user mode, with user's choice, this pin can be programmed as open drain I/O in user function                        |
|         | LED         | Open-Drain<br>Output | In user mode, with user's choice, this pin can be programmed as open drain 400 mA output to drive external LED         |
| BARCODE | General I/O | Open-Drain<br>I/O    | In user mode, with user's choice, this pin can be programmed as open drain I/O in user function                        |
|         | LED         | Open-Drain<br>Output | In user mode, with user's choice, this pin can be programmed as open drain 100 mA output to drive external LED         |
| PIOT_xx | General I/O | I/O                  | In user mode, with user's choice, this pin can be programmed as I/O in user function in the top (xx = I/O location)    |
| PIOB_xx | General I/O | I/O                  | In user mode, with user's choice, this pin can be programmed as I/O in user function in the bottom (xx = I/O location) |



## **Pin Information Summary**

| Din Type                   |        | iCE40 | UL1K   | iCE40UL640 |        |  |
|----------------------------|--------|-------|--------|------------|--------|--|
| Pin Type                   |        | SWG16 | 36 BGA | SWG16      | 36 BGA |  |
| General Purpose I/O Per    | Bank 0 | 5     | 12     | 5          | 12     |  |
| Bank                       | Bank 1 | 4     | 4      | 4          | 4      |  |
|                            | Bank 2 | 1     | 10     | 1          | 10     |  |
| Total General Purpose I/Os |        | 10    | 26     | 10         | 26     |  |
| VCC                        |        | 1     | 1      | 1          | 1      |  |
| VCCIO                      | Bank 0 | 0     | 1      | 0          | 1      |  |
|                            | Bank 1 | 0     | 1      | 0          | 1      |  |
|                            | Bank 2 | 1     | 1      | 1          | 1      |  |
| VCCPLL                     |        | 0     | 1      | 0          | 1      |  |
| VCPP_2V5                   |        | 1     | 1      | 1          | 1      |  |
| CRESET_B                   |        | 1     | 1      | 1          | 1      |  |
| CDONE                      |        | 0     | 0      | 0          | 0      |  |
| GND                        |        | 1     | 2      | 1          | 2      |  |
| GND_LED                    |        | 1     | 1      | 1          | 1      |  |
| Total Balls                |        | 16    | 36     | 16         | 36     |  |



## iCE40 UltraLite Family Data Sheet Ordering Information

January 2015 Preliminary Data Sheet DS1050

## iCE40 UltraLite Part Number Description



All parts are shipped in tape-and-reel.

## **Ordering Part Numbers**

### Industrial

| Part Number         | LUTs | Supply Voltage | Package            | Pins | Temp. |
|---------------------|------|----------------|--------------------|------|-------|
| ICE40UL1K-SWG16ITR  | 1248 | 1.2            | Halogen-Free WLCSP | 16   | IND   |
| ICE40UL1K-CM36AITR  | 1248 | 1.2            | 36-Ball BGA        | 36   | IND   |
| ICE40UL640-SWG16ITR | 640  | 1.2            | Halogen-Free WLCSP | 16   | IND   |
| ICE40UL640-CM36AITR | 640  | 1.2            | 36-Ball BGA        | 36   | IND   |



## iCE40 UltraLite Family Data Sheet Supplemental Information

January 2015

**Preliminary Data Sheet DS1050** 

### For Further Information

A variety of technical notes for the iCE40 UltraLite family are available on the Lattice web site.

- TN1248, iCE40 Programming and Configuration
- TN1274, iCE40 I2C and SPI Hardened IP Usage Guide
- TN1276, Advanced iCE40 I2C and SPI Hardened IP Usage Guide
- TN1250, Memory Usage Guide for iCE40 Devices
- TN1251, iCE40 sysCLOCK PLL Design and Usage Guide
- TN1288, iCE40 LED Driver Usage Guide
- iCE40 UltraLite Pinout Files
- iCE40 UltraLite Pin Migration Files
- Thermal Management document
- · Lattice design tools
- Schematic Symbols



## iCE40 UltraLite Family Data Sheet Revision History

January 2015 Preliminary Data Sheet DS1050

| Date         | Version | Section | Change Summary   |  |
|--------------|---------|---------|------------------|--|
| January 2015 | 1.0     | All     | Initial release. |  |

# AMEYA360 Components Supply Platform

## **Authorized Distribution Brand:**

























## Website:

Welcome to visit www.ameya360.com

## Contact Us:

## > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

## > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

## Customer Service :

Email service@ameya360.com

## Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com