

## L6391

## High voltage high and low-side driver

#### Datasheet - production data



### Features

- High voltage rail up to 600 V
- dV/dt immunity ± 50 V/nsec in full temperature range
- Driver current capability:
  - 290 mA source
  - 430 mA sink
- Switching times 75/35 nsec rise/fall with 1 nF load
- 3.3 V, 5 V TTL/CMOS inputs with hysteresis
- Integrated bootstrap diode
- Comparator for fault protections
- Smart shutdown function
- Adjustable deadtime
- Interlocking function
- · Compact and simplified layout
- Bill of material reduction
- Effective fault protection
- Flexible, easy and fast design

### Table 1. Device summary

| Order code            | Package | Packaging     |
|-----------------------|---------|---------------|
| L6391N <sup>(1)</sup> | DIP-14  | Tube          |
| L6391D                | SO-14   | Tube          |
| L6391DTR              | SO-14   | Tape and reel |

1. Package option for evaluation only, not available for production.

### Applications

- Motor driver for home appliances, factory automation, industrial drives and fans
- HID ballasts, power supply units

### Description

The L6391 is a high voltage device manufactured with the BCD<sup>™</sup> "OFF-LINE" technology. It is a single-chip half-bridge gate driver for N-channel power MOSFET or IGBT.

The high-side (floating) section is designed to stand a voltage rail up to 600 V. The logic inputs are CMOS/TTL compatible down to 3.3 V for easy interfacing microcontroller/DSP.

An integrated comparator is available for protections against overcurrent, overtemperature, etc.

## Contents

| 1  | Block diagram                                   |  |  |  |  |  |  |
|----|-------------------------------------------------|--|--|--|--|--|--|
| 2  | Pin connection                                  |  |  |  |  |  |  |
| 3  | Truth table                                     |  |  |  |  |  |  |
| 4  | Electrical data                                 |  |  |  |  |  |  |
|    | 4.1 Absolute maximum ratings                    |  |  |  |  |  |  |
|    | 4.2 Thermal data                                |  |  |  |  |  |  |
|    | 4.3 Recommended operating conditions 7          |  |  |  |  |  |  |
| 5  | Electrical characteristics                      |  |  |  |  |  |  |
|    | 5.1 AC operation                                |  |  |  |  |  |  |
|    | 5.2 DC operation                                |  |  |  |  |  |  |
| 6  | Waveform definitions                            |  |  |  |  |  |  |
| 7  | Smart shutdown function 13                      |  |  |  |  |  |  |
| 8  | Typical application diagram 16                  |  |  |  |  |  |  |
| 9  | Bootstrap driver                                |  |  |  |  |  |  |
|    | 9.1 C <sub>BOOT</sub> selection and charging 17 |  |  |  |  |  |  |
| 10 | Package mechanical data 19                      |  |  |  |  |  |  |
| 11 | Revision history                                |  |  |  |  |  |  |





## 1 Block diagram



Figure 1. Block diagram



## 2 Pin connection



| Pin<br>number | Pin name             | Туре | Function                                                       |  |  |
|---------------|----------------------|------|----------------------------------------------------------------|--|--|
| 1             | LIN                  | I    | Low-side driver logic input (active low)                       |  |  |
| 2             | SD/OD <sup>(1)</sup> | I/O  | Shutdown logic input (active low)/open-drain comparator output |  |  |
| 3             | HIN                  | Ι    | High-side driver logic input (active high)                     |  |  |
| 4             | VCC                  | Р    | Lower section supply voltage                                   |  |  |
| 5             | DT                   | I    | Deadtime setting                                               |  |  |
| 6             | NC                   |      | Not connected                                                  |  |  |
| 7             | GND                  | Р    | Ground                                                         |  |  |
| 8             | CP-                  | Ι    | Comparator negative input                                      |  |  |
| 9             | CP+                  | Ι    | Comparator positive input                                      |  |  |
| 10            | LVG <sup>(1)</sup>   | 0    | Low-side driver output                                         |  |  |
| 11            | NC                   |      | Not connected                                                  |  |  |
| 12            | OUT                  | Р    | High-side (floating) common voltage                            |  |  |
| 13            | HVG <sup>(1)</sup>   | 0    | High-side driver output                                        |  |  |
| 14            | BOOT                 | Р    | Bootstrapped supply voltage                                    |  |  |

#### Table 2. Pin description

 The circuit guarantees less than 1 V on the LVG and HVG pins (@ I<sub>sink</sub> = 10 mA), with V<sub>CC</sub> > 3 V. This allows omitting the "bleeder" resistor connected between the gate and the source of the external MOSFET normally used to hold the pin low; the gate driver assures low impedance also in SD condition.



## 3 Truth table

|    | Т     | able 3. Truth table | е       |     |  |  |
|----|-------|---------------------|---------|-----|--|--|
|    | Input |                     |         | put |  |  |
| SD | LIN   | HIN                 | LVG HVG |     |  |  |
| L  | Х     | Х                   | L       | L   |  |  |
| Н  | Н     | L                   | L       | L   |  |  |
| Н  | L     | Н                   | L       | L   |  |  |
| Н  | L     | L                   | Н       | L   |  |  |
| Н  | Н     | Н                   | L       | Н   |  |  |

Note: X: don't care



## 4 Electrical data

## 4.1 Absolute maximum ratings

| Symbol                 | Parameter                            | Va                     | Value                   |        |  |  |
|------------------------|--------------------------------------|------------------------|-------------------------|--------|--|--|
| Symbol                 | Parameter                            | Min.                   | Max.                    | – Unit |  |  |
| V <sub>cc</sub>        | Supply voltage                       | -0.3                   | 21                      | V      |  |  |
| V <sub>out</sub>       | Output voltage                       | V <sub>boot</sub> - 21 | V <sub>boot</sub> + 0.3 | V      |  |  |
| V <sub>boot</sub>      | Bootstrap voltage                    | -0.3                   | 620                     | V      |  |  |
| V <sub>hvg</sub>       | High-side gate output voltage        | V <sub>out</sub> - 0.3 | V <sub>boot</sub> + 0.3 | V      |  |  |
| V <sub>lvg</sub>       | Low-side gate output voltage         | -0.3                   | V <sub>cc</sub> + 0.3   | V      |  |  |
| V <sub>cp-</sub>       | Comparator negative input voltage    | -0.3                   | V <sub>cc</sub> + 0.3   | V      |  |  |
| V <sub>cp+</sub>       | Comparator positive input voltage    | -0.3                   | V <sub>cc</sub> + 0.3   | V      |  |  |
| Vi                     | Logic input voltage                  | -0.3                   | 15                      | V      |  |  |
| V <sub>OD</sub>        | Open-drain voltage                   | -0.3                   | 15                      | V      |  |  |
| dv <sub>out</sub> / dt | Allowed output slew rate             |                        | 50                      | V/ns   |  |  |
| P <sub>tot</sub>       | Total power dissipation (TA = 25 °C) |                        | 800                     | mW     |  |  |
| TJ                     | Junction temperature                 |                        | 150                     | °C     |  |  |
| T <sub>stg</sub>       | Storage temperature                  | -50                    | 150                     | °C     |  |  |
| ESD                    | HBM (human body model)               |                        | 2                       | kV     |  |  |

#### Table 4. Absolute maximum ratings

### 4.2 Thermal data

#### Table 5. Thermal data

| Symbol              | Parameter                              | SO-14 | DIP-14 | Unit |
|---------------------|----------------------------------------|-------|--------|------|
| R <sub>th(JA)</sub> | Thermal resistance junction-to-ambient | 165   | 100    | °C/W |

## 4.3 Recommended operating conditions

| Symbol                         | Pin   | Parameter                            | Test conditions                    | Min.               | Max.           | Unit |
|--------------------------------|-------|--------------------------------------|------------------------------------|--------------------|----------------|------|
| V <sub>cc</sub>                | 4     | Supply voltage                       |                                    | 12.5               | 20             | V    |
| V <sub>BO</sub> <sup>(1)</sup> | 14-12 | Floating supply voltage              |                                    | 12.4               | 20             | V    |
| V <sub>out</sub>               | 12    | DC output voltage                    |                                    | - 9 <sup>(2)</sup> | 580            | V    |
| V <sub>CP-</sub>               | 8     | Comparator negative<br>input voltage | V <sub>CP+</sub> [2.5 V]           |                    | $V_{CC}^{(3)}$ | V    |
| V <sub>CP+</sub>               | 9     | Comparator positive<br>input voltage | V <sub>CP-</sub> [2.5 V]           |                    | $V_{CC}^{(3)}$ | V    |
| f <sub>sw</sub>                |       | Switching frequency                  | HVG, LVG load $C_L = 1 \text{ nF}$ |                    | 800            | kHz  |
| TJ                             |       | Junction temperature                 |                                    | -40                | 125            | °C   |

1.  $V_{BO} = V_{boot} - V_{out}$ .

2. LVG off.  $V_{cc}$  = 12.5 V. Logic is operational if  $V_{boot}$  > 5 V.

3. At least one of the comparator's inputs must be lower than 2.5 V to guarantee proper operation.



## 5 Electrical characteristics

## 5.1 AC operation

### Table 7. AC operation electrical characteristics (V<sub>CC</sub> = 15 V; T<sub>J</sub> = +25 $^{\circ}$ C)

| Symbol           | Pin            | Parameter                                                                      | Test conditions                                                               | Min. | Тур. | Max. | Unit |
|------------------|----------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|------|------|------|
| t <sub>on</sub>  | 1 vs 10        | High/low-side driver turn-on<br>propagation delay                              | $V_{out} = 0 V$                                                               | 50   | 125  | 200  | ns   |
| t <sub>off</sub> | 3 vs 13        | High/low-side driver turn-off propagation delay                                | $V_{boot} = Vcc$<br>$C_L = 1 nF$<br>$V_i = 0 to 3.3 V$                        | 50   | 125  | 200  | ns   |
| t <sub>sd</sub>  | 2 vs<br>10, 13 | Shutdown to high/low-side driver propagation delay                             | see Figure 3                                                                  | 50   | 125  | 200  | ns   |
| t <sub>isd</sub> |                | Comparator triggering to<br>high/low-side driver turn-off<br>propagation delay | Measured applying a voltage step from 0<br>V to 3.3 V to pin CP+; CP- = 0.5 V |      | 200  | 250  | ns   |
| МТ               |                | Delay matching, HS and LS turn-on/off                                          |                                                                               |      |      | 30   | ns   |
|                  |                |                                                                                | $R_{DT} = 0 \Omega, C_L = 1 nF$                                               | 0.1  | 0.18 | 0.25 | μs   |
| DT               | 5              | Deadtime setting range                                                         | $R_{DT} = 37 \text{ k}\Omega, C_{L} = 1 \text{ nF}, C_{DT} = 100 \text{ nF}$  | 0.48 | 0.6  | 0.72 | μs   |
|                  | 5              | see Figure 4                                                                   | $R_{DT} = 136 \text{ k}\Omega, C_{L} = 1 \text{ nF}, C_{DT} = 100 \text{ nF}$ | 1.35 | 1.6  | 1.85 | μs   |
|                  |                |                                                                                | $R_{DT}$ = 260 kΩ, $C_{L}$ = 1 nF, $C_{DT}$ = 100 nF                          | 2.6  | 3.0  | 3.4  | μs   |
|                  |                |                                                                                | R <sub>DT</sub> = 0 Ω, C <sub>L</sub> = 1 nF                                  |      |      | 80   | ns   |
| MDT              |                | Matching deadtime <sup>(1)</sup>                                               | $R_{DT} = 37 \text{ k}\Omega, C_{L} = 1 \text{ nF}, C_{DT} = 100 \text{ nF}$  |      |      | 120  | ns   |
| NIDT             |                |                                                                                | $R_{DT}$ = 136 kΩ, $C_{L}$ = 1 nF, $C_{DT}$ = 100 nF                          |      |      | 250  | ns   |
|                  |                |                                                                                | $R_{DT} = 260 \text{ k}\Omega, C_{L} = 1 \text{ nF}, C_{DT} = 100 \text{ nF}$ |      |      | 400  | ns   |
| t <sub>r</sub>   | 10,13          | Rise time                                                                      | C <sub>L</sub> = 1 nF                                                         |      | 75   | 120  | ns   |
| t <sub>f</sub>   | 10,13          | Fall time                                                                      | C <sub>L</sub> = 1 nF                                                         |      | 35   | 70   | ns   |

1. MDT =  $| DT_{LH} - DT_{HL} |$  (see *Figure 5*).











## 5.2 DC operation

| Table 8. DC operation electrical characteristics ( $V_{CC}$ = 15 V; $T_J$ = + 25 °C) |          |                                                |                                                                                                                                                                                                                                                               |      |      |      |      |
|--------------------------------------------------------------------------------------|----------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol                                                                               | Pin      | Parameter                                      | Test conditions                                                                                                                                                                                                                                               | Min. | Тур. | Max. | Unit |
| V <sub>cc_hys</sub>                                                                  |          | V <sub>cc</sub> UV hysteresis                  |                                                                                                                                                                                                                                                               | 1.2  | 1.5  | 1.8  | V    |
| $V_{cc_{thON}}$                                                                      |          | V <sub>cc</sub> UV turn-ON threshold           |                                                                                                                                                                                                                                                               | 11.5 | 12   | 12.5 | V    |
| $V_{cc_{thOFF}}$                                                                     |          | V <sub>cc</sub> UV turn-OFF threshold          |                                                                                                                                                                                                                                                               | 10   | 10.5 | 11   | V    |
| I <sub>qccu</sub>                                                                    | 4        | Undervoltage quiescent supply current          | $\begin{split} \frac{V_{cc}}{SD} &= 9.5 \text{ V} \\ \overline{SD} &= 5 \text{ V}; \overline{\text{LIN}} = 5 \text{ V}; \\ \text{HIN} &= \text{GND}; \\ \text{R}_{\text{DT}} &= 0 \Omega; \\ \text{CP+} &= \text{GND}; \text{ CP-} = 5 \text{ V} \end{split}$ |      | 100  | 150  | μΑ   |
| I <sub>qcc</sub>                                                                     | -        | Quiescent current                              | $\begin{split} \frac{V_{cc}}{SD} &= 15 \text{ V} \\ \hline SD &= 5 \text{ V}; \text{ LIN} = 5 \text{ V}; \\ \text{HIN} &= \text{GND}; \\ \text{R}_{\text{DT}} &= 0 \Omega; \\ \text{CP+} &= \text{GND}; \text{ CP-} = 5 \text{ V} \end{split}$                |      | 500  | 1000 | μΑ   |
| Bootstrapp                                                                           | ed sup   | oly voltage section <sup>(1)</sup>             |                                                                                                                                                                                                                                                               |      |      |      |      |
| V <sub>BO_hys</sub>                                                                  |          | V <sub>BO</sub> UV hysteresis                  |                                                                                                                                                                                                                                                               | 1.2  | 1.5  | 1.8  | V    |
| $V_{BO\_thON}$                                                                       |          | V <sub>BO</sub> UV turn-ON threshold           |                                                                                                                                                                                                                                                               | 10.6 | 11.5 | 12.4 | V    |
| $V_{\text{BO}\_\text{thOFF}}$                                                        |          | V <sub>BO</sub> UV turn-OFF threshold          |                                                                                                                                                                                                                                                               | 9.1  | 10   | 10.9 | V    |
| I <sub>QBOU</sub>                                                                    | 14-12    | Undervoltage V <sub>BO</sub> quiescent current | $V_{BO} = 9 V$<br>$\overline{SD} = 5 V; \overline{LIN} \text{ and}$<br>HIN = 5 V;<br>$R_{DT} = 0 \Omega;$<br>CP+ = GND; CP- = 5 V                                                                                                                             |      | 70   | 110  | μA   |
| I <sub>QBO</sub>                                                                     |          | V <sub>BO</sub> quiescent current              | $V_{BO} = 15 V$ $\overline{SD} = 5 V; \overline{LIN} \text{ and}$ $HIN = 5 V;$ $R_{DT} = 0 \Omega;$ $CP+ = GND; CP- = 5 V$                                                                                                                                    |      | 200  | 240  | μΑ   |
| I <sub>LK</sub>                                                                      |          | High voltage leakage current                   | $V_{hvg} = V_{out} = V_{boot} = 600 V$                                                                                                                                                                                                                        |      |      | 10   | μA   |
| R <sub>DS(on)</sub>                                                                  |          | Bootstrap driver on resistance <sup>(2)</sup>  | LVG ON                                                                                                                                                                                                                                                        |      | 120  |      | W    |
| Driving buf                                                                          | fer sect | ion                                            |                                                                                                                                                                                                                                                               |      |      |      |      |
| I <sub>so</sub>                                                                      | 10 10    | High/low-side source short-<br>circuit current | $V_{IN} = V_{ih} (t_p < 10 \ \mu s)$                                                                                                                                                                                                                          | 200  | 290  |      | mA   |
| I <sub>si</sub>                                                                      | 10, 13   | High/low-side sink short-<br>circuit current   | $V_{IN} = V_{iI} (t_p < 10 \ \mu s)$                                                                                                                                                                                                                          | 250  | 430  |      | mA   |

Table 8. DC operation electrical characteristics ( $V_{CC}$  = 15 V; T<sub>J</sub> = + 25 °C)



| Table 8. DC operation electrical characteristics ( $V_{CC}$ = 15 V; $T_J$ = + 25 °C) (continued) |              |                                     |                                             |      |      |      |      |  |
|--------------------------------------------------------------------------------------------------|--------------|-------------------------------------|---------------------------------------------|------|------|------|------|--|
| Symbol                                                                                           | Pin          | Parameter                           | Test conditions                             | Min. | Тур. | Max. | Unit |  |
| Logic inpu                                                                                       | Logic inputs |                                     |                                             |      |      |      |      |  |
| V <sub>il</sub>                                                                                  |              | Low level logic threshold           |                                             | 0.8  |      | 1.1  | V    |  |
| V <sub>ih</sub>                                                                                  | 1, 2, 3      | High level logic threshold voltage  |                                             | 1.9  |      | 2.25 | V    |  |
| V <sub>il_S</sub>                                                                                | 1, 3         | Single input voltage                | LIN and HIN connected together and floating |      |      | 0.8  | V    |  |
| I <sub>HINh</sub>                                                                                | - 3          | HIN logic "1" input bias<br>current | HIN = 15 V                                  | 110  | 175  | 260  | μA   |  |
| I <sub>HINI</sub>                                                                                | 5            | HIN logic "0" input bias<br>current | HIN = 0 V                                   |      |      | 1    | μA   |  |
| I <sub>LINI</sub>                                                                                | 1            | LIN logic "0" input bias current    | LIN = 0 V                                   | 3    | 6    | 20   | μA   |  |
| I <sub>LINh</sub>                                                                                |              | LIN logic "1" input bias current    | <u>LIN</u> = 15 V                           |      |      | 1    | μA   |  |
| I <sub>SDh</sub>                                                                                 | 2            | SD logic "1" input bias current     | <u>SD</u> = 15 V                            | 10   | 40   | 100  | μA   |  |
| I <sub>SDI</sub>                                                                                 |              | SD logic "0" input bias current     | $\overline{SD} = 0 V$                       |      |      | 1    | μA   |  |

Table 8. DC operation electrical characteristics ( $V_{CC} = 15 V$ ;  $T_J = +25 °C$ ) (continued)

1.  $V_{BO} = V_{boot} - V_{out}$ .

2.  $R_{DS(on)}$  is tested in the following way:  $R_{DS(on)} = [(V_{CC} - V_{CBOOT1}) - (V_{CC} - V_{CBOOT2})] / [I_1(V_{CC}, V_{CBOOT1}) - I_2(V_{CC}, V_{CBOOT2})]$ where  $I_1$  is pin 14 current when  $V_{CBOOT} = V_{CBOOT1}, I_2$  when  $V_{CBOOT} = V_{CBOOT2}$ .

| Table 9. Sense comparator ( $V_{CC} = 15 \text{ V}, I_J = +25 \text{ °C}$ ) |      |                                     |                                                                                                                                                                                          |      |      |      |      |
|-----------------------------------------------------------------------------|------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol                                                                      | Pin  | Parameter                           | Test conditions                                                                                                                                                                          | Min. | Тур. | Max. | Unit |
| V <sub>io</sub>                                                             | 8, 9 | Input offset voltage                |                                                                                                                                                                                          | -15  |      | 15   | mV   |
| I <sub>ib</sub>                                                             | 8, 9 | Input bias current                  | $V_{CP+} = 1 V, V_{CP-} = 0.5 V$                                                                                                                                                         |      |      | 1    | μA   |
| V <sub>ol</sub>                                                             | 2    | Open-drain low level output voltage | $I_{od} = -3 \text{ mA } V_{CP} + = 1 \text{ V};$<br>$V_{CP} - = 0.5 \text{ V};$                                                                                                         |      |      | 0.5  | V    |
| t <sub>d_comp</sub>                                                         |      | Comparator delay                    | $\label{eq:pull} \begin{split} & \frac{R_{pull}}{SD/OD} \text{ pin; } V_{CP} \text{ - } = 0.5 \text{ V;} \\ & \text{voltage step on CP+ } = 0 \text{ to} \\ & 3.3 \text{ V} \end{split}$ |      | 90   | 130  | ns   |
| SR                                                                          | 2    | Slew rate                           | $C_L = 180 \text{ pF}; \text{ R}_{pu} = 5 \text{ k}\Omega$                                                                                                                               |      | 60   |      | V/µs |

Table 9. Sense comparator<sup>(1)</sup> ( $V_{CC} = 15 \text{ V}, T_J = +25 \text{ °C}$ )

1. Comparator is disabled when  $V_{cc}$  is in UVLO condition.



## 6 Waveform definitions



Figure 5. Deadtime and interlocking waveform definitions



## 7 Smart shutdown function

The L6391 integrates a comparator committed to the fault sensing function. Both comparator's inputs are available on pins 8 and 9. For example, applying a voltage reference to CP- and connecting the CP+ to an external shunt resistor, a simple overcurrent detection function can be implemented.

The output signal of the comparator is fed to an integrated MOSFET with the open-drain output available on pin 2, shared with the SD input. When the comparator triggers, the device is set in shutdown state and both its outputs are set to low level leaving the half-bridge in tri-state.



Figure 6. Smart shutdown timing waveforms



In common overcurrent protection architectures, the comparator output is usually connected to the SD input and an RC network is connected to this SD/OD line in order to provide a monostable circuit, which implements a protection time following the fault condition. Differently from the common fault detection systems, the L6391 smart shutdown architecture allows immediate turn-off of the output gate driver in case of fault, by minimizing the propagation delay between the fault detection event and the current output switch-off. In fact the time delay between the fault and the output turn-off is no longer dependent on the RC value of the external network connected to the SD/OD pin. In the smart shutdown circuitry, the fault signal has a preferential path which directly switches off the outputs after the comparator triggering. At the same time, the internal logic turns on the open-drain output and holds it on until the SD voltage goes below the SD logic input lower threshold. When such threshold is reached, the open-drain output is turned off, allowing the external pull-up to recharge the capacitor. The driver outputs restart following the input pins as soon as the voltage at the SD/OD pin reaches the higher threshold of the SD logic input. The smart shutdown system gives the possibility to increase the time constant of the external RC network (that determines the disable time after the fault event) up to very large values without increasing the delay time of the protection.

Any external signal provided to the  $\overline{\text{SD}}$  pin is not latched and can be used as control signal in order to perform, for instance, PWM chopping through this pin. In fact when a PWM signal is applied to the  $\overline{\text{SD}}$  input and the logic inputs of the gate driver are stable, the outputs switch from the low level to the state defined by the logic inputs and vice versa.

In some applications, it may be useful to latch the driver in the shutdown condition for an arbitrary time, until the controller decides to reset it to normal operation. This may, for example, be achieved by a circuit as the one shown in *Figure 7*. When the open-drain starts pulling down the SD/OD pin, the external latch turns on and keeps the pin to GND, preventing it from being pulled up again once the SD logic input lower threshold is reached and the internal open-drain turns off. One pin of the controller is used to release the external latch, and one to externally force a shutdown condition and also to read the status of the SD/OD pin.





In applications using only one L6391 for the protection of different legs (such as a singleshunt inverter, for example), the resistor divider, shown in *Figure 8*, can be implemented. This simple network allows the SD pins of the other devices to reach a voltage lower than L6391  $V_{ij}$ , so that each device can get its low logic level regardless of part-to-part variations of the thresholds.





Figure 8. SD level shifting circuit



## 8 Typical application diagram







### 9 Bootstrap driver

A bootstrap circuitry is needed to supply the high voltage section. This function is usually accomplished by a high voltage fast recovery diode (*Figure 10*). In the L6391 a patented integrated structure replaces the external diode. It is realized by a high voltage DMOS, driven synchronously with the low-side driver (LVG), with diode in series, as shown in *Figure 11*. An internal charge pump (*Figure 11*) provides the DMOS driving voltage.

### 9.1 C<sub>BOOT</sub> selection and charging

To choose the proper  $C_{BOOT}$  value the external MOS can be seen as an equivalent capacitor. This capacitor  $C_{EXT}$  is related to the MOS total gate charge:

#### **Equation 1**

$$C_{EXT} = \frac{Q_{gate}}{V_{gate}}$$

The ratio between the capacitors  $C_{\text{EXT}}$  and  $C_{\text{BOOT}}$  is proportional to the cyclical voltage loss. It has to be:

#### **Equation 2**

if  $Q_{gate}$  is 30 nC and  $V_{gate}$  is 10 V,  $C_{EXT}$  is 3 nF. With  $C_{BOOT} = 100$  nF the drop is 300 mV.

If HVG has to be supplied for a long time, the  $C_{\text{BOOT}}$  selection has also to take into account the leakage and quiescent losses.

HVG steady-state consumption is lower than 240  $\mu$ A, so if HVG T<sub>ON</sub> is 5 ms, C<sub>BOOT</sub> has to supply C<sub>EXT</sub> with 1.2  $\mu$ C. This charge on a 1  $\mu$ F capacitor means a voltage drop of 1.2 V.

The internal bootstrap driver gives a great advantage: the external fast recovery diode can be avoided (it usually has great leakage current).

This structure can work only if  $V_{OUT}$  is close to GND (or lower) and in the meanwhile the LVG is on. The charging time ( $T_{charge}$ ) of the  $C_{BOOT}$  is the time in which both conditions are fulfilled and it has to be long enough to charge the capacitor.

The bootstrap driver introduces a voltage drop due to the DMOS  $R_{DS(on)}$  (typical value: 120  $\Omega$ ). At low frequency this drop can be neglected. Anyway, the rise of frequency has to take into account.

The following equation is useful to compute the drop on the bootstrap DMOS:

#### **Equation 3**

$$V_{drop} = I_{charge}R_{DS(on)} \rightarrow V_{drop} = \frac{Q_{gate}}{T_{charge}}R_{DS(on)}$$

where  $Q_{gate}$  is the gate charge of the external power MOS,  $R_{DS(on)}$  is the on resistance of the bootstrap DMOS and  $T_{charge}$  is the charging time of the bootstrap capacitor.

17/24



For example: using a power MOS with a total gate charge of 30 nC the drop on the bootstrap DMOS is about 1 V, if the  $T_{charge}$  is 5  $\mu s.$  In fact:

#### **Equation 4**

$$V_{drop} = \frac{30nC}{5\mu s} \cdot 120\Omega \sim 0.7V$$

 $V_{drop}$  has to be taken into account when the voltage drop on  $C_{BOOT}$  is calculated: if this drop is too high, or the circuit topology doesn't allow a sufficient charging time, an external diode can be used.



#### Figure 10. Bootstrap driver with high voltage fast recovery diode



#### Figure 11. Bootstrap driver with internal charge pump



## 10 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

| Dim.  | mm    |       |       |  |
|-------|-------|-------|-------|--|
| Dini. | Min.  | Тур.  | Max.  |  |
| А     |       |       | 5.33  |  |
| A1    | 0.38  |       |       |  |
| A2    | 2.92  | 3.30  | 4.95  |  |
| b     | 0.36  | 0.46  | 0.56  |  |
| b2    | 1.14  | 1.52  | 1.78  |  |
| с     | 0.20  | 0.25  | 0.36  |  |
| D     | 18.67 | 19.05 | 19.69 |  |
| E     | 7.62  | 7.87  | 8.26  |  |
| E1    | 6.10  | 6.35  | 7.11  |  |
| е     |       | 2.54  |       |  |
| e1    |       | 15.24 |       |  |
| eA    |       | 7.62  |       |  |
| eB    |       |       | 10.92 |  |
| L     | 2.92  | 3.30  | 3.81  |  |

| Table 10 | <b>DIP-14</b> | mechanical | data |
|----------|---------------|------------|------|
|          |               | meenamea   | uutu |

Note: "D" and "E1" dimensions do not include mold flash or protusions. Mold flash or protusions don't have to exceed 0.25 mm.







| Dim. | mm   |      |      |  |
|------|------|------|------|--|
| Din. | Min. | Тур. | Max. |  |
| А    | 1.35 |      | 1.75 |  |
| A1   | 0.10 |      | 0.25 |  |
| A2   | 1.10 |      | 1.65 |  |
| В    | 0.33 |      | 0.51 |  |
| С    | 0.19 |      | 0.25 |  |
| D    | 8.55 |      | 8.75 |  |
| E    | 3.80 |      | 4.00 |  |
| е    |      | 1.27 |      |  |
| Н    | 5.80 |      | 6.20 |  |
| h    | 0.25 |      | 0.50 |  |
| L    | 0.40 |      | 1.27 |  |
| К    | 0    |      | 8    |  |
| е    |      | 0.40 |      |  |
| ddd  |      |      | 0.10 |  |

Table 11. SO-14 mechanical data





Figure 13. SO-14 package dimensions



## 11 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14-Dec-2010 | 1        | First release.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10-May-2013 | 2        | Added HBM parameter to <i>Table 4</i> .<br>Added I <sub>QBO</sub> max. value to <i>Table 8</i> .<br>Changed V <sub>il</sub> and V <sub>ih</sub> min. and max. values in <i>Table 8</i> .<br>Added note to <i>Table 9</i> .<br>Updated <i>Section 7</i> and <i>Section 9.1</i> .<br>Changed <i>Figure 6</i> and added <i>Figure 7</i> and <i>Figure 8</i> .<br>Updated SO-14 mechanical data.<br>Updated DIP-14 mechanical data. |

### Table 12. Document revision history



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

DocID17892 Rev 2



# **AMEYA360** Components Supply Platform

## Authorized Distribution Brand :



## Website :

Welcome to visit www.ameya360.com

## Contact Us :

### > Address :

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

### > Sales :

- Direct +86 (21) 6401-6692
- Email amall@ameya360.com
- QQ 800077892
- Skype ameyasales1 ameyasales2

### > Customer Service :

Email service@ameya360.com

## > Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com