













# OPA316, OPA2316, OPA2316S, OPA4316

SBOS703D - APRIL 2014-REVISED DECEMBER 2014

# OPAx316 10-MHz, Low-Power, Low-Noise, RRIO, 1.8-V CMOS Operational Amplifier

# **Features**

Unity-Gain Bandwidth: 10 MHz

Low Io: 400 µA/ch

Wide Supply Range: 1.8 V to 5.5 V Low Noise: 11 nV/√Hz at 1 kHz Low Input Bias Current: ±5 pA

Offset Voltage: ±0.5 mV

**Unity-Gain Stable** 

Internal RFI/EMI Filter

Shutdown Version: OPA2316S

Extended Temperature Range: -40°C to 125°C

# Applications

**Battery-Powered Instruments:** 

Consumer, Industrial, Medical

Notebooks, Portable Media Players

Sensor Signal Conditioning

**Automotive Applications** 

**Barcode Scanners** 

Active Filters

Audio

# 3 Description

The OPA316 family of single, dual, and quad operational amplifiers represents a new generation of general-purpose, low-power operational amplifiers. Featuring rail-to-rail input and output swings, low quiescent current (400 µA/ch typical) combined with a wide bandwidth of 10 MHz and very-low noise (11 nV/√Hz at 1 kHz) makes this family attractive for a variety of applications that require a good balance between cost and performance. The low input bias current supports those operational amplifiers to be used in applications with  $M\Omega$  source impedances.

The robust design of the OPA316 devices provides ease-of-use to the circuit designer—a unity-gain stable, integrated RFI/EMI rejection filter, no phase reversal in overdrive condition, and high electrostatic discharge (ESD) protection (4-kV HBM).

These devices are optimized for low-voltage operation as low as 1.8 V (±0.9 V) and up to 5.5 V (±2.75 V). This latest addition of low-voltage CMOS operational amplifiers, in conjunction with the OPAx313 and OPAx314 provide a family of bandwidth, noise, and power options to meet the needs of a wide variety of applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE          | BODY SIZE (NOM)   |  |  |  |  |
|-------------|------------------|-------------------|--|--|--|--|
| OPA316      | SC-70 (5)        | 1.25 mm × 2.00 mm |  |  |  |  |
| UPASTO      | SOT-23 (5)       | 1.60 mm × 2.90 mm |  |  |  |  |
|             | DFN (8)          | 3.00 mm × 3.00 mm |  |  |  |  |
| OPA2316     | MSOP, VSSOP (8)  | 3.00 mm × 3.00 mm |  |  |  |  |
|             | SOIC (8)         | 3.91 mm × 4.90 mm |  |  |  |  |
| OPA2316S    | MSOP, VSSOP (10) | 3.00 mm × 3.00 mm |  |  |  |  |
| OPA4316     | TSSOP (14)       | 4.40 mm × 5.00 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Single-Pole, Low-Pass Filter



$$\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left(\frac{1}{1 + sR_1C_1}\right)$$

#### Low Supply Current (400 µA/ch) for 10-MHz Bandwidth





# **Table of Contents**

| 1 | Features 1                                   |    | 7.2 Functional Block Diagram         | 16 |
|---|----------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                               |    | 7.3 Feature Description              | 16 |
| 3 | Description 1                                |    | 7.4 Device Functional Modes          | 19 |
| 4 | Revision History2                            | 8  | Application and Implementation       | 20 |
| 5 | Pin Configuration and Functions              |    | 8.1 Application Information          | 20 |
| 6 | Specifications4                              |    | 8.2 Typical Application              | 21 |
| U | 6.1 Absolute Maximum Ratings                 | 9  | Power Supply Recommendations         | 24 |
|   | 6.2 ESD Ratings                              | 10 | Layout                               | 25 |
|   | 6.3 Recommended Operating Conditions         |    | 10.1 Layout Guidelines               |    |
|   | 6.4 Thermal Information: OPA316              |    | 10.2 Layout Example                  |    |
|   | 6.5 Thermal Information: OPA2316             | 11 | Device and Documentation Support     | 26 |
|   | 6.6 Thermal Information: OPA2316S            |    | 11.1 Documentation Support           |    |
|   | 6.7 Thermal Information: OPA4316             |    | 11.2 Related Links                   |    |
|   | 6.8 Electrical Characteristics               |    | 11.3 Trademarks                      | 26 |
|   | 6.9 Typical Characteristics: Table of Graphs |    | 11.4 Electrostatic Discharge Caution | 26 |
|   | 6.10 Typical Characteristics                 |    | 11.5 Glossary                        |    |
| 7 | Detailed Description                         | 12 | Mechanical, Packaging, and Orderable |    |
|   | 7.1 Overview                                 |    | mornation                            | 20 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI       | nanges from Revision C (October 2014) to Revision D        | Page |
|----------|------------------------------------------------------------|------|
| •        | Added Shutdown section to Electrical Characteristics table | 8    |
| <u>•</u> | Added Related Documentation section                        | 26   |
| CI       | hanges from Revision B (August 2014) to Revision C         | Page |
| •        | Updated devices and packages in Device Information table   | 1    |
| <u>•</u> | Added thermal information for OPA2316S and OPA4316         | 6    |
| CI       | hanges from Revision A (April 2014) to Revision B          | Page |
| •        | Added OPA2316 to the Device Information table              |      |
| •        | Added thermal information for OPA2316                      | 5    |
| •        | Added channel separation to Electrical Characteristics     | 7    |
| •        | Added GBP instead of UGB in the Electrical Characteristics | 7    |
| <u>•</u> | Added Channel Separation vs Frequency plot                 | 15   |
| CI       | hanges from Original (April 2014) to Revision A            | Page |
| •        | Changed status from preview to production                  | 1    |

Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



# 5 Pin Configuration and Functions





DRG Package<sup>(1)</sup>

**DBV** Package





- (1) Pitch: 0.5 mm.
- (2) Connect thermal pad to V-. Pad size: 2 mm x 1.2 mm.





PW Package TSSOP-14

**DGS Package** 





#### **Pin Functions**

|        | PIN |      |             |          |         |                                                         |
|--------|-----|------|-------------|----------|---------|---------------------------------------------------------|
| NAME   | OPA | A316 | OPA2316     | OPA2316S | OPA4316 | DESCRIPTION                                             |
| NAME   | DBV | DCK  | D, DGK, DRG | DGS      | PW      |                                                         |
| +IN    | 3   | 1    | _           | _        | _       | Noninverting input                                      |
| +IN A  | _   | _    | 3           | 3        | 3       | Noninverting input                                      |
| +IN B  | _   | _    | 5           | 7        | 5       | Noninverting input                                      |
| +IN C  | _   | _    | _           | _        | 10      | Noninverting input                                      |
| +IN D  | _   | _    | _           | _        | 12      | Noninverting input                                      |
| -IN    | 4   | 3    | _           | _        | _       | Inverting input                                         |
| −IN A  | _   | _    | 2           | 2        | 2       | Inverting input                                         |
| –IN B  | _   | _    | 6           | 8        | 6       | Inverting input                                         |
| –IN C  | _   | _    | _           | _        | 9       | Inverting input                                         |
| –IN D  | _   | _    | _           | _        | 13      | Inverting input                                         |
| OUT    | 1   | 4    | _           | _        | _       | Output                                                  |
| OUT A  | _   | _    | 1           | 1        | 1       | Output                                                  |
| OUT B  | _   | _    | 7           | 9        | 7       | Output                                                  |
| OUT C  | _   | _    | _           | _        | 8       | Output                                                  |
| OUT D  | _   | _    | _           | _        | 14      | Output                                                  |
| SHDN A | _   | _    | _           | 5        | _       | Shutdown (logic low), enable (logic high)               |
| SHDN B | _   | _    | _           | 6        | _       | Shutdown (logic low), enable (logic high)               |
| V+     | 5   | 5    | 8           | 10       | 4       | Positive supply                                         |
| V–     | 2   | 2    | 4           | 4        | 11      | Negative supply or ground (for single-supply operation) |

# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted)(1)

|                    |                        |              | MIN        | MAX               | UNIT |
|--------------------|------------------------|--------------|------------|-------------------|------|
| Supply voltage     |                        |              |            | 7                 | V    |
| Signal input pins  | V-4(2)                 | Common-mode  | (V-) - 0.5 | (V+) + 0.5        | V    |
|                    | Voltage <sup>(2)</sup> | Differential |            | (V+) - (V-) + 0.2 | V    |
|                    | Current <sup>(2)</sup> |              | -10        | 10                | mA   |
| Output short-circu | iit <sup>(3)</sup>     |              | Cont       | Continuous        |      |
| T <sub>A</sub>     | Operating ter          | nperature    | -55        | 150               | °C   |
| T <sub>J</sub>     | Junction temp          | perature     |            | 150               | °C   |
| T <sub>stg</sub>   | Storage temp           | erature      | -65        | 150               | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

over operating free-air temperature range (unless otherwise noted)

|   |       |               |                                                                     | VALUE | UNIT |
|---|-------|---------------|---------------------------------------------------------------------|-------|------|
| , | ,     | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±4000 | V    |
| ٧ | (ESD) | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | , v  |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

Submit Documentation Feedback

<sup>(2)</sup> Input pins are diode-clamped to the power-supply rails. Current limit input signals that can swing more than 0.5 V beyond the supply rails to 10 mA or less.

<sup>(3)</sup> Short-circuit to ground, one amplifier per package.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|    |                       | MIN | NOM MAX | UNIT |
|----|-----------------------|-----|---------|------|
| Vs | Supply voltage        | 1.8 | 5.5     | V    |
|    | Specified temperature | -40 | 125     | °C   |

## 6.4 Thermal Information: OPA316

|                       | THERMAL METRIC <sup>(1)</sup>                              | OPA            | OPA316        |      |  |
|-----------------------|------------------------------------------------------------|----------------|---------------|------|--|
|                       | I HERMAL METRIC                                            | SOT23 (5 PINS) | SC70 (5 PINS) | UNIT |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance (2)                 | 221.7          | 263.3         |      |  |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance <sup>(3)</sup>    | 144.7          | 75.5          |      |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance (4)                   | 49.7           | 51.0          | 2004 |  |
| ΨЈТ                   | Junction-to-top characterization parameter <sup>(5)</sup>  | 26.1           | 1.0           | °C/W |  |
| ΨЈВ                   | Junction-to-board characterization parameter (6)           | 49.0           | 50.3          |      |  |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance <sup>(7)</sup> | N/A            | N/A           |      |  |

- For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>BJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

## 6.5 Thermal Information: OPA2316

|                       | THERMAL METRIC <sup>(1)</sup>                               | OPA2316     |               |              |       |
|-----------------------|-------------------------------------------------------------|-------------|---------------|--------------|-------|
|                       | THERMAL METRIC                                              | SO (8 PINS) | MSOP (8 PINS) | DFN (8 PINS) | UNIT  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance (2)                  | 127.2       | 186.6         | 56.3         |       |
| $R_{\theta JC(top)}$  | Junction-to-case(top) thermal resistance (3)                | 71.6        | 78.8          | 72.2         |       |
| $R_{\theta JB}$       | Junction-to-board thermal resistance (4)                    | 68.2        | 107.9         | 31.0         | °C/W  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter (5)              | 22.0        | 15.5          | 2.3          | *C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter <sup>(6)</sup> | 67.6        | 106.3         | 21.2         |       |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance (7)             | N/A         | N/A           | 10.9         |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>BJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>BJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

Copyright © 2014, Texas Instruments Incorporated



#### 6.6 Thermal Information: OPA2316S

|                       | THERMAL METRIC <sup>(1)</sup>                               | OPA2316S       | LIMIT |
|-----------------------|-------------------------------------------------------------|----------------|-------|
|                       | THERMAL METRIC**                                            | MSOP (10 PINS) | UNIT  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance (2)                  | 189.6          |       |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance (3)                | 73.9           |       |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance (4)                    | 110.7          | 0000  |
| ΨЈТ                   | Junction-to-top characterization parameter (5)              | 13.4           | °C/W  |
| ΨЈВ                   | Junction-to-board characterization parameter <sup>(6)</sup> | 109.1          |       |
| R <sub>θJC(bot)</sub> | Junction-to-case(bottom) thermal resistance <sup>(7)</sup>  | N/A            |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953,
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

#### 6.7 Thermal Information: OPA4316

|                       | THERMAL METRIC <sup>(1)</sup>                              | OPA4316         | LINUT |
|-----------------------|------------------------------------------------------------|-----------------|-------|
|                       | THERMAL METRIC"                                            | TSSOP (14 PINS) | UNIT  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance (2)                 | 117.2           |       |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance <sup>(3)</sup>    | 46.2            |       |
| $R_{\theta JB}$       | Junction-to-board thermal resistance (4)                   | 58.9            | 20044 |
| ΨЈΤ                   | Junction-to-top characterization parameter <sup>(5)</sup>  | 4.9             | °C/W  |
| ΨЈВ                   | Junction-to-board characterization parameter (6)           | 58.3            |       |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance <sup>(7)</sup> | N/A             |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>BJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

Submit Documentation Feedback



## 6.8 Electrical Characteristics

 $V_S$  (total supply voltage) = (V+) - (V-) = 1.8 V to 5.5 V.

At  $T_A = 25$ °C,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2, unless otherwise noted.

|                      | PARAMETER                                        | TEST CONDITIONS                                                                                                                                                     | MIN        | TYP     | MAX        | UNIT                        |
|----------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------|------------|-----------------------------|
| OFFSET               | VOLTAGE                                          |                                                                                                                                                                     |            |         |            |                             |
| \/                   | lanut offeet voltege                             | V <sub>S</sub> = 5 V                                                                                                                                                |            | ±0.5    | ±2.5       | mV                          |
| Vos                  | Input offset voltage                             | $V_S = 5 \text{ V}, T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$                                                                                              |            |         | ±3.5       | mV                          |
| dV <sub>OS</sub> /dT | Drift                                            | $V_S = 5 \text{ V}, T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$                                                                                              |            | ±2      | ±10        | μV/°C                       |
| DCDD                 | va navvar aventy                                 | $V_S = 1.8 \text{ V} - 5.5 \text{ V}, V_{CM} = (V-)$                                                                                                                |            | ±30     | ±150       | μV/V                        |
| PSRR                 | vs power supply                                  | $V_S = 1.8 \text{ V} - 5.5 \text{ V}, V_{CM} = (V-), T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                                                     |            |         | ±250       | μV/V                        |
|                      | Channel separation, dc                           | At dc                                                                                                                                                               |            | 10      |            | μV/V                        |
| INPUT V              | OLTAGE RANGE                                     |                                                                                                                                                                     |            |         |            |                             |
| \/                   | Common mode valte se vance                       | V <sub>S</sub> = 1.8 V to 2.5 V                                                                                                                                     | (V-) - 0.2 |         | (V+)       | V                           |
| V <sub>CM</sub>      | Common-mode voltage range                        | V <sub>S</sub> = 2.5 V to 5.5 V                                                                                                                                     | (V-) - 0.2 |         | (V+) + 0.2 | V                           |
|                      |                                                  | $V_S = 1.8 \text{ V}, (V-) - 0.2 \text{ V} < V_{CM} < (V+) - 1.4 \text{ V}, \\ T_A = -40 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C}$                         | 70         | 86      |            | dB                          |
| CMPP                 | Common mode rejection ratio                      | $V_S = 5.5 \text{ V}, (V-) - 0.2 \text{ V} < V_{CM} < (V+) - 1.4 \text{ V}, \\ T_A = -40 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C}$                         | 76         | 90      |            | dB                          |
| CMRR                 | Common-mode rejection ratio                      | $V_S = 1.8 \text{ V}, V_{CM} = -0.2 \text{ V} \text{ to } 1.8 \text{ V}, $<br>$T_A = -40 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C}$                         | 57         | 72      |            | dB                          |
|                      |                                                  | $V_S = 5.5 \text{ V}, V_{CM} = -0.2 \text{ V to } 5.7 \text{ V},$<br>$T_A = -40 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C}$                                  | 65         | 80      |            | dB                          |
| INPUT B              | IAS CURRENT                                      |                                                                                                                                                                     |            |         |            |                             |
| I <sub>B</sub>       | Input bias current                               |                                                                                                                                                                     |            | ±5      | ±15        | pA                          |
| 'В                   | input bias current                               | $T_A = -40$ °C to 125°C                                                                                                                                             |            |         | ±15        | nA                          |
| l                    | Input offset current                             |                                                                                                                                                                     |            | ±2      | ±15        | pA                          |
| los                  | input onset current                              | $T_A = -40$ °C to 125°C                                                                                                                                             |            |         | ±8         | nA                          |
| NOISE                |                                                  |                                                                                                                                                                     |            |         |            |                             |
| En                   | Input voltage noise (peak-to-peak)               | $V_S = 5 \text{ V}, f = 0.1 \text{ Hz to } 10 \text{ Hz}$                                                                                                           |            | 3       |            | $\mu V_{PP}$                |
| e <sub>n</sub>       | Input voltage noise density                      | $V_{S} = 5 \text{ V, f} = 1 \text{ kHz}$                                                                                                                            |            | 11      |            | nV/√ <del>Hz</del>          |
| i <sub>n</sub>       | Input current noise density                      | f = 1 kHz                                                                                                                                                           |            | 1.3     |            | fA/√Hz                      |
| INPUT IN             | IPEDANCE                                         |                                                                                                                                                                     |            |         |            |                             |
| $Z_{ID}$             | Differential                                     |                                                                                                                                                                     |            | 2    2  |            | $10^{16}\Omega \mid\mid pF$ |
| Z <sub>IC</sub>      | Common-mode                                      |                                                                                                                                                                     |            | 2    4  |            | 10 <sup>11</sup> Ω    pF    |
| OPEN-LO              | OOP GAIN                                         |                                                                                                                                                                     | -          |         | *          |                             |
|                      |                                                  | $V_S = 1.8 \text{ V}, (V-) + 0.04 \text{ V} < V_O < (V+) - 0.04 \text{ V},$<br>$R_L = 10 \text{ k}\Omega$                                                           | 94         | 100     |            | dB                          |
|                      |                                                  | $V_{S}$ = 5.5 V, (V–) + 0.05 V < $V_{O}$ < (V+) – 0.05 V, $R_{L}$ = 10 $k\Omega$                                                                                    | 104        | 110     |            | dB                          |
| A <sub>OL</sub>      | Open-loop voltage gain                           | $\begin{aligned} V_S &= 1.8 \text{ V}, \text{ (V-)} + 0.1 \text{ V} < V_O < \text{(V+)} - 0.1 \text{ V}, \\ R_L &= 2 \text{ k}\Omega \end{aligned}$                 | 90         | 96      |            | dB                          |
| , OL                 | open loop vellage gain                           | $V_S = 5.5 \text{ V}, \text{ (V-)} + 0.15 \text{ V} < V_O < \text{(V+)} - 0.15 \text{ V}, \\ R_L = 2 \text{ k}\Omega$                                               | 100        | 106     |            | dB                          |
|                      |                                                  | $V_S = 5.5 \text{ V}, (V-) + 0.05 \text{ V} < V_O < (V+) - 0.05 \text{ V}, \\ R_L = 10 \text{ k}\Omega, T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$          | 86         |         |            | dB                          |
|                      |                                                  | $V_S = 5.5 \text{ V}, (V-) + 0.15 \text{ V} < V_O < (V+) - 0.15 \text{ V}, \\ R_L = 2 \text{ k}\Omega, T_A = -40 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C}$ | 84         |         |            | dB                          |
| FREQUE               | NCY RESPONSE                                     |                                                                                                                                                                     |            |         | Т          |                             |
| GBP                  | Gain bandwidth product                           | V <sub>S</sub> = 5 V, G = +1                                                                                                                                        |            | 10      |            | MHz                         |
| $\phi_{\text{m}}$    | Phase margin                                     | V <sub>S</sub> = 5 V, G = +1                                                                                                                                        |            | 60      |            | Degrees                     |
| SR                   | Slew rate                                        | V <sub>S</sub> = 5 V, G = +1                                                                                                                                        |            | 6       |            | V/µs                        |
| t <sub>S</sub>       | Settling time                                    | To 0.1%, $V_S = 5 \text{ V}$ , 2-V step , $G = +1$ , $C_L = 100 \text{ pF}$                                                                                         |            | 1       |            | μs                          |
|                      |                                                  | To 0.01%, $V_S = 5 \text{ V}$ , 2-V step , $G = +1$ , $C_L = 100 \text{ pF}$                                                                                        |            | 1.66    |            | μs                          |
| t <sub>OR</sub>      | Overload recovery time                           | $V_S = 5 \text{ V}, V_{IN} \times \text{gain} = V_S$                                                                                                                |            | 0.3     |            | μs                          |
| THD + N              | Total harmonic distortion + noise <sup>(1)</sup> | $V_S = 5 \text{ V}, V_O = 0.5 \text{ V}_{RMS}, G = +1, f = 1 \text{ kHz}$                                                                                           |            | 0.0008% |            |                             |

<sup>(1)</sup> Third-order filter; bandwidth = 80 kHz at -3 dB.



# **Electrical Characteristics (continued)**

 $V_S$  (total supply voltage) = (V+) - (V-) = 1.8 V to 5.5 V.

At  $T_A = 25$ °C,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2, unless otherwise noted.

|                  | PARAMETER                                             | TEST CONDITIONS                                                                                            | MIN        | TYP  | MAX        | UNIT |
|------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------|------|------------|------|
| OUTPL            | JT                                                    |                                                                                                            | 1          |      | •          |      |
|                  |                                                       | $V_S = 1.8 \text{ V}, R_L = 10 \text{ k}\Omega, T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ |            |      | 15         | mV   |
| Vo               | Voltage output swing from supply                      | $V_S = 5.5 \text{ V}, R_L = 10 \text{ k}\Omega, T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ |            |      | 30         | mV   |
|                  | rails                                                 | $V_S = 1.8 \text{ V}, R_L = 2 \text{ k}\Omega, T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$  |            |      | 60         | mV   |
|                  |                                                       | $V_S = 5.5 \text{ V}, R_L = 2 \text{ k}\Omega, T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$  |            |      | 120        | mV   |
| I <sub>SC</sub>  | Short-circuit current                                 | V <sub>S</sub> = 5 V                                                                                       |            | ±50  |            | mA   |
| Z <sub>O</sub>   | Open-loop output impedance                            | V <sub>S</sub> = 5 V, f = 10 MHz                                                                           |            | 250  |            | Ω    |
| POWE             | R SUPPLY                                              |                                                                                                            |            |      | <u> </u>   |      |
| Vs               | Specified voltage range                               |                                                                                                            | 1.8        |      | 5.5        | V    |
| ΙQ               | Quiescent current per amplifier                       | $V_S = 5 \text{ V}, I_O = 0 \text{ mA}, T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$                 |            | 400  | 500        | μΑ   |
|                  | Power-on time                                         | V <sub>S</sub> = 0 V to 5.5 V                                                                              |            | 200  |            | μs   |
| SHUTE            | OOWN (V <sub>S</sub> = 1.8 V to 5.5 V) <sup>(2)</sup> |                                                                                                            |            |      | *          |      |
|                  | Quiescent current, per device                         | All amplifiers disabled, SHDN = V <sub>S-</sub>                                                            |            | 0.01 | 1          | μΑ   |
| I <sub>QSD</sub> |                                                       | One amplifier disabled (OPA2316S)                                                                          |            | 345  |            | μΑ   |
| V <sub>IH</sub>  | High voltage (enabled)                                | Amplifier enabled                                                                                          | (V+) - 0.5 |      |            | V    |
| V <sub>IL</sub>  | Low voltage (disabled)                                | Amplifier disabled                                                                                         |            |      | (V-) + 0.2 | V    |
|                  |                                                       | Full shutdown, G = 1, $V_{OUT} = 0.9 \times V_S / 2^{(4)}$                                                 |            | 13   |            | μs   |
| t <sub>ON</sub>  | Amplifier enable time <sup>(3)</sup>                  | Partial shutdown, G = 1, $V_{OUT} = 0.9 \times V_S / 2^{(4)}$                                              |            | 10   |            | μs   |
| t <sub>OFF</sub> | Amplifier disable time <sup>(3)</sup>                 | $G = 1, V_{OUT} = 0.1 \times V_{S} / 2$                                                                    |            | 5    |            | μs   |
|                  | SHDN pin input bias current (per                      | V <sub>IH</sub> = 5.0 V                                                                                    |            | 3.5  |            | pA   |
|                  | pin)                                                  | V <sub>IL</sub> = 0 V                                                                                      |            | 2.5  |            | pA   |
| TEMPE            | RATURE                                                | •                                                                                                          |            |      | "          |      |
|                  | Specified range                                       |                                                                                                            | -40        |      | 125        | °C   |
| T <sub>A</sub>   | Operating range                                       |                                                                                                            | -55        |      | 150        | °C   |
| T <sub>stg</sub> | Storage range                                         |                                                                                                            | -65        |      | 150        | °C   |

Submit Documentation Feedback

Ensured by design and characterization; not production tested. Enable time ( $t_{ON}$ ) and disable time ( $t_{OFF}$ ) are defined as the time interval between the 50% point of the signal applied to the  $\overline{SHDN}$  pin and the point at which the output voltage reaches the 10% (disable) or 90% (enable) level.

Full shutdown refers to the dual OPA2316S having both channels  $\acute{A}$  and B disabled (SHDN\_A = SHDN\_B =  $V_{S-}$ ). For partial shutdown, only one SHDN pin is exercised; in partial mode, the internal biasing and oscillator remain operational and the enable time is shorter.



# 6.9 Typical Characteristics: Table of Graphs

# **Table 1. Characteristic Performance Measurements**

| TITLE                                                                                                | FIGURE               |
|------------------------------------------------------------------------------------------------------|----------------------|
| Offset Voltage Production Distribution                                                               | Figure 1             |
| Offset Voltage Drift Distribution                                                                    | Figure 2             |
| Offset Voltage vs Temperature                                                                        | Figure 3             |
| Offset Voltage vs Common-Mode Voltage                                                                | Figure 4             |
| Offset Voltage vs Power Supply                                                                       | Figure 5             |
| Open-Loop Gain and Phase vs Frequency                                                                | Figure 6             |
| Open-Loop Gain vs Temperature                                                                        | Figure 7, Figure 8   |
| Closed-Loop Gain vs Frequency                                                                        | Figure 9             |
| Input Bias and Offset Current vs Temperature                                                         | Figure 10            |
| Output Voltage Swing vs Output Current                                                               | Figure 11            |
| CMRR and PSRR vs Frequency (Referred to Input)                                                       | Figure 12            |
| CMRR vs Temperature                                                                                  | Figure 13, Figure 14 |
| PSRR vs Temperature                                                                                  | Figure 15            |
| 0.1-Hz to 10-Hz Input Voltage Noise                                                                  | Figure 16            |
| Input Voltage Noise Spectral Density vs Frequency                                                    | Figure 17            |
| Input Voltage Noise vs Common-Mode Voltage                                                           | Figure 18            |
| THD + N vs Frequency                                                                                 | Figure 19            |
| THD + N vs Amplitude                                                                                 | Figure 20            |
| Quiescent Current vs Supply Voltage                                                                  | Figure 21            |
| Quiescent Current vs Temperature                                                                     | Figure 22            |
| Open-Loop Output Impedance vs Frequency                                                              | Figure 23            |
| Small-Signal Overshoot vs Load Capacitance                                                           | Figure 24, Figure 25 |
| No Phase Reversal                                                                                    | Figure 26            |
| Positive Overload Recovery                                                                           | Figure 27            |
| Negative Overload Recovery                                                                           | Figure 28            |
| Small-Signal Step Response                                                                           | Figure 29            |
| Large-Signal Step Response                                                                           | Figure 30            |
| Large-Signal Settling Time                                                                           | Figure 31, Figure 32 |
| Short-Circuit Current vs Temperature                                                                 | Figure 33            |
| Maximum Output Voltage vs Frequency and Supply Voltage                                               | Figure 34            |
| Electromagnetic Interference Rejection Ratio Referred to Noninverting Input (EMIRR IN+) vs Frequency | Figure 35            |
| Channel Separation vs Frequency                                                                      | Figure 36            |

Copyright © 2014, Texas Instruments Incorporated

Submit Documentation Feedback



# 6.10 Typical Characteristics

At  $T_A = 25$ °C,  $V_S = 5.5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2, unless otherwise noted.





# **Typical Characteristics (continued)**

At  $T_A = 25$ °C,  $V_S = 5.5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2, unless otherwise noted.





Figure 7. Open-Loop Gain vs Temperature







Figure 9. Closed-Loop Gain vs Frequency

Figure 10. Input Bias and Offset Current vs Temperature



Figure 11. Output Voltage Swing vs Output Current



Figure 12. CMRR and PSRR vs Frequency (Referred to Input)

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

At  $T_A = 25$ °C,  $V_S = 5.5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2, unless otherwise noted.





Figure 13. CMRR vs Temperature (Narrow Range)







Figure 15. PSRR vs Temperature

Figure 16. 0.1-Hz to 10-Hz Input Voltage Noise





Figure 17. Input Voltage Noise Spectral Density vs Frequency

Figure 18. Input Voltage Noise vs Common-Mode Voltage



# **Typical Characteristics (continued)**







Figure 19. THD + N vs Frequency







Figure 21. Quiescent Current vs Supply Voltage

Figure 22. Quiescent Current vs Temperature





Figure 23. Open-Loop Output Impedance vs Frequency

Figure 24. Small-Signal Overshoot vs Load Capacitance

# **RUMENTS**

# **Typical Characteristics (continued)**

At  $T_A = 25$ °C,  $V_S = 5.5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2, unless otherwise noted.







$$V+ = 2.75 V, V- = -2.75 V$$

Figure 25. Small-Signal Overshoot vs Load Capacitance





V+ = 2.75 V, V- = -2.75 V, G = -10 V/V



$$V+=2.75~V,~V-=-2.75~V,~G=-10~V/V$$











V+ = 2.75 V, V- = -2.75 V,  $C_L$  = 100 pF, G = +1 V/V

Figure 30. Large-Signal Step Response



## **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}C$ ,  $V_S = 5.5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2, unless otherwise noted.





Figure 31. Positive Large-Signal Settling Time







Figure 33. Short-Circuit Current vs Temperature

Figure 34. Maximum Output Voltage vs Frequency and Supply Voltage





Figure 35. Electromagnetic Interference Rejection Ratio Referred to Noninverting Input (EMIRR IN+) vs Frequency

Figure 36. Channel Separation vs Frequency



# 7 Detailed Description

#### 7.1 Overview

The OPA316 is a family of low-power, rail-to-rail input and output operational amplifiers. These devices operate from 1.8 V to 5.5 V, are unity-gain stable, and are suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving  $\leq 10$ -k $\Omega$  loads connected to any point between V+ and ground. The input common-mode voltage range includes both rails and allows the OPA316 series to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes them ideal for driving sampling analog-to-digital converters (ADCs).

The OPA316 features 10-MHz bandwidth and 6-V/ $\mu$ s slew rate with only 400- $\mu$ A supply current per channel, providing good ac performance at very-low power consumption. DC applications are also well served with a very-low input noise voltage of 11 nV/ $\sqrt{Hz}$  at 1 kHz, low input bias current (5 pA), and an input offset voltage of 0.5 mV (typical).

# 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Operating Voltage

The OPA316 series operational amplifiers are fully specified and ensured for operation from 1.8 V to 5.5 V. In addition, many specifications apply from  $-40^{\circ}$ C to 125°C. Parameters that vary significantly with operating voltages or temperature are illustrated in the *Typical Characteristics* graphs.

#### 7.3.2 Rail-to-Rail Input

The input common-mode voltage range of the OPA316 series extends 200 mV beyond the supply rails for supply voltages greater than 2.5 V. This performance is achieved with a complementary input stage: an N-channel input differential pair in parallel with a P-channel differential pair, as shown in the *Functional Block Diagram* section. The N-channel pair is active for input voltages close to the positive rail, typically (V+) – 1.4 V to 200 mV above the positive supply, whereas the P-channel pair is active for inputs from 200 mV below the negative supply to

Submit Documentation Feedback



#### **Feature Description (continued)**

approximately (V+) - 1.4 V. There is a small transition region, typically (V+) - 1.2 V to (V+) - 1 V, in which both pairs are on. This 200-mV transition region can vary up to 200 mV with process variation. Thus, the transition region (both stages on) can range from (V+) - 1.4 V to (V+) - 1.2 V on the low end, up to (V+) - 1 V to (V+) - 0.8 V on the high end. Within this transition region, PSRR, CMRR, offset voltage, offset drift, and THD can be degraded compared to device operation outside this region.

#### 7.3.3 Input and ESD Protection

The OPA316 family incorporates internal ESD protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA as stated in the *Absolute Maximum Ratings*. Figure 37 shows how a series input resistor can be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value must be kept to a minimum in noise-sensitive applications.



Figure 37. Input Current Protection

#### 7.3.4 Common-Mode Rejection Ratio (CMRR)

CMRR for the OPA316 is specified in several ways so the user can select the best match for a given application (see the *Electrical Characteristics*). First, the data sheet gives the CMRR of the device in the common-mode range below the transition region [ $V_{CM} < (V+) - 1.4 \text{ V}$ ]. This specification is the best indicator of device capability when the application requires use of one of the differential input pairs. Second, the CMRR over the entire common-mode range is specified at  $V_{CM} = -0.2 \text{ V}$  to 5.7 V for  $V_S = 5.5 \text{ V}$ . This last value includes the variations seen (TBD cannot use "seen") through the transition region (see Figure 4).

#### 7.3.5 EMI Susceptibility and Input Filtering

Operational amplifiers vary with regard to the susceptibility of the device to electromagnetic interference (EMI). If conducted EMI enters the operational amplifier, the dc offset observed at the amplifier output can shift from its nominal value when EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. Although all operational amplifier pin functions can be affected by EMI, the signal input pins are likely to be the most susceptible. The OPA316 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifier response to EMI. This filter provides both common-mode and differential-mode filtering. The filter is designed for a cutoff frequency of approximately 80 MHz (–3 dB), with a roll-off of 20 dB per decade.

TI developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. The EMI rejection ratio (EMIRR) metric allows operational amplifiers to be directly compared by the EMI immunity. Figure 35 illustrates the results of this testing on the OPA316. Detailed information can also be found in the application report, *EMI Rejection Ratio of Operational Amplifiers* (SBOA128), available for download from www.ti.com.

#### 7.3.6 Rail-to-Rail Output

Designed as a low-power, low-noise operational amplifier, the OPA316 delivers a robust output drive capability. A class AB output stage with common-source transistors is used to achieve full rail-to-rail output swing capability. For resistive loads of 10 k $\Omega$ , the output swings typically to within 30 mV of either supply rail regardless of the power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the rails; refer to the typical characteristic graph *Output Voltage Swing vs Output Current* (Figure 11).



# **Feature Description (continued)**

#### 7.3.7 Capacitive Load and Stability

The OPA316 is designed to be used in applications where driving a capacitive load is required. As with all operational amplifiers, there may be specific instances where the OPA316 can become unstable. The particular operational amplifier circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An operational amplifier in the unity-gain (+1 V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases. As a conservative best practice, designing for 25% overshoot (40° phase margin) provides improved stability over process variations. The equivalent series resistance (ESR) of some very-large capacitors ( $C_L$  greater than 1  $\mu$ F) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See the typical characteristic graphs, Small-Signal Overshoot vs Capacitive Load (Figure 24, G = -1 V/V) and Small-Signal Overshoot vs Capacitive Load (Figure 25, G = +1 V/V).

One technique for increasing the capacitive load drive capability of the amplifier operating in a unity-gain configuration is to insert a small resistor (typically 10  $\Omega$  to 20  $\Omega$ ) in series with the output, as shown in Figure 38. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible problem with this technique, however, is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing.



Figure 38. Improving Capacitive Load Drive

#### 7.3.8 Overload Recovery

Overload recovery is defined as the time required for the operational amplifier output to recover from a saturated state to a linear state. The output devices of the operational amplifier enter a saturation region when the output voltage exceeds the rated operating voltage, either because of the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the linear state. After the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the OPA316 is approximately 300 ns.

## 7.3.9 DFN Package

The OPA2316 (dual version) uses the DFN style package (also known as SON); this package is a QFN with contacts on only two sides of the package bottom. This leadless package maximizes printed circuit board (PCB) space and offers enhanced thermal and electrical characteristics through an exposed pad. One of the primary advantages of the DFN package is its low, 0.9-mm height. DFN packages are physically small, have a smaller routing area, improved thermal performance, reduced electrical parasitics, and use a pinout scheme that is consistent with other commonly-used packages (such as SOIC and MSOP). Additionally, the absence of external leads eliminates bent-lead issues.

The DFN package can be easily mounted using standard PCB assembly techniques. See application notes, *QFN/SON PCB Attachment* (SLUA271), and *Quad Flatpack No-Lead Logic Packages* (SCBA017), both available for download from www.ti.com.

Submit Documentation Feedback



## **Feature Description (continued)**

#### NOTE

Connect the exposed lead frame die pad on the bottom of the DFN package to the most negative potential (V–).

#### 7.4 Device Functional Modes

The OPA316, OPA2316, and OPA4316 are powered on when the supply is connected. The devices can be operated as a single-supply operational amplifier or a dual-supply amplifier, depending on the application.

The OPA2316S has a SHDN (enable) pin function referenced to the negative supply voltage of the operational amplifier. A logic level high enables the operational amplifier. A valid logic high is defined as voltage [(V+) - 0.1 V], up to (V+), applied to the SHDN pin. A valid logic low is defined as [(V-) + 0.1 V], down to (V-), applied to the enable pin. The maximum allowed voltage applied to SHDN is 5.5 V with respect to the negative supply, independent of the positive supply voltage. Connect this pin to a valid high or a low voltage or driven, but not left as an open circuit.

The logic input is a high-impedance CMOS input. Both inputs are independently controlled. For battery-operated applications, this feature can be used to greatly reduce the average current and extend battery life.

Copyright © 2014, Texas Instruments Incorporated

Submit Documentation Feedback



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

# 8.1.1 General Configurations

When receiving low-level signals, the device often requires limiting the bandwidth of the incoming signals into the system. The simplest way to establish this limited bandwidth is to place an RC filter at the noninverting pin of the amplifier, as Figure 39 shows.



$$\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left(\frac{1}{1 + sR_1C_1}\right)$$

Figure 39. Single-Pole Low-Pass Filter

If even more attenuation is needed, the device requires a multiple-pole filter. The Sallen-Key filter can be used for this task, as Figure 40 shows. For best results, the amplifier must have a bandwidth that is  $8\times$  to  $10\times$  the filter frequency bandwidth. Failure to follow this guideline can result in phase shift of the amplifier.



Figure 40. Two-Pole, Low-Pass, Sallen-Key Filter



## 8.2 Typical Application

Some applications require differential signals. Figure 41 shows a simple circuit to convert a single-ended input of 0.1 V to 2.4 V into a differential output of ±2.3 V on a single 2.7-V supply. The output range is intentionally limited to maximize linearity. The circuit is composed of two amplifiers. One amplifier functions as a buffer and creates a voltage, Vout+. The second amplifier inverts the input and adds a reference voltage to generate Vout-. Both Vout+ and Vout- range from 0.1 V to 2.4 V. The difference, Vdiff, is the difference between Vout+ and Vout-. This (TBD this what?) makes the differential output voltage range 2.3 V.



Figure 41. Schematic for a Single-Ended Input to Differential Output Conversion

#### 8.2.1 Design Requirements

The design requirements are as follows:

Supply voltage: 2.7 VReference voltage: 2.5 V

• Input: 0.1 V to 2.4 V

Output differential: ±2.3 V

Output common-mode voltage: 1.25 V

· Small-signal bandwidth: 5 MHz

## 8.2.2 Detailed Design Procedure

The circuit in Figure 41 takes a single-ended input signal, Vin, and generates two output signals, Vout+ and Vout- using two amplifiers and a reference voltage, Vref. Vout+ is the output of the first amplifier and is a buffered version of the input signal, Vin (as shown in Equation 1). Vout- is the output of the second amplifier which uses Vref to add an offset voltage to Vin and feedback to add inverting gain. The transfer function for Vout- is given in Equation 2.

$$V_{\text{out+}} = V_{\text{in}}$$
 (1)

$$V_{out-} = V_{ref} \times \left(\frac{R_4}{R_{3+}R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right) - V_{in} \times \frac{R_2}{R_1}$$
(2)



## **Typical Application (continued)**

The differential output signal, Vdiff, is the difference between the two single-ended output signals, Vout+ and Vout-. Equation 3 shows the transfer function for Vdiff. By applying the conditions that  $R_1 = R_2$  and  $R_3 = R_4$ , the transfer function is simplified into Equation 6. Using this configuration, the maximum input signal is equal to the reference voltage and the maximum output of each amplifier is equal to Vref. The differential output range is 2 x Vref. Furthermore, the common-mode voltage is one half of Vref (see Equation 7). TBD Equation 4 and Equation 5 need text references

$$V \text{diff} = V \text{out} + -V \text{out} - = V \text{in} \times \left(1 + \frac{R_2}{R_1}\right) - V \text{ref} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right) \tag{3}$$

$$Vout+=Vin$$
 (4)

$$Vout-=Vref-Vin$$
 (5)

$$Vdiff = 2 \times Vin - Vref$$
 (6)

$$V_{cm} = \left(\frac{V_{out} + V_{out} -}{2}\right) = \frac{1}{2}V_{ref}$$
(7)

#### 8.2.2.1 Amplifier Selection

Linearity over the input range is key for good dc accuracy. The common-mode input range and output swing limitations determine the linearity. In general, an amplifier with rail-to-rail input and output swing is required. Bandwidth is a key concern for this design, so the OPA316 is selected because its bandwidth is greater than the target of 5 MHz. The bandwidth and power ratio makes this device power efficient and the low offset and drift ensure good accuracy for moderate precision applications.

#### 8.2.2.2 Passive Component Selection

Because the transfer function of Vout– is heavily reliant on resistors ( $R_1$ ,  $R_2$ ,  $R_3$ , and  $R_4$ ), use resistors with low tolerances to maximize performance and minimize error. This design uses resistors with resistance values of 49.9 k $\Omega$  and tolerances of 0.1%. However, if the noise of the system is a key parameter, smaller resistance values (6 k $\Omega$  or lower) can be selected to keep the overall system noise low. This (TBD this what?) ensures that the noise from the resistors is lower than the amplifier noise.

22



# **Typical Application (continued)**

## 8.2.3 Application Curves

The measured transfer functions in Figure 42, Figure 43, and Figure 44 are generated by sweeping the input voltage from 0.1 V to 2.4 V. The full input range is actually 0 V to 2.5 V, but is restricted by 0.1 V to maintain optimal linearity. For more details on this design and other alternative devices that can be used in place of the OPA316, refer to the Precision Design, *Single-Ended Input to Differential Output Conversion Circuit Reference Design* (TIPD131).





# 9 Power Supply Recommendations

The OPA316 is specified for operation from 1.8 V to 5.5 V (±0.9 V to ±2.75 V); many specifications apply from –40°C to 125°C. The *Typical Characteristics* presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

#### **CAUTION**

Supply voltages larger than 7 V can permanently damage the device (see the *Absolute Maximum Ratings*).

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout Guidelines* section.

4 Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



# 10 Layout

#### 10.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the
  operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing lowimpedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most
  effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to
  ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to
  physically separate digital and analog grounds, paying attention to the flow of the ground current. For
  more detailed information, refer to Circuit Board Layout Techniques, SLOA089.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than crossing in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the
  inverting input minimizes parasitic capacitance, as shown in Layout Example.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

## 10.2 Layout Example





Figure 45. Operational Amplifier Board Layout for Noninverting Configuration



# 11 Device and Documentation Support

# 11.1 Documentation Support

#### 11.1.1 Related Documentation

OPAx313 Data Sheet, SBOS649

OPAx314 Data Sheet, SBOS563

EMI Rejection Ratio of Operational Amplifiers, SBOA128

QFN/SON PCB Attachment, SLUA271

Quad Flatpack No-Lead Logic Packages, SCBA017

Single-Ended Input to Differential Output Conversion Circuit Reference Design, TIPD131

Circuit Board Layout Techniques, SLOA089

#### 11.2 Related Links

The following table lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS    | PRODUCT FOLDER SAMPLE & BUY |            | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |  |
|----------|-----------------------------|------------|---------------------|---------------------|---------------------|--|--|
| OPA316   | Click here                  | Click here | Click here          | Click here          | Click here          |  |  |
| OPA2316  | Click here                  | Click here | Click here          | Click here          | Click here          |  |  |
| OPA2316S | Click here                  | Click here | Click here          | Click here          | Click here          |  |  |
| OPA4316  | Click here                  | Click here | Click here          | Click here          | Click here          |  |  |

#### 11.3 Trademarks

All trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback





27-Feb-2015

#### **PACKAGING INFORMATION**

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------|
| OPA2316ID        | ACTIVE  | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | O2316                   | Samples |
| OPA2316IDGK      | ACTIVE  | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 125   | OVMQ                    | Samples |
| OPA2316IDGKR     | ACTIVE  | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 125   | OVMQ                    | Samples |
| OPA2316IDR       | ACTIVE  | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | O2316                   | Samples |
| OPA2316IDRGR     | PREVIEW | SON          | DRG                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | SMD                     |         |
| OPA2316IDRGT     | PREVIEW | SON          | DRG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | SMD                     |         |
| OPA2316SIDGS     | ACTIVE  | VSSOP        | DGS                | 10   | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 125   | SMG                     | Samples |
| OPA2316SIDGSR    | ACTIVE  | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 125   | SMG                     | Samples |
| OPA316IDBVR      | ACTIVE  | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | SLE                     | Samples |
| OPA316IDBVT      | ACTIVE  | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | SLE                     | Samples |
| OPA316IDCKR      | ACTIVE  | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | SLD                     | Samples |
| OPA316IDCKT      | ACTIVE  | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | SLD                     | Samples |
| OPA4316IPW       | ACTIVE  | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | OPA4316                 | Samples |
| OPA4316IPWR      | ACTIVE  | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | OPA4316                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



# PACKAGE OPTION ADDENDUM

27-Feb-2015

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 7-Jan-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2316IDGKR  | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2316IDR    | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2316SIDGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA316IDBVR   | SOT-23          | DBV                | 5  | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA316IDBVT   | SOT-23          | DBV                | 5  | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA316IDCKR   | SC70            | DCK                | 5  | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| OPA316IDCKT   | SC70            | DCK                | 5  | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| OPA4316IPWR   | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 7-Jan-2015



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2316IDGKR  | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| OPA2316IDR    | SOIC         | D               | 8    | 2500 | 533.4       | 367.0      | 36.0        |
| OPA2316SIDGSR | VSSOP        | DGS             | 10   | 2500 | 366.0       | 364.0      | 50.0        |
| OPA316IDBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| OPA316IDBVT   | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| OPA316IDCKR   | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| OPA316IDCKT   | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| OPA4316IPWR   | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |

DBV (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# DGS (S-PDSO-G10)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-187 variation BA.



# DGS (S-PDSO-G10)

# PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# DRG (S-PWSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. SON (Small Outline No-Lead) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
  - E. JEDEC MO-229 package registration pending.



# DRG (S-PWSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206881-2/H 12/13

NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com