

SLVS340D - DECEMBER 2000 - REVISED JULY 2008

# ADJUSTABLE BATTERY-BACKUP SUPERVISOR FOR RAM RETENTION

### FEATURES

- Supply Current of 40 μA (Max)
- Battery Supply Current of 100 nA (Max)
- Supply Voltage Supervision Range:
   Adjustable
  - Other Versions Available on Request
- Backup-Battery Voltage Can Exceed V<sub>DD</sub>
- Power-On Reset Generator With Fixed 100-ms Reset Delay Time
- Active-High and Active-Low Reset Output
- Chip-Enable Gating: 3 ns (at V<sub>DD</sub> = 5 V) Max Propagation Delay
- 10-Pin MSOP Package
- Temperature Range: –40°C to 85°C

### **APPLICATIONS**

- Fax Machines
- Set-Top Boxes
- Advanced Voice Mail Systems
- Portable Battery-Powered Equipment
- Computer Equipment
- Advanced Modems
- Automotive Systems
- Portable Long-Time Monitoring Equipment
- Point-of-Sale Equipment

## DESCRIPTION

The TPS3613-01 supervisory circuit monitors and controls processor activity by providing backup-battery switchover for data retention of CMOS RAM.

During power-on, reset (RESET and  $\overline{\text{RESET}})$  is asserted when the supply voltage (V\_DD or V\_BAT) becomes higher than 1.1 V.

Thereafter, the supply voltage supervisor monitors  $V_{DD}$  at the SENSE pin through external feedback resistors and keeps reset active as long as SENSE remains below the threshold voltage,  $V_{\text{IT}}$ .

An internal timer delays the release of the reset state to ensure proper system reset. The delay time starts after SENSE rises above the threshold voltage,  $V_{\text{IT}}$ .

When SENSE drops below  $V_{\mbox{\scriptsize IT}}$  reset becomes active again.

The TPS3613-01 is available in a 10-pin MSOP package and is characterized for operation over a temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.





#### PACKAGE INFORMATION

| TA                                           | T <sub>A</sub> DEVICE NAME  |     |  |  |  |  |
|----------------------------------------------|-----------------------------|-----|--|--|--|--|
| -40°C to +85°C                               | TPS3613-01DGSR <sup>†</sup> | AFK |  |  |  |  |
| <sup>†</sup> The DGSP passive indicates tane |                             |     |  |  |  |  |

The DGSR passive indicates tape and reel of 2500 parts.

## ordering information application specific versions



|     | DEVICE NAME    | NOMINAL VOLTAGE <sup>‡</sup> , V <sub>NOM</sub> |
|-----|----------------|-------------------------------------------------|
|     | TPS3613-01 DGS | Adjustable                                      |
| - 1 |                |                                                 |

<sup>‡</sup> For other threshold voltages, contact the local TI sales office for availability and lead-time.

| SENSE > V <sub>IT</sub> | V <sub>DD</sub> > V <sub>BAT</sub> | MR | CEIN | VOUT            | RESET | RESET | CEOUT |
|-------------------------|------------------------------------|----|------|-----------------|-------|-------|-------|
| 0                       | 0                                  | 0  | 0    | VBAT            | 0     | 1     | DIS   |
| 0                       | 0                                  | 0  | 1    | VBAT            | 0     | 1     | DIS   |
| 0                       | 0                                  | 1  | 0    | VBAT            | 0     | 1     | DIS   |
| 0                       | 0                                  | 1  | 1    | VBAT            | 0     | 1     | DIS   |
| 0                       | 1                                  | 0  | 0    | V <sub>DD</sub> | 0     | 1     | DIS   |
| 0                       | 1                                  | 0  | 1    | V <sub>DD</sub> | 0     | 1     | DIS   |
| 0                       | 1                                  | 1  | 0    | V <sub>DD</sub> | 0     | 1     | DIS   |
| 0                       | 1                                  | 1  | 1    | V <sub>DD</sub> | 0     | 1     | DIS   |
| 1                       | 0                                  | 0  | 0    | V <sub>DD</sub> | 0     | 1     | DIS   |
| 1                       | 0                                  | 0  | 1    | V <sub>DD</sub> | 0     | 1     | DIS   |
| 1                       | 0                                  | 1  | 0    | V <sub>DD</sub> | 1     | 0     | 0     |
| 1                       | 0                                  | 1  | 1    | V <sub>DD</sub> | 1     | 0     | 1     |
| 1                       | 1                                  | 0  | 0    | V <sub>DD</sub> | 0     | 1     | DIS   |
| 1                       | 1                                  | 0  | 1    | V <sub>DD</sub> | 0     | 1     | DIS   |
| 1                       | 1                                  | 1  | 0    | V <sub>DD</sub> | 1     | 0     | 0     |
| 1                       | 1                                  | 1  | 1    | VDD             | 1     | 0     | 1     |



## FUNCTIONAL SCHEMATIC



### **Terminal Functions**

| TERMI           | NAL | I/O | DESCRIPTION                                                                                                                                          |
|-----------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO. |     |                                                                                                                                                      |
| CEIN            | 5   | I   | Chip-enable input                                                                                                                                    |
| CEOUT           | 6   | 0   | Chip-enable output                                                                                                                                   |
| GND             | 3   | I   | Ground                                                                                                                                               |
| MR              | 4   | Ι   | Manual reset input                                                                                                                                   |
| RESET           | 7   | 0   | Active-high reset output                                                                                                                             |
| RESET           | 9   | 0   | Active-low reset output                                                                                                                              |
| SENSE           | 8   | I   | Adjustable sense input, assumed to be connect to $V_{DD}$ throught feedback resistences. Call your local contacts for other application connections. |
| VBAT            | 10  | I   | Backup-battery input                                                                                                                                 |
| V <sub>DD</sub> | 2   | I   | Input supply voltage                                                                                                                                 |
| VOUT            | 1   | 0   | Supply output                                                                                                                                        |

SLVS340D - DECEMBER 2000 - REVISED JULY 2008

### **TIMING DIAGRAM**



NOTE: Shaded area in RESET is undefined.



## detailed description backup-battery switchover

In case of a brownout or power failure, it may be necessary to preserve the contents of RAM. If a backup battery is installed at  $V_{BAT}$ , the device automatically switches the connected RAM to backup power when  $V_{DD}$  fails. In order to allow the backup battery (for example, 3.6-V lithium cells) to have a higher voltage than  $V_{DD}$ , these

SLVS340D - DECEMBER 2000 - REVISED JULY 2008

supervisors do not connect V<sub>BAT</sub> to V<sub>OUT</sub> when V<sub>BAT</sub> is greater than V<sub>DD</sub>. V<sub>BAT</sub> only connects to V<sub>OUT</sub> (through a 15- $\Omega$  switch) when V<sub>DD</sub> falls below V<sub>IT</sub> and V<sub>BAT</sub> is greater than V<sub>DD</sub>. When V<sub>DD</sub> recovers, switchover is deferred either until V<sub>DD</sub> crosses V<sub>BAT</sub>, or when V<sub>DD</sub> rises above the reset threshold V<sub>IT</sub>. V<sub>OUT</sub> connects to V<sub>DD</sub> through a 1- $\Omega$  (max) PMOS switch when V<sub>DD</sub> crosses the reset threshold.



VBAT – Backup-Battery Supply Voltage

Figure 1. V<sub>DD</sub> – V<sub>BAT</sub> Switchover



## detailed description (continued)

## chip-enable signal gating

The internal gating of chip-enable ( $\overline{CE}$ ) signals prevents erroneous data from corrupting CMOS RAM during an under-voltage condition. The TPS3613 uses a series transmission gate from  $\overline{CEIN}$  to  $\overline{CEOUT}$ . During normal operation (reset not asserted), the CE transmission gate is enabled and passes all CE transitions. When reset is asserted, this path becomes disabled, preventing erroneous data from corrupting the CMOS RAM. The short CE propagation delay from  $\overline{CEIN}$  to  $\overline{CEOUT}$  enables the TPS3613 device to be used with most processors.

The CE transmission gate is disabled and  $\overline{\text{CEIN}}$  is in high impedance (disable mode) while reset is asserted. During a power-down sequence when V<sub>DD</sub> crosses the reset threshold, the <u>CE</u> transmission gate is disabled and <u>CEIN</u> immediately becomes high impedance if the voltage at <u>CEIN</u> is high. If <u>CEIN</u> is low when reset is asserted, the CE transmission gate is disabled when CEIN goes high, or 15  $\mu$ s after reset asserts, whichever occurs first. This allows the current write cycle to complete during power down. When the CE transmission gate is enabled, the impedance of CEIN appears as a resistor in series with the load at CEOUT. The overall device propagation delay through the CE transmission gate depends on V<sub>OUT</sub>, the source impedance of the drive connected to CEIN, and the load at CEOUT. To achieve minimum propagation delay, the capacitive load at CEOUT should be minimized, and a low-output-impedance driver is used.

In the disabled mode, the transmission gate is off and an active pullup connects  $\overline{\text{CEOUT}}$  to  $\text{V}_{\text{OUT}}.$  This pullup turns off when the transmission gate is enabled.



Figure 2. Chip-Enable Timing



## ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE (unless otherwise noted)<sup>(1)</sup>

| Supply voltage: V <sub>DD</sub> <sup>(2)</sup>                                                                                                    |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MR and SENSE pins <sup>(2)</sup>                                                                                                                  |  |
| Continuous output current at V <sub>OUT</sub> : I <sub>O</sub> 400 mA                                                                             |  |
| All other pins, I <sub>O</sub> ±10 mA                                                                                                             |  |
| Continuous total power dissipation See Dissipation Rating Table                                                                                   |  |
| Operating free-air temperature range, T <sub>A</sub>                                                                                              |  |
| Storage temperature range, T <sub>stg</sub>                                                                                                       |  |
| Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds                                                                            |  |
| (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and      |  |
| functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. |  |
| Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.                                                 |  |

(2) All voltage values are with respect to GND. For reliable operation the device must not operate at 7 V for more than t = 1000h continuously.

| DISSIPATION RATING TABLE |                                        |                                                 |                                        |                                        |  |  |  |
|--------------------------|----------------------------------------|-------------------------------------------------|----------------------------------------|----------------------------------------|--|--|--|
| PACKAGE                  | T <sub>A</sub> ≤ +25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = +25°C | T <sub>A</sub> = +70°C<br>POWER RATING | T <sub>A</sub> = +85°C<br>POWER RATING |  |  |  |
| DGS                      | 424 mW                                 | 3.4 mW/°C                                       | 271 mW                                 | 220 mW                                 |  |  |  |

## **RECOMMENDED OPERATING CONDITIONS**

|                                                                              | MIN                   | MAX                   | UNIT |
|------------------------------------------------------------------------------|-----------------------|-----------------------|------|
| Supply voltage, V <sub>DD</sub>                                              | 1.65                  | 5.5                   | V    |
| Battery supply voltage, VBAT                                                 | 1.5                   | 5.5                   | V    |
| Input voltage, VI                                                            | 0                     | V <sub>DD</sub> + 0.3 | V    |
| High-level input voltage, VIH                                                | 0.7 x V <sub>DD</sub> |                       | V    |
| Low-level input voltage, VIL                                                 |                       | 0.3 x V <sub>DD</sub> | V    |
| Continuous output current at VOUT, IO                                        |                       | 300                   | mA   |
| Input transition rise and fall rate at $\overline{MR}$ , $\Delta t/\Delta V$ |                       | 100                   | ns/V |
| Slew rate at V <sub>DD</sub> or V <sub>bat</sub>                             |                       | 1                     | V/µs |
| Operating free-air temperature range, T <sub>A</sub>                         | -40                   | +85                   | °C   |



## **ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING CONDITIONS (unless otherwise noted)**

|                     | PARAMETER                                        |                                        | TEST CONDIT                                                                                   | IONS                  | MIN                       | TYP  | MAX      | UNIT |  |
|---------------------|--------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------|---------------------------|------|----------|------|--|
|                     |                                                  |                                        | V <sub>DD</sub> = 1.8 V I <sub>OH</sub>                                                       | = -400 μA             | V <sub>DD</sub> – 0.2 V   |      |          |      |  |
|                     |                                                  | RESET                                  | $V_{\text{DD}} = 3.3 \text{ V},  I_{\text{OH}}$ $V_{\text{DD}} = 5 \text{ V},  I_{\text{OH}}$ |                       | V <sub>DD</sub> – 0.4 V   |      |          |      |  |
|                     | High-level output voltage                        |                                        | V <sub>DD</sub> = 1.8 V, I <sub>OH</sub>                                                      | = –20 μA              | V <sub>DD</sub> – 0.3 V   |      |          |      |  |
| ∨он                 |                                                  | RESET                                  | $V_{\text{DD}} = 3.3 \text{ V},  I_{\text{OH}}$ $V_{\text{DD}} = 5 \text{ V},  I_{\text{OH}}$ | = –80 μA<br>= –120 μA | V <sub>DD</sub> – 0.4 V   |      |          | V    |  |
|                     |                                                  | CEOUT                                  | V <sub>OUT</sub> = 1.8 V, I <sub>OH</sub>                                                     | = –1 mA               | VOUT - 0.2 V              |      |          |      |  |
|                     |                                                  | Enable mode<br>CEIN = V <sub>OUT</sub> | V <sub>OUT</sub> = 3.3 V, I <sub>OH</sub><br>V <sub>OUT</sub> = 5 V, I <sub>OH</sub>          |                       | V <sub>OUT</sub> – 0.3 V  |      |          |      |  |
|                     |                                                  | CEOUT<br>Disable mode                  | V <sub>OUT</sub> = 3.3 V, I <sub>OH</sub>                                                     | = -0.5 mA             | V <sub>OUT</sub> – 0.4 V  |      |          |      |  |
|                     |                                                  | RESET                                  | V <sub>DD</sub> = 1.8 V, I <sub>OL</sub> =                                                    | = 400 μA              |                           |      | 0.2      |      |  |
|                     |                                                  | RESET                                  | $V_{DD} = 3.3 \text{ V},  I_{OL} = V_{DD} = 5 \text{ V},  I_{OL} = 5 \text{ V},$              |                       |                           |      | 0.4      |      |  |
|                     |                                                  | CEOUT                                  | V <sub>OUT</sub> = 1.8 V, I <sub>OL</sub> =                                                   | = 1.0 mA              |                           |      | 0.2      | V    |  |
| VOL                 | Low-level output voltage                         | Enable mode<br>CEIN = 0 V              | V <sub>OUT</sub> = 3.3 V, I <sub>OL</sub> =<br>V <sub>OUT</sub> = 5 V, I <sub>OL</sub> =      | = 2 mA                |                           |      | 0.3      |      |  |
|                     |                                                  | Power-up reset<br>voltage (see Note 1) | V <sub>DD</sub> > 1.1 V or V <sub>BA</sub><br>I <sub>OL</sub> = 20 μA                         | <sub>T</sub> > 1.1 V, |                           |      | 0.4      | V    |  |
|                     | Normal mode Battery-backup mode                  |                                        | I <sub>O</sub> = 8.5 mA,<br>V <sub>DD</sub> = 1.8 V, V <sub>BA</sub>                          | T = 0 V               | V <sub>DD</sub> – 50 mV   |      |          |      |  |
|                     |                                                  |                                        | I <sub>O</sub> = 125 mA,<br>V <sub>DD</sub> = 3.3 V, V <sub>BA</sub>                          | T = 0 V               | V <sub>DD</sub> – 150 mV  |      |          | V    |  |
| Vout                |                                                  |                                        | $I_{O} = 200 \text{ mA},$<br>$V_{DD} = 5 \text{ V}, \text{ V}_{BA}$                           | T = 0 V               | V <sub>DD</sub> – 200 mV  |      |          |      |  |
|                     |                                                  |                                        | $I_O = 0.5 \text{ mA},$<br>$V_{BAT} = 1.5 \text{ V}, V_{DD}$                                  | ) = 0 V               | V <sub>BAT</sub> – 20 mV  |      |          |      |  |
|                     |                                                  |                                        | I <sub>O</sub> = 7.5 mA,<br>V <sub>BAT</sub> = 3.3 V, V <sub>DD</sub>                         | ) = 0 V               | V <sub>BAT</sub> – 113 mV |      |          |      |  |
| R <sub>DS(on)</sub> | V <sub>DD</sub> to V <sub>OUT</sub> on-resistanc |                                        | V <sub>DD</sub> = 5 V                                                                         |                       |                           | 0.6  | 1        | Ω    |  |
| D0(01)              | VBAT to VOUT on-resistant                        |                                        | V <sub>BAT</sub> = 3.3 V                                                                      |                       |                           | 8    | 15       |      |  |
| VIT                 | Negative-going input thresh<br>(see Note 2)      | old voltage                            |                                                                                               |                       | 1.13                      | 1.15 | 1.17     | V    |  |
| V <sub>hys</sub>    | Hysteresis                                       | Sense                                  | 1.1 V < V <sub>IT</sub> < 1.65 V                                                              | '                     |                           | 12   |          | mV   |  |
| -                   | -                                                | V <sub>BSW</sub> (see Note 3)          | V <sub>DD</sub> = 1.8 V                                                                       |                       |                           | 55   |          |      |  |
| IН                  | High-level input current                         | MR                                     | $\overline{\text{MR}} = 0.7 \text{ x V}_{\text{DD}}, \text{ V}_{\text{DD}}$                   |                       | -33                       |      | -76      | μA   |  |
| ۱L                  | Low-level input current                          |                                        |                                                                                               | DD = 5 V              | -110                      |      | -255     |      |  |
| lj                  | Input current                                    | SENSE                                  | V <sub>DD</sub> = 1.15 V                                                                      |                       | -25                       |      | 25       | nA   |  |
| IDD                 | V <sub>DD</sub> supply current                   |                                        | V <sub>OUT</sub> = V <sub>DD</sub><br>V <sub>OUT</sub> = V <sub>BAT</sub>                     |                       |                           |      | 40<br>40 | μA   |  |
| I                   |                                                  |                                        | V <sub>OUT</sub> = V <sub>DD</sub>                                                            |                       | -0.1                      |      | 0.1      |      |  |
| IBAT                | VBAT supply current                              |                                        | V <sub>OUT</sub> = V <sub>BAT</sub>                                                           |                       |                           |      | 0.5      | μA   |  |
| l <sub>lkg</sub>    | CEIN leakage current                             |                                        |                                                                                               | 'I < V <sub>DD</sub>  |                           |      | ±1       | μA   |  |
| Ci                  | Input capacitance                                |                                        | $V_I = 0 V \text{ to } 5 V$                                                                   |                       |                           | 5    |          | pF   |  |

(1) The lowest voltage at which RESET becomes active.  $t_{r,(VDD)} \ge 15 \,\mu$ s/V. (2) To ensure best stability of the threshold voltage, a bypass capacitor (ceramic, 0.1  $\mu$ F) should be placed near to the supply terminals. (3) For V<sub>DD</sub> < 1.6 V, V<sub>OUT</sub> switches to V<sub>BAT</sub> regardless of V<sub>BAT</sub>



# TIMING REQUIREMENTS AT RL = 1 M $\Omega,$ CL = 50 PF, TA = -40°C TO +85°C

|    | PARAMETE    | IER IEST CONDITIONS |                            |                           | MIN | TYP | MAX | UNIT |
|----|-------------|---------------------|----------------------------|---------------------------|-----|-----|-----|------|
| tw | Pulse width | SENSE               | $V_{IH} = V_{IT} + 0.2 V,$ | $V_{IL} = V_{IT} - 0.2 V$ | 6   |     |     | μs   |

## SWITCHING CHARACTERISTICS AT RL = 1 MΩ, CL= 50 PF, TA = -40°C TO +85°C

|                  | PARAM                                                                  | ETER                                                                                                        | TEST CONDITIONS                                                                                    | MIN                                                                     | TYP | MAX | UNIT |    |
|------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|------|----|
| td               | Delay time                                                             |                                                                                                             | $\frac{V_{SENSE} \ge V_{IT} + 0.2 \text{ V},}{MR \ge 0.7 \text{ x V}_{DD},}$<br>See timing diagram | 60                                                                      | 100 | 140 | ms   |    |
| <sup>t</sup> PLH | Propagation (delay) time, low-to-high-level output                     | 50% RESET to 50% CEOUT                                                                                      | V <sub>OUT</sub> = V <sub>IT</sub>                                                                 |                                                                         | 15  |     | μs   |    |
|                  | Propagation (delay) time,<br><sup>t</sup> PHL high-to-low-level output | 50% $\overline{\text{CEIN}}$ to 50% $\overline{\text{CEOUT}}$ ,<br>C <sub>L</sub> = 50 pF only (see Note 5) | V <sub>DD</sub> = 1.8 V                                                                            |                                                                         | 5   | 15  |      |    |
|                  |                                                                        |                                                                                                             | V <sub>DD</sub> = 3.3 V                                                                            |                                                                         | 1.6 | 5   | ns   |    |
|                  |                                                                        |                                                                                                             | $V_{DD} = 5 V$                                                                                     |                                                                         | 1   | 3   |      |    |
| <sup>t</sup> PHL |                                                                        |                                                                                                             | SENSE to RESET                                                                                     | $V_{IL} = V_{IT} - 0.2 \text{ V},$<br>$V_{IH} = V_{IT} + 0.2 \text{ V}$ |     | 2   | 5    | μs |
|                  |                                                                        | MR to RESET                                                                                                 | $V_{SENSE} \ge V_{IT} + 0.2 V,$<br>$V_{IL} = 0.3 \times V_{DD},$<br>$V_{IH} = 0.7 \times V_{DD}$   |                                                                         | 0.1 | 1   | μs   |    |
|                  | Transition time                                                        | VDD to VBAT                                                                                                 | $V_{IH} = V_{BAT} + 0.2 V,$<br>$V_{IL} = V_{BAT} - 0.2 V,$<br>$V_{BAT} < V_{IT}$                   |                                                                         |     | 3   | μs   |    |

(1) Assured by design



### **Table of Graphs**

|         |                                                                                 |                              | FIGURE            |
|---------|---------------------------------------------------------------------------------|------------------------------|-------------------|
|         | Static drain-source on-state resistance ( $V_{DD}$ to $V_{OUT}$ )               | vs Output current            | 3                 |
| rDS(on) | Static drain-source on-state resistance (V <sub>BAT</sub> to V <sub>OUT</sub> ) | vs Output current            | 4                 |
|         | Static drain-source on-state resistance (CEIN to CEOUT)                         | vs Input voltage at CEIN     | 5                 |
| IDD     | Supply current                                                                  | vs Supply voltage            | 6                 |
| VIT     | Input threshold voltage at RESET                                                | vs Free-air temperature      | 7                 |
|         | High-level output voltage at RESET                                              |                              | 8, 9              |
| VOH     | High-level output voltage at CEOUT                                              | vs High-level output current | 10, 11, 12,<br>13 |
| .,      | Low-level output voltage at RESET                                               | vs Low-level output current  | 14, 15            |
| VOL     | Low-level output voltage at CEOUT                                               | vs Low-level output current  | 16, 17            |

#### STATIC DRAIN-SOURCE ON-STATE RESISTANCE (V<sub>DD</sub> to V<sub>OUT</sub>)



Figure 3

STATIC DRAIN-SOURCE ON-STATE RESISTANCE (V<sub>BAT</sub> to V<sub>OUT</sub>)

















#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TPS3613-01DGS    | ACTIVE                | MSOP            | DGS                | 10   | 80             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS3613-01DGSG4  | ACTIVE                | MSOP            | DGS                | 10   | 80             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS3613-01DGSR   | ACTIVE                | MSOP            | DGS                | 10   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS3613-01DGSRG4 | ACTIVE                | MSOP            | DGS                | 10   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |
|                             |  |

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| TPS3613-01DGSR | MSOP            | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3     | 3.4     | 1.4     | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

17-Apr-2009



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3613-01DGSR | MSOP         | DGS             | 10   | 2500 | 358.0       | 335.0      | 35.0        |

DGS (S-PDSO-G10)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-187 variation BA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DLP® Products               | www.dlp.com            | Broadband          | www.ti.com/broadband      |
| DSP                         | dsp.ti.com             | Digital Control    | www.ti.com/digitalcontrol |
| Clocks and Timers           | www.ti.com/clocks      | Medical            | www.ti.com/medical        |
| Interface                   | interface.ti.com       | Military           | www.ti.com/military       |
| Logic                       | logic.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Power Mgmt                  | power.ti.com           | Security           | www.ti.com/security       |
| Microcontrollers            | microcontroller.ti.com | Telephony          | www.ti.com/telephony      |
| RFID                        | www.ti-rfid.com        | Video & Imaging    | www.ti.com/video          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated



# Authorized Distribution Brand :



## Website :

Welcome to visit www.ameya360.com

# Contact Us :

➤ Address :

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

- > Sales :
  - Direct +86 (21) 6401-6692
  - Email amall@ameya360.com
  - QQ 800077892
  - Skype ameyasales1 ameyasales2

## > Customer Service :

Email service@ameya360.com

## > Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com