











TMP175, TMP75

SBOS288K - JANUARY 2004-REVISED APRIL 2015

# TMPx75 Temperature Sensor With I<sup>2</sup>C and SMBus Interface in Industry Standard LM75 **Form Factor and Pinout**

#### **Features**

TMP175: 27 Addresses TMP75: 8 Addresses

Digital Output: SMBus™, Two-Wire™, and I<sup>2</sup>C Interface Compatibility

Resolution: 9 to 12 Bits, User-Selectable

Accuracy:

±1°C (Typical) from -40°C to 125°C

±2°C (Maximum) from −40°C to 125°C

Low Quiescent Current: 50-µA, 0.1-µA Standby

Wide Supply Range: 2.7 V to 5.5 V

Small 8-Pin MSOP and 8-Pin SOIC Packages

### **Applications**

- Power-Supply Temperature Monitoring
- Computer Peripheral Thermal Protection
- **Notebook Computers**
- Cell Phones
- **Battery Management**
- Office Machines
- Thermostat Controls
- **Environmental Monitoring and HVAC**
- Electromechanical Device Temperature

# 3 Description

The TMP75 and TMP175 devices are temperature sensors ideal for NTC and PTC thermistor replacement. The devices offer a typical accuracy of ±1°C without requiring calibration or signal conditioning. component temperature sensors are highly linear and do not require complex calculations or look-up tables to derive the temperature. The on-chip 12-bit ADC offers resolutions down to 0.0625°C. The devices are available in the industry standard LM75 SOIC-8 and MSOP-8 footprint.

The TMP175 and TMP75 feature SMBus, Two-Wire, and I<sup>2</sup>C interface compatibility. The TMP175 device allows up to 27 devices on one bus. The TMP75 allows up to eight 8 on one bus. The TMP175 and TMP75 both feature an SMBus Alert function.

The TMP175 and TMP75 devices are ideal for extended temperature measurement in a variety of communication, computer, consumer, environmental, industrial, and instrumentation applications.

The TMP175 and TMP75 devices are specified for operation over a temperature range of -40°C to 125°C.

# **Device Information**(1)

| PART NUMBER     | PACKAGE   | BODY SIZE (NOM)   |
|-----------------|-----------|-------------------|
| TMP175<br>TMP75 | SOIC (8)  | 4.90 mm × 3.91 mm |
|                 | VSSOP (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



#### TMP175 and TMP75 Internal Block Diagram





## **Table of Contents**

| 1 | Features 1                           |    | 7.3 Feature Description                          | 8                |
|---|--------------------------------------|----|--------------------------------------------------|------------------|
| 2 | Applications 1                       |    | 7.4 Device Functional Modes                      | 14               |
| 3 | Description 1                        |    | 7.5 Programming                                  | 15               |
| 4 | Revision History2                    | 8  | Application and Implementation                   |                  |
| 5 | Pin Configuration and Functions      |    | 8.1 Application Information                      | 19               |
| 6 | Specifications4                      |    | 8.2 Typical Application                          | 19               |
| U | 6.1 Absolute Maximum Ratings         | 9  | Power Supply Recommendations                     | <mark>2</mark> 1 |
|   | 6.2 ESD Ratings                      | 10 | Layout                                           |                  |
|   | 6.3 Recommended Operating Conditions |    | 10.1 Layout Guidelines                           |                  |
|   | 6.4 Thermal Information              |    | 10.2 Layout Example                              | 21               |
|   | 6.5 Electrical Characteristics       | 11 | Device and Documentation Support                 |                  |
|   | 6.6 Timing Requirements              |    | 11.1 Related Links                               |                  |
|   | 6.7 Typical Characteristics          |    | 11.2 Trademarks                                  | 22               |
| 7 | Detailed Description 8               |    | 11.3 Electrostatic Discharge Caution             | 22               |
| • | 7.1 Overview 8                       |    | 11.4 Glossary                                    |                  |
|   | 7.2 Functional Block Diagram         | 12 | Mechanical, Packaging, and Orderable Information | 22               |

# 4 Revision History

# Changes from Revision J (December 2007) to Revision K

**Page** 

- Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.
- Updated parameters in the *Timing Requirements* table.
  6



# 5 Pin Configuration and Functions

# DGK and D Packages 8-Pin VSSOP and SOIC Top View



NOTE: Pin 1 is determined by orienting the package marking as indicated in the diagram.

#### **Pin Functions**

| P   | PIN   |     | DESCRIPTION                                                                                 |
|-----|-------|-----|---------------------------------------------------------------------------------------------|
| NO. | NAME  | I/O | DESCRIPTION                                                                                 |
| 1   | SDA   | I/O | Serial data. Open-drain output; requires a pullup resistor.                                 |
| 2   | SCL   | 1   | Serial clock. Open-drain output; requires a pullpup resistor.                               |
| 3   | ALERT | 0   | Overtemperature alert. Open-drain output; requires a pullup resistor.                       |
| 4   | GND   | _   | Ground                                                                                      |
| 5   | A2    |     |                                                                                             |
| 6   | A1    | 1   | Address select. Connect to GND, V+ or, for the TMP175 device only, leave this pin floating. |
| 7   | A0    |     |                                                                                             |
| 8   | V+    | I   | Supply voltage, 2.7 to 5.5 V                                                                |



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       | MIN  | MAX | UNIT |
|---------------------------------------|------|-----|------|
| Power supply, V+                      |      | 7   | V    |
| Input voltage <sup>(2)</sup>          | -0.5 | 7   | V    |
| Input current                         |      | 10  | mA   |
| Operating temperature                 | -55  | 127 | °C   |
| Junction temperature, T <sub>J</sub>  |      | 150 | °C   |
| Storage temperature, T <sub>stg</sub> | -60  | 130 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                                            |                                                                               |                                                                             | VALUE | UNIT |
|--------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------|------|
|                                            |                                                                               | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±4000 |      |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000                                                                       | V     |      |
|                                            | Machine Model (MM)                                                            | ±300                                                                        |       |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                | MIN | NOM MAX | UNIT |
|------------------------------------------------|-----|---------|------|
| Supply voltage                                 | 2.7 | 5.5     | V    |
| Operating free-air temperature, T <sub>A</sub> | -40 | 125     | °C   |

#### 6.4 Thermal Information

|                      |                                              | TMP175, TMP75            |      |
|----------------------|----------------------------------------------|--------------------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGK (SOIC),<br>D (VSSOP) | UNIT |
|                      |                                              | 8 PINS                   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 185                      |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 76.1                     |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 106.4                    | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 14.1                     |      |
| ΨЈВ                  | Junction-to-board characterization parameter | 104.8                    |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> Input voltage rating applies to all TMP175 and TMP75 input voltages.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics

At  $T_A = -40$ °C to +125°C, and V+ = 2.7 V to 5.5 V, unless otherwise noted.

|                 | DADAMETED                              | TEST SOMBITIONS                       |         | TMP175  |         |         | TMP75   |         |      |
|-----------------|----------------------------------------|---------------------------------------|---------|---------|---------|---------|---------|---------|------|
|                 | PARAMETER                              | TEST CONDITIONS                       | MIN     | TYP     | MAX     | MIN     | TYP     | MAX     | UNIT |
| TEMPER          | RATURE INPUT                           |                                       |         |         |         |         |         |         |      |
|                 | Range                                  |                                       | -40     |         | 125     | -40     |         | 125     | °C   |
|                 | Acquirect (Temperature Freez)          | -25°C to +85°C                        |         | ±0.5    | ±1.5    |         | ±0.5    | ±2      | °C   |
|                 | Accuracy (Temperature Error)           | -40°C to +125°C                       |         | ±1      | ±2      |         | ±1      | ±3      |      |
|                 | Accuracy (Temperature Error) vs Supply |                                       |         | 0.2     | ±0.5    |         | 0.2     | ±0.5    | °C/V |
|                 | Resolution <sup>(1)</sup>              | Selectable                            |         | 0.0625  |         |         | 0.0625  |         | °C   |
| DIGITAL         | INPUT/OUTPUT                           |                                       |         |         |         |         |         |         |      |
|                 | Input Capacitance                      |                                       |         | 3       |         |         | 3       |         | pF   |
| V <sub>IH</sub> | High-level input logic                 |                                       | 0.7(V+) |         | 6       | 0.7(V+) |         | 6       | V    |
| V <sub>IL</sub> | Low-level input logic                  |                                       | -0.5    |         | 0.3(V+) | -0.5    |         | 0.3(V+) | V    |
| I <sub>IN</sub> | Leakage Input Current                  | 0 V ≤ V <sub>IN</sub> ≤ 6 V           |         |         | 1       |         |         | 1       | μΑ   |
|                 | Input Voltage Hyteresis                | SCL and SDA Pins                      |         | 500     |         |         | 500     |         | mV   |
| V <sub>OL</sub> | Low-level output logic SDA             | I <sub>OL</sub> = 3 mA                | 0       | 0.15    | 0.4     | 0       | 0.15    | 0.4     | V    |
| $V_{OL}$        | Low-level output logic ALERT           | I <sub>OL</sub> = 4 mA                | 0       | 0.15    | 0.4     | 0       | 0.15    | 0.4     | V    |
|                 | Resolution                             | Selectable                            |         | 9 to 12 |         |         | 9 to 12 |         | Bits |
|                 | <b>.</b>                               | 9-Bit                                 |         | 27.5    | 37.5    |         | 27.5    | 37.5    |      |
|                 |                                        | 10-Bit                                |         | 55      | 75      |         | 55      | 75      |      |
|                 | Conversion Time                        | 11-Bit                                |         | 110     | 150     |         | 110     | 150     | ms   |
|                 |                                        | 12-Bit                                |         | 220     | 300     |         | 220     | 300     |      |
|                 | Timeout Time                           |                                       | 25      | 54      | 74      | 25      | 54      | 74      |      |
| POWER           | SUPPLY                                 |                                       |         |         |         |         |         |         |      |
|                 | Operating Range                        |                                       | 2.7     |         | 5.5     | 2.7     |         | 5.5     | V    |
|                 |                                        | Serial Bus Inactive                   |         | 50      | 85      |         | 50      | 85      |      |
| $I_Q$           | Quiescent Current                      | Serial Bus Active, SCL Freq = 400 kHz |         | 100     |         |         | 100     |         | μΑ   |
|                 |                                        | Serial Bus Active, SCL Freq = 3.4 MHz |         | 410     |         |         | 410     |         |      |
|                 |                                        | Serial Bus Inactive                   |         | 0.1     | 3       |         | 0.1     | 3       |      |
| $I_{SD}$        | Shutdown Current                       | Serial Bus Active, SCL Freq = 400 kHz |         | 60      |         |         | 60      |         | μΑ   |
|                 |                                        | Serial Bus Active, SCL Freq = 3.4 MHz |         | 380     |         |         | 380     |         |      |
| TEMPER          | RATURE RANGE                           |                                       |         |         |         |         |         |         |      |
|                 | Specified Range                        |                                       | -40     |         | 125     | -40     |         | 125     | °C   |
|                 | Operating Range                        |                                       | -55     |         | 127     | -55     |         | 127     | °C   |

<sup>(1)</sup> Specified for 12-bit resolution.



# 6.6 Timing Requirements

see the *Timing Diagrams* and *Two-Wire Timing Diagrams* sections for additional information

|                       | DADAMETED                                                                                  | FA   | ST MODE |     | HIGH-S | PEED MO | DE  | LINUT |
|-----------------------|--------------------------------------------------------------------------------------------|------|---------|-----|--------|---------|-----|-------|
|                       | PARAMETER                                                                                  | MIN  | TYP     | MAX | MIN    | TYP     | MAX | UNIT  |
| f <sub>(SCL)</sub>    | SCL Operating Frequency                                                                    |      |         | 0.4 |        |         | 2   | MHz   |
| t <sub>(BUF)</sub>    | Bus Free Time Between STOP and START Condition                                             | 1300 |         |     | 160    |         |     | ns    |
| t <sub>(HDSTA)</sub>  | Hold time after repeated START condition. After this period, the first clock is generated. | 600  |         |     | 160    |         |     | ns    |
| t <sub>(SUSTA)</sub>  | Repeated START Condition Setup Time                                                        | 600  |         |     | 160    |         |     | ns    |
| t <sub>(SUSTO)</sub>  | STOP Condition Setup Time                                                                  | 600  |         |     | 160    |         |     | ns    |
| t <sub>(HDDAT)</sub>  | Data Hold Time                                                                             | 20   |         | 900 | 20     |         | 170 | ns    |
| t <sub>(SUDAT)</sub>  | Data Setup Time                                                                            | 100  |         |     | 20     |         |     | ns    |
| t <sub>(LOW)</sub>    | SCL Clock LOW Period                                                                       | 1300 |         |     | 360    |         |     | ns    |
| t <sub>(HIGH)</sub>   | SCL Clock HIGH Period                                                                      | 600  |         |     | 60     |         |     | ns    |
| $t_{RC}$ and $t_{FC}$ | Clock Rise and Fall Time                                                                   |      |         | 300 |        |         | 40  | ns    |
| $t_{RD}$ and $t_{FD}$ | Data Rise and Fall Time                                                                    |      |         | 300 |        |         | 170 | ns    |

Submit Documentation Feedback

Copyright © 2004–2015, Texas Instruments Incorporated



# 6.7 Typical Characteristics

At  $T_A = 25$ °C and V+ = 5 V, unless otherwise noted.



Copyright © 2004–2015, Texas Instruments Incorporated

Submit Documentation Feedback



# 7 Detailed Description

#### 7.1 Overview

The TMP175 and TMP75 devices are digital temperature sensors that are optimal for thermal management and thermal protection applications. The TMP175 and TMP75 are Two-Wire, SMBus, and I<sup>2</sup>C interface-compatible. The devices specified over a temperature range of −40°C to +125°C. The *Functional Block Diagram* shows the internal block diagrams of TMP175 and TMP75 devices.

The temperature sensor in TMP175 and TMP75 devices is the chip itself. Thermal paths run through the package leads as well as the plastic package. The package leads provide the primary thermal path because of the lower thermal resistance of the metal.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Digital Temperature Output

The digital output from each temperature measurement conversion is stored in the read-only Temperature Register. The Temperature Register of the TMP175 or TMP75 is a 12-bit read-only register that stores the output of the most recent conversion. Two bytes must be read to obtain data, and are listed in Table 6 and Table 7. The first 12 bits are used to indicate temperature with all remaining bits equal to zero. Data format for temperature is listed in Table 1. Negative numbers are represented in binary twos complement format. Following power-up or reset, the Temperature Register will read 0°C until the first conversion is complete.

The user can obtain 9, 10, 11, or 12 bits of resolution by addressing the Configuration Register and setting the resolution bits accordingly. For 9-, 10-, or 11-bit resolution, the most significant bits (MSBs) in the Temperature Register are used with the unused least significant bits (LSBs) set to zero.

**Table 1. Temperature Data Format** 

| TEMPERATURE (°C) | DIGITAL OUTPUT<br>(BINARY) | HEX |
|------------------|----------------------------|-----|
| 128              | 0111 1111 1111             | 7FF |
| 127.9375         | 0111 1111 1111             | 7FF |
| 100              | 0110 0100 0000             | 640 |
| 80               | 0101 0000 0000             | 500 |
| 75               | 0100 1011 0000             | 4B0 |
| 50               | 0011 0010 0000             | 320 |
| 25               | 0001 1001 0000             | 190 |
| 0.25             | 0000 0000 0100             | 004 |



Table 1. Temperature Data Format (continued)

| TEMPERATURE (°C) | DIGITAL OUTPUT<br>(BINARY) | HEX |
|------------------|----------------------------|-----|
| 0                | 0000 0000 0000             | 000 |
| -0.25            | 1111 1111 1100             | FFC |
| -25              | 1110 0111 0000             | E70 |
| -55              | 1100 1001 0000             | C90 |

#### 7.3.2 Serial Interface

The TMP175 and TMP75 operate only as slave devices on the SMBus, Two-Wire, and I<sup>2</sup>C interface-compatible bus. Connections to the bus are made through the open-drain I/O lines SDA and SCL. The SDA and SCL pins feature integrated spike suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. The TMP175 and TMP75 support the transmission protocol for fast (up to 400 kHz) and high-speed (up to 2-MHz) modes. All data bytes are transmitted MSB first.

#### 7.3.2.1 Bus Overview

The device that initiates the transfer is called a *master*, and the devices controlled by the master are *slaves*. The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions.

To address a specific device, a START condition is initiated, indicated by pulling the data-line (SDA) from a HIGH to LOW logic level while SCL is HIGH. All slaves on the bus shift in the slave address byte, with the last bit indicating whether a read or write operation is intended. During the ninth clock pulse, the slave being addressed responds to the master by generating an Acknowledge and pulling SDA LOW.

Data transfer is then initiated and sent over eight clock pulses followed by an Acknowledge Bit. During data transfer SDA must remain stable while SCL is HIGH, as any change in SDA while SCL is HIGH will be interpreted as a control signal.

Once all data has been transferred, the master generates a STOP condition indicated by pulling SDA from LOW to HIGH, while SCL is HIGH.

#### 7.3.2.2 Serial Bus Address

To communicate with the TMP175 and TMP75, the master must first address slave devices through a slave address byte. The slave address byte consists of 7 address bits, and a direction bit indicating the intent of executing a read or write operation.

The TMP175 features three address pins to allow up to 27 devices to be addressed on a single bus interface. Table 2 describes the pin logic levels used to properly connect up to 27 devices. 1 indicates the pin is connected to the supply (VCC); 0 indicates the pin is connected to GND; *Float* indicates the pin is left unconnected. The state of pins A0, A1, and A2 is sampled on every bus communication and should be set prior to any activity on the interface.

The TMP75 features three address pins allowing up to eight devices to be connected per bus. Pin logic levels are described in Table 3. The address pins of the TMP175 and TMP75 are read after reset, at start of communication, or in response to a Two-Wire address acquire request. After the state of the pins are read, the address is latched to minimize power dissipation associated with detection.

Table 2. Address Pins and Slave Addresses for the TMP175

| A2 | A1 | A0 | SLAVE ADDRESS |
|----|----|----|---------------|
| 0  | 0  | 0  | 1001000       |
| 0  | 0  | 1  | 1001001       |
| 0  | 1  | 0  | 1001010       |
| 0  | 1  | 1  | 1001011       |
| 1  | 0  | 0  | 1001100       |
| 1  | 0  | 1  | 1001101       |
| 1  | 1  | 0  | 1001110       |



Table 2. Address Pins and Slave Addresses for the TMP175 (continued)

| A2    | A1    | A0    | SLAVE ADDRESS |
|-------|-------|-------|---------------|
| 1     | 1     | 1     | 1001111       |
| Float | 0     | 0     | 1110000       |
| Float | 0     | Float | 1110001       |
| Float | 0     | 1     | 1110010       |
| Float | 1     | 0     | 1110011       |
| Float | 1     | Float | 1110100       |
| Float | 1     | 1     | 1110101       |
| Float | Float | 0     | 1110110       |
| Float | Float | 1     | 1110111       |
| 0     | Float | 0     | 0101000       |
| 0     | Float | 1     | 0101001       |
| 1     | Float | 0     | 0101010       |
| 1     | Float | 1     | 0101011       |
| 0     | 0     | Float | 0101100       |
| 0     | 1     | Float | 0101101       |
| 1     | 0     | Float | 0101110       |
| 1     | 1     | Float | 0101111       |
| 0     | Float | Float | 0110101       |
| 1     | Float | Float | 0110110       |
| Float | Float | Float | 0110111       |

Table 3. Address Pins and Slave Addresses for the TMP75

| A2 | A1 | A0 | SLAVE ADDRESS |
|----|----|----|---------------|
| 0  | 0  | 0  | 1001000       |
| 0  | 0  | 1  | 1001001       |
| 0  | 1  | 0  | 1001010       |
| 0  | 1  | 1  | 1001011       |
| 1  | 0  | 0  | 1001100       |
| 1  | 0  | 1  | 1001101       |
| 1  | 1  | 0  | 1001110       |
| 1  | 1  | 1  | 1001111       |

#### 7.3.2.3 Writing and Reading to the TMP175 and TMP75

Accessing a particular register on the TMP175 and TMP75 devices is accomplished by writing the appropriate value to the Pointer Register. The value for the Pointer Register is the first byte transferred after the slave address byte with the R/W bit LOW. Every write operation to the TMP175 and TMP75 requires a value for the Pointer Register (see Figure 7).

When reading from the TMP175 and TMP75 devices, the last value stored in the Pointer Register by a write operation is used to determine which register is read by a read operation. To change the register pointer for a read operation, a new value must be written to the Pointer Register. This is accomplished by issuing a slave address byte with the R/W bit LOW, followed by the Pointer Register Byte. No additional data is required. The master can then generate a START condition and send the slave address byte with the R/W bit HIGH to initiate the read command. See Figure 9 for details of this sequence. If repeated reads from the same register are desired, it is not necessary to continually send the Pointer Register bytes, as the TMP175 and TMP75 will remember the Pointer Register value until it is changed by the next write operation.

Register bytes are sent MSB first, followed by the LSB.

Submit Documentation Feedback

Copyright © 2004–2015, Texas Instruments Incorporated



#### 7.3.2.4 Slave Mode Operations

The TMP175 and TMP75 can operate as a slave receiver or slave transmitter.

#### 7.3.2.4.1 Slave Receiver Mode

The first byte transmitted by the master is the slave address, with the  $R/\overline{W}$  bit LOW. The TMP175 or TMP75 then acknowledges reception of a valid address. The next byte transmitted by the master is the Pointer Register. The TMP175 or TMP75 then acknowledges reception of the Pointer Register byte. The next byte or bytes are written to the register addressed by the Pointer Register. The TMP175 and TMP75 will acknowledge reception of each data byte. The master may terminate data transfer by generating a START or STOP condition.

#### 7.3.2.4.2 Slave Transmitter Mode

The first byte is transmitted by the master and is the slave address, with the  $R/\overline{W}$  bit HIGH. The slave acknowledges reception of a valid slave address. The next byte is transmitted by the slave and is the most significant byte of the register indicated by the Pointer Register. The master acknowledges reception of the data byte. The next byte transmitted by the slave is the least significant byte. The master acknowledges reception of the data byte. The master may terminate data transfer by generating a Not-Acknowledge on reception of any data byte, or generating a START or STOP condition.

#### 7.3.2.5 SMBus Alert Function

The TMP175 and TMP75 support the SMBus Alert function. When the TMP75 and TMP175 are operating in Interrupt Mode (TM = 1), the ALERT pin of the TMP75 or TMP175 may be connected as an SMBus Alert signal. When a master senses that an ALERT condition is present on the ALERT line, the master sends an SMBus Alert command (00011001) on the bus. If the ALERT pin of the TMP75 or TMP175 is active, the devices will acknowledge the SMBus Alert command and respond by returning its slave address on the SDA line. The eighth bit (LSB) of the slave address byte will indicate if the temperature exceeding  $T_{HIGH}$  or falling below  $T_{LOW}$  caused the ALERT condition. This bit will be HIGH if the temperature is greater than or equal to  $T_{HIGH}$ . This bit will be LOW if the temperature is less than  $T_{LOW}$ . See Figure 10 for details of this sequence.

If multiple devices on the bus respond to the SMBus Alert command, arbitration during the slave address portion of the SMBus Alert command will determine which device will clear its ALERT status. If the TMP75 or TMP175 wins the arbitration, its ALERT pin will become inactive at the completion of the SMBus Alert command. If the TMP75 or TMP175 loses the arbitration, its ALERT pin will remain active.

#### 7.3.2.6 General Call

The TMP175 and TMP75 respond to a Two-Wire General Call address (0000000) if the eighth bit is 0. The device will acknowledge the General Call address and respond to commands in the second byte. If the second byte is 00000100, the TMP175 and TMP75 will latch the status of their address pins, but will not reset. If the second byte is 00000110, the TMP175 and TMP75 will latch the status of their address pins and reset their internal registers to their power-up values.

#### 7.3.2.7 High-Speed Mode

In order for the Two-Wire bus to operate at frequencies above 400 kHz, the master device must issue an Hsmode master code (00001XXX) as the first byte after a START condition to switch the bus to high-speed operation. The TMP175 and TMP75 devices will not acknowledge this byte, but will switch their input filters on SDA and SCL and their output filters on SDA to operate in Hs-mode, allowing transfers at up to 2 MHz. After the Hs-mode master code has been issued, the master will transmit a Two-Wire slave address to initiate a data transfer operation. The bus will continue to operate in Hs-mode until a STOP condition occurs on the bus. Upon receiving the STOP condition, the TMP175 and TMP75 will switch the input and output filter back to fast-mode operation.

#### 7.3.2.8 Time-out Function

The TMP175 resets the serial interface if either SCL or SDA is held LOW for 54 ms (typical) between a START and STOP condition. The TMP175 releases the bus if it is pulled LOW and waits for a START condition. To avoid activating the time-out function, it is necessary to maintain a communication speed of at least 1 kHz for SCL operating frequency.



#### 7.3.3 Timing Diagrams

The TMP175 and TMP75 devices are Two-Wire, SMBUs, and I<sup>2</sup>C interface-compatible. Figure 6 to Figure 10 describe the various operations on the TMP175. The following list provides bus definitions. Parameters for Figure 6 are defined in Timing Requirements.

Bus Idle: Both SDA and SCL lines remain HIGH.

**Start Data Transfer:** A change in the state of the SDA line, from HIGH to LOW, while the SCL line is HIGH, defines a START condition. Each data transfer is initiated with a START condition.

**Stop Data Transfer:** A change in the state of the SDA line from LOW to HIGH while the SCL line is HIGH defines a STOP condition. Each data transfer is terminated with a repeated START or STOP condition.

**Data Transfer:** The number of data bytes transferred between a START and a STOP condition is not limited and is determined by the master device. The receiver acknowledges the transfer of data.

**Acknowledge:** Each receiving device, when addressed, is obliged to generate an Acknowledge bit. A device that acknowledges must pull down the SDA line during the Acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the Acknowledge clock pulse. Setup and hold times must be taken into account. On a master receive, the termination of the data transfer can be signaled by the master generating a Not-Acknowledge on the last byte that has been transmitted by the slave.

## 7.3.4 Two-Wire Timing Diagrams



Figure 6. Two-Wire Timing Diagram



Figure 7. Two-Wire Timing Diagram for TMP75 Write Word Format





Figure 8. Two-Wire Timing Diagram for TMP175 Write Word Format



Figure 9. Two-Wire Timing Diagram for Read Word Format





Figure 10. Timing Diagram for SMBus ALERT

#### 7.4 Device Functional Modes

#### 7.4.1 Shutdown Mode (SD)

The Shutdown Mode of the TMP175 and TMP75 devices lets the user save maximum power by shutting down all device circuitry other than the serial interface, which reduces current consumption to typically less than 0.1  $\mu$ A. Shutdown Mode is enabled when the SD bit is 1; the device will shut down once the current conversion is completed. When SD is equal to 0, the device will maintain a continuous conversion state.

#### 7.4.2 One-shot (OS)

The TMP175 and TMP75 feature a One-Shot Temperature Measurement Mode. When the device is in Shutdown Mode, writing 1 to the OS bit will start a single temperature conversion. The device will return to the shutdown state at the completion of the single conversion. This is useful to reduce power consumption in the TMP175 and TMP75 when continuous temperature monitoring is not required. When the configuration register is read, the OS will always read zero.

#### 7.4.3 Thermostat Mode (TM)

The Thermostat Mode bit of the TMP175 and TMP75 indicates to the device whether to operate in Comparator Mode (TM = 0) or Interrupt Mode (TM = 1). For more information on comparator and interrupt modes, see the *High and Low Limit Registers* section.

#### 7.4.3.1 Comparator Mode (TM = 0)

In Comparator mode (TM = 0), the ALERT pin is activated when the temperature equals or exceeds the value in the  $T_{(HIGH)}$  register and it remains active until the temperature falls below the value in the  $T_{(LOW)}$  register. For more information on the comparator mode, see the *High and Low Limit Registers* section.

#### 7.4.3.2 Interrupt Mode (TM = 1)

In Interrupt mode (TM = 1), the ALERT pin is activated when the temperature exceeds  $T_{(HIGH)}$  or goes below  $T_{(LOW)}$  registers. The ALERT pin is cleared when the host controller reads the temperature register. For more information on the interrupt mode, see the *High and Low Limit Registers* section.

Submit Documentation Feedback



#### 7.5 Programming



Figure 11. Internal Register Structure of the TMP175 and TMP75

#### 7.5.1 Pointer Register

Figure 11 shows the internal register structure of the TMP175 and TMP75. The 8-bit Pointer Register of the devices is used to address a given data register. The Pointer Register uses the two LSBs to identify which of the data registers should respond to a read or write command. Table 4 identifies the bits of the Pointer Register byte. Table 5 describes the pointer address of the registers available in the TMP175 and TMP75. Power-up reset value of P1/P0 is 00.

#### 7.5.1.1 Pointer Register Byte (pointer = N/A) [reset = 00h]

**Table 4. Pointer Register Byte** 

| P7 | P6 | P5 | P4 | P3 | P2 | P1            | P0 |
|----|----|----|----|----|----|---------------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | Register Bits |    |

#### 7.5.1.2 Pointer Addresses of the TMP175

#### Table 5. Pointer Addresses of the TMP175 and TMP75

| P1 | P0 | TYPE            | REGISTER                   |
|----|----|-----------------|----------------------------|
| 0  | 0  | R only, default | Temperature Register       |
| 0  | 1  | R/W             | Configuration Register     |
| 1  | 0  | R/W             | T <sub>LOW</sub> Register  |
| 1  | 1  | R/W             | T <sub>HIGH</sub> Register |

### 7.5.2 Temperature Register

The Temperature Register of the TMP175 or TMP75 is a 12-bit, read-only register that stores the output of the most recent conversion. Two bytes must be read to obtain data, and are described in Table 6 and Table 7. Byte 1 is the most significant byte, followed by byte 2, the least significant byte. The first 12 bits are used to indicate temperature, with all remaining bits equal to zero. The least significant byte does not have to be read if that information is not needed. Following power up or reset value, the Temperature Register will read 0°C until the first conversion is complete.



#### Table 6. Byte 1 of Temperature Register

| D7  | D6  | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|----|----|----|----|----|----|
| T11 | T10 | Т9 | T8 | T7 | T6 | T5 | T4 |

#### Table 7. Byte 2 of Temperature Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| Т3 | T2 | T1 | T0 | 0  | 0  | 0  | 0  |

#### 7.5.3 Configuration Register

The Configuration Register is an 8-bit read/write register used to store bits that control the operational modes of the temperature sensor. Read and write operations are performed MSB first. The format of the Configuration Register for the TMP175 and TMP75 is shown in Table 8, followed by a breakdown of the register bits. The power up or reset value of the Configuration Register are all bits equal to 0.

#### **Table 8. Configuration Register Format**

| BYTE | D7 | D6 | D5 | D4 | D3 | D2  | D1 | D0 |
|------|----|----|----|----|----|-----|----|----|
| 1    | os | R1 | R0 | F1 | F0 | POL | TM | SD |

#### 7.5.3.1 Shutdown Mode (SD)

The Shutdown Mode of the TMP175 and TMP75 allows the user to save maximum power by shutting down all device circuitry other than the serial interface, which reduces current consumption to typically less than 0.1  $\mu$ A. Shutdown Mode is enabled when the SD bit is 1; the device will shut down once the current conversion is completed. When SD is equal to 0, the device will maintain a continuous conversion state.

#### 7.5.3.2 Thermostat Mode (TM)

The Thermostat Mode bit of the TMP175 and TMP75 indicates to the device whether to operate in Comparator Mode (TM = 0) or Interrupt Mode (TM = 1). For more information on comparator and interrupt modes, see the *High and Low Limit Registers* section.

#### 7.5.3.3 Polarity (POL)

The Polarity Bit of the TMP175 lets the user adjust the polarity of the ALERT pin output. If the POL bit is set to 0 (default), the ALERT pin becomes active low. When POL bit is set to 1, the ALERT pin becomes active high and the state of the ALERT pin is inverted. The operation of the ALERT pin in various modes is illustrated in Figure 12.





Figure 12. Output Transfer Function Diagrams

## 7.5.3.4 Fault Queue (F1/F0)

A fault condition is defined as when the measured temperature exceeds the user-defined limits set in the  $T_{HIGH}$  and  $T_{LOW}$  Registers. Additionally, the number of fault conditions required to generate an alert may be programmed using the Fault Queue. The Fault Queue is provided to prevent a false alert as a result of environmental noise. The Fault Queue requires consecutive fault measurements in order to trigger the alert function. Table 9 defines the number of measured faults that may be programmed to trigger an alert condition in the device. For  $T_{HIGH}$  and  $T_{LOW}$  register format and byte order, see the *High and Low Limit Registers* section.

Table 9. Fault Settings of the TMP175 and TMP75

| F1 | F0 | CONSECUTIVE FAULTS |
|----|----|--------------------|
| 0  | 0  | 1                  |
| 0  | 1  | 2                  |
| 1  | 0  | 4                  |
| 1  | 1  | 6                  |

#### 7.5.3.5 Converter Resolution (R1/R0)

The Converter Resolution Bits control the resolution of the internal analog-to-digital (ADC) converter. This control allows the user to maximize efficiency by programming for higher resolution or faster conversion time. Table 10 identifies the Resolution Bits and the relationship between resolution and conversion time.

Table 10. Resolution of the TMP175 and TMP75

| R1 | R0 | RESOLUTION         | CONVERSION TIME<br>(TYPICAL) |
|----|----|--------------------|------------------------------|
| 0  | 0  | 9 bits (0.5°C)     | 27.5 ms                      |
| 0  | 1  | 10 bits (0.25°C)   | 55 ms                        |
| 1  | 0  | 11 bits (0.125°C)  | 110 ms                       |
| 1  | 1  | 12 bits (0.0625°C) | 220 ms                       |



#### 7.5.3.6 One-Shot (OS)

The TMP175 and TMP75 feature a One-Shot Temperature Measurement Mode. When the device is in Shutdown Mode, writing 1 to the OS bit will start a single temperature conversion. The device will return to the shutdown state at the completion of the single conversion. This is useful to reduce power consumption in the TMP175 and TMP75 when continuous temperature monitoring is not required. When the configuration register is read, the OS will always read zero.

#### 7.5.4 High and Low Limit Registers

In Comparator Mode (TM = 0), the ALERT pin of the TMP175 and TMP75 becomes active when the temperature equals or exceeds the value in THIGH and generates a consecutive number of faults according to fault bits F1 and F0. The ALERT pin will remain active until the temperature falls below the indicated  $T_{LOW}$  value for the same number of faults.

In Interrupt Mode (TM = 1), the ALERT pin becomes active when the temperature equals or exceeds  $T_{HIGH}$  for a consecutive number of fault conditions. The ALERT pin remains active until a read operation of any register occurs, or the device successfully responds to the SMBus Alert Response Address. The ALERT pin will also be cleared if the device is placed in Shutdown Mode. Once the ALERT pin is cleared, it will only become active again by the temperature falling below  $T_{LOW}$ . When the temperature falls below  $T_{LOW}$ , the ALERT pin will become active and remain active until cleared by a read operation of any register or a successful response to the SMBus Alert Response Address. Once the ALERT pin is cleared, the above cycle will repeat, with the ALERT pin becoming active when the temperature equals or exceeds  $T_{HIGH}$ . The ALERT pin can also be cleared by resetting the device with the General Call Reset command. This will also clear the state of the internal registers in the device returning the device to Comparator Mode (TM = 0).

Both operational modes are represented in Figure 12. Table 11, Table 12, Table 13, and Table 14 describe the format for the  $T_{HIGH}$  and  $T_{LOW}$  registers. The most significant byte is sent first, followed by the least significant byte. Power-up reset values for  $T_{HIGH}$  and  $T_{LOW}$  are:

 $T_{HIGH} = 80^{\circ}C$  and  $T_{IOW} = 75^{\circ}C$ 

The format of the data for  $T_{HIGH}$  and  $T_{LOW}$  is the same as for the Temperature Register.

#### Table 11. Byte 1 of T<sub>HIGH</sub> Register

| D7  | D6  | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|----|----|----|----|----|----|
| H11 | H10 | H9 | H8 | H7 | H6 | H5 | H4 |

#### Table 12. Byte 2 of T<sub>HIGH</sub> Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| H3 | H2 | H1 | H0 | 0  | 0  | 0  | 0  |

#### Table 13. Byte 1 of T<sub>LOW</sub> Register

| BYTE | D7  | D6  | D5 | D4 | D3 | D2 | D1 | D0 |
|------|-----|-----|----|----|----|----|----|----|
| 1    | L11 | L10 | L9 | L8 | L7 | L6 | L5 | L4 |

#### Table 14. Byte 2 of T<sub>LOW</sub> Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| L3 | L2 | L1 | LO | 0  | 0  | 0  | 0  |

All 12 bits for the Temperature,  $T_{HIGH}$ , and  $T_{LOW}$  registers are used in the comparisons for the ALERT function for all converter resolutions. The three LSBs in  $T_{HIGH}$  and  $T_{LOW}$  can affect the ALERT output even if the converter is configured for 9-bit resolution.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TMP175 and TMP75 devices are used to measure the PCB temperature of the location it is mounted. The TMP175 and TMP75 feature SMBus, Two-Wire, and  $I^2C$  interface compatibility, with the TMP175 allowing up to 27 devices on one bus and the TMP75 allowing up to 8 devices on one bus. The TMP175 and TMP75 both feature a SMBus Alert function. The TMP175 and TMP75 require no external components for operation except for pullup resistors on SCL, SDA, and ALERT, although a  $0.1-\mu F$  bypass capacitor is recommended.

The sensing device of the TMP175 and TMP75 devices is the chip itself. Thermal paths run through the package leads as well as the plastic package. The lower thermal resistance of metal causes the leads to provide the primary thermal path.

#### 8.2 Typical Application



Figure 13. Typical Connections of the TMP175 and TMP75

#### 8.2.1 Design Requirements

TMP175 and TMP75 devices requires pullup resistors on the SCL, SDA, and ALERT pins. The recommended value for the pullup resistor is  $5\text{-}k\Omega$ . In some applications the pullup resistor can be lower or higher than  $5\text{-}k\Omega$  but must not exceed 3 mA of current on SCL and SDA pins, must not exceed 4 mA on ALERT pin. A  $0.1\text{-}\mu\text{F}$  bypass capacitor is recommended, as shown in Figure 13. The SCL, SDA, and ALERT lines can be pulled up to a supply that is equal to or higher than  $V_S$  through the pullup resistors. For TMP175, to configure one of 27 different addresses on the bus, connect A0, A1 and A2 to either GND pin, V+ pin or Float. Float indicates the pin is left unconnected. For TMP75, to configure one of 8 different addresses on the bus, connect A0, A1 and A2 to either GND pin or V+ pin.



# **Typical Application (continued)**

#### 8.2.2 Detailed Design Procedure

The TMP175 and TMP75 devices should be placed in close proximity to the heat source that must be monitored, with a proper layout for good thermal coupling. This placement ensures that temperature changes are captured within the shortest possible time interval. To maintain accuracy in applications that require air or surface temperature measurement, take care to isolate the package and leads from ambient air temperature. A thermally conductive adhesive is helpful in achieving accurate surface temperature measurement.

# 8.2.3 Application Curve

Figure 14 shows the step response of the TMP175 and TMP75 devices to a submersion in an oil bath of 100°C from room temperature (27°C). The time-constant, or the time for the output to reach 63% of the input step, is 1.5 s. The time-constant result depends on the printed-circuit-board (PCB) that the TMPx175 devices are mounted. For this test, the TMP175 and TMP75 devices were soldered to a two-layer PCB that measured 0.375 inch × 0.437 inch.



Figure 14. Temperature Step Response

Submit Documentation Feedback



# 9 Power Supply Recommendations

The TMP175 and TMP75 devices operate with power supply in the range of 2.7 V to 5.5 V. A power-supply bypass capacitor is required for stability; place this capacitor as close as possible to the supply and ground pins of the device. A typical value for this supply bypass capacitor is 0.01  $\mu$ F. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise.

# 10 Layout

## 10.1 Layout Guidelines

Place the power-supply bypass capacitor as close as possible to the supply and ground pins. The recommended value of this bypass capacitor is 0.01  $\mu$ F. Additional decoupling capacitance can be added to compensate for noisy or high-impedance power supplies. Pull up the open-drain output pins SDA , SCL and ALERT through 5-k $\Omega$  pullup resistors.

#### 10.2 Layout Example



Figure 15. Layout Example



# 11 Device and Documentation Support

#### 11.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 15. Related Links

| PARTS  | PRODUCT FOLDER | SAMPLE & BUY | IPLE & BUY TECHNICAL TOOLS & SOFTWAR |            | SUPPORT & COMMUNITY |
|--------|----------------|--------------|--------------------------------------|------------|---------------------|
| TMP175 | Click here     | Click here   | Click here                           | Click here | Click here          |
| TMP75  | Click here     | Click here   | Click here                           | Click here | Click here          |

#### 11.2 Trademarks

SMBus, Two-Wire are trademarks of NXP Semiconductors. All other trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





3-Sep-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|---------------------|--------------|----------------------|---------|
| TMP175AID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-250C-1 YEAR | -40 to 125   | TMP175               | Samples |
| TMP175AIDG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-250C-1 YEAR | -40 to 125   | TMP175               | Samples |
| TMP175AIDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125   | DABQ                 | Samples |
| TMP175AIDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125   | DABQ                 | Samples |
| TMP175AIDGKTG4   | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | DABQ                 | Samples |
| TMP175AIDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | TMP175               | Samples |
| TMP175AIDRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | TMP175               | Samples |
| TMP75AID         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI        | Level-1-260C-UNLIM  | -40 to 125   | TMP75                | Samples |
| TMP75AIDG4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | Call TI                    | Level-1-260C-UNLIM  | -40 to 125   | TMP75                | Samples |
| TMP75AIDGKR      | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125   | T127                 | Samples |
| TMP75AIDGKRG4    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | T127                 | Samples |
| TMP75AIDGKT      | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125   | T127                 | Samples |
| TMP75AIDGKTG4    | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | T127                 | Samples |
| TMP75AIDR        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI        | Level-1-260C-UNLIM  | -40 to 125   | TMP75                | Samples |
| TMP75AIDRG4      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | Call TI                    | Level-1-260C-UNLIM  | -40 to 125   | TMP75                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.



# PACKAGE OPTION ADDENDUM

3-Sep-2014

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Sep-2014

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMP175AIDGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TMP175AIDGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TMP175AIDGKT | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TMP175AIDGKT | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TMP175AIDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TMP75AIDGKR  | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TMP75AIDGKT  | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TMP75AIDR    | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 3-Sep-2014



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMP175AIDGKR | VSSOP        | DGK             | 8    | 2500 | 370.0       | 355.0      | 55.0        |
| TMP175AIDGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TMP175AIDGKT | VSSOP        | DGK             | 8    | 250  | 195.0       | 200.0      | 45.0        |
| TMP175AIDGKT | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| TMP175AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| TMP75AIDGKR  | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TMP75AIDGKT  | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| TMP75AIDR    | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com