

SNOSC70B - APRIL 2012 - REVISED MARCH 2013

## LMV601/LMV602/LMV604 1 MHz, Low Power General Purpose, 2.7V Operational Amplifiers

Check for Samples: LMV601, LMV602, LMV604

#### **FEATURES**

- (Typical 2.7V Supply Values: Unless Otherwise Noted)
- **Ensured 2.7V and 5V Specifications**
- Supply Current (Per Amplifier) 100µA
- **Gain Bandwidth Product 1.0MHz**
- Shutdown Current (LMV601) 45pA
- Turn-On Time from Shutdown (LMV601) 5µs
- **Input Bias Current 20fA**

#### **APPLICATIONS**

- Cordless/Cellular Phones
- Laptops
- **PDAs**
- PCMCIA/Audio
- Portable/Battery-Powered Electronic Equipment
- **Supply Current Monitoring**
- **Battery Monitoring**
- **Buffer**
- **Filter**
- **Driver**

#### DESCRIPTION

The LMV601/LMV602/LMV604 are single, dual, and quad low voltage, low power Operational Amplifiers. They are designed specifically for low voltage general purpose applications. Other important product characteristics are low input bias current, rail-to-rail range. and wide temperature LMV601/LMV602/LMV604 have 29nV Voltage Noise at 10KHz, 1MHz GBW, 1.0V/µs Slew Rate, 0.25mV Vos. The LMV601/2/4 operates from a single supply voltage as low as 2.7V, while drawing 100uA (typ) quiescent current. In shutdown mode the current can be reduced to 45pA.

The industrial-plus temperature range of -40°C to 125°C allows the LMV601/LMV602/LMV604 to accommodate а broad range of extended environment applications.

The LMV601 offers a shutdown pin that can be used to disable the device. Once in shutdown mode, the supply current is reduced to 45pA (typical).

The LMV601 is offered in the tiny 6-Pin SC70 package, the LMV602 in space saving 8-Pin VSSOP and SOIC, and the LMV604 in 14-Pin TSSOP and SOIC. These small package amplifiers offer an ideal solution for applications requiring minimum PCB footprint. Applications with area constrained PC board requirements include portable and battery operated electronics.

#### Sample and Hold Circuit





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



## Absolute Maximum Ratings(1)(2)

| FCD T-1(3)                          | Machine Model                           | 200V               |
|-------------------------------------|-----------------------------------------|--------------------|
| ESD Tolerance <sup>(3)</sup>        | Human Body Model                        | 2000V              |
| Differential Input Voltage          |                                         | ± Supply Voltage   |
| Supply Voltage (V + -V -)           |                                         | 6.0V               |
| Output Short Circuit to V +         |                                         | See <sup>(4)</sup> |
| Output Short Circuit to V -         |                                         | See <sup>(5)</sup> |
| Storage Temperature Range           |                                         | -65°C to 150°C     |
| Junction Temperature <sup>(6)</sup> |                                         | 150°C              |
| Manuatina Tamanantuna               | Infrared or Convection Reflow (20 sec.) | 235°C              |
| Mounting Temperature                | Wave Soldering Lead Temp. (10 sec.)     | 260°C              |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC)Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
- (4) Shorting output to V<sup>+</sup> will adversely affect reliability.
- (5) Shorting output to V will adversely affect reliability.
- (6) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>)/ θ<sub>JA</sub>. All numbers apply for packages soldered directly onto a PC Board.

#### Operating Ratings<sup>(1)</sup>

| Supply Voltage                        |              | 2.7V to 5.5V   |
|---------------------------------------|--------------|----------------|
| Temperature Range                     |              | -40°C to 125°C |
| Thermal Resistance (θ <sub>JA</sub> ) | 6-Pin SC70   | 414°C/W        |
|                                       | 8-Pin SOIC   | 190°C/W        |
|                                       | 8-Pin VSSOP  | 235°C/W        |
|                                       | 14-Pin TSSOP | 155°C/W        |
|                                       | 14-Pin SOIC  | 145°C/W        |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.



## 2.7V DC Electrical Characteristics(1)

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1M\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol            | Parameter                             | Conditions                                        | Min <sup>(2)</sup> | Тур <sup>(3)</sup>     | Max <sup>(2)</sup> | Units |  |
|-------------------|---------------------------------------|---------------------------------------------------|--------------------|------------------------|--------------------|-------|--|
| Vos               | Input Offset Voltage                  | LMV601                                            |                    | 0.25                   | 4                  | .,    |  |
|                   |                                       | LMV602/LMV604                                     |                    | 0.55                   | 5                  | mV    |  |
| TCV <sub>OS</sub> | Input Offset Voltage Average<br>Drift |                                                   |                    | 1.7                    |                    | μV/°C |  |
| I <sub>B</sub>    | Input Bias Current                    |                                                   |                    | 0.02                   |                    | pA    |  |
| los               | Input Offset Current                  |                                                   |                    | 6.6                    |                    | fA    |  |
| I <sub>S</sub>    | Supply Current                        | Per Amplifier                                     |                    | 100                    | 170                | μΑ    |  |
|                   |                                       | Shutdown Mode, V <sub>SD</sub> = 0V (LMV601)      |                    | 45pA                   | 1μA                |       |  |
| CMRR              | Common Mode Rejection Ratio           | $0V \le V_{CM} \le 1.7V$ $0V \le V_{CM} \le 1.6V$ |                    | 80                     |                    | dB    |  |
| PSRR              | Power Supply Rejection Ratio          | 2.7V ≤ V <sup>+</sup> ≤ 5V                        |                    | 82                     |                    | dB    |  |
| V <sub>CM</sub>   | Input Common Mode Voltage             | For CMRR ≥ 50dB                                   | 0                  | -0.2 to 1.9<br>(Range) | 1.7                | V     |  |
| A <sub>V</sub>    | Large Signal Voltage Gain             | $R_L = 10k\Omega$ to 1.35V                        |                    | 113                    |                    | dB    |  |
| Vo                | Output Swing                          | $R_L = 10k\Omega$ to 1.35V                        |                    | 5.0                    | 30                 | \/    |  |
|                   |                                       |                                                   | 30                 | 5.3                    |                    | mV    |  |
| I <sub>O</sub>    | Output Short Circuit Current          | Sourcing<br>LMV601/LMV602                         |                    | 32                     |                    |       |  |
|                   |                                       | Sourcing 24 Sinking 24                            |                    | 24                     |                    | mA    |  |
|                   |                                       |                                                   |                    | 24                     |                    |       |  |
| t <sub>on</sub>   | Turn-on Time from Shutdown            | (LMV601)                                          |                    | 5                      |                    | μs    |  |
| V <sub>SD</sub>   | Shutdown Pin Voltage Range            | ON Mode (LMV601)                                  | 1.7 to 2.7         | 2.4 to 2.7             | M                  |       |  |
|                   |                                       | Shutdown Mode (LMV601)                            |                    |                        |                    | V     |  |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No assurance of parametric performance is indicated in the electrical tables under conditions of internal self heating where T<sub>J</sub> > T<sub>A</sub>.

<sup>(2)</sup> All limits are ensured by testing or statistical analysis.

<sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.



## 2.7V AC Electrical Characteristics(1)

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1M\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol         | Parameter                    | Conditions                                                  | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units              |
|----------------|------------------------------|-------------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|
| SR             | Slew Rate                    | $R_L = 10k\Omega$ , (4)                                     |                    | 1.0                |                    | V/µs               |
| GBW            | Gain Bandwidth Product       | $R_L = 100k\Omega, C_L = 200pF$                             |                    | 1.0                |                    | MHz                |
| Φ <sub>m</sub> | Phase Margin                 | $R_L = 100k\Omega$                                          |                    | 72                 |                    | deg                |
| G <sub>m</sub> | Gain Margin                  | $R_L = 100k\Omega$                                          |                    | 20                 |                    | dB                 |
| e <sub>n</sub> | Input-Referred Voltage Noise | f = 1kHz                                                    |                    | 40                 |                    | nV/√ <del>Hz</del> |
| in             | Input-Referred Current Noise | f = 1kHz                                                    |                    | 0.001              |                    | pA/√Hz             |
| THD            | Total Harmonic Distortion    | $f = 1kHz, A_V = +1$<br>$R_L = 600\Omega, V_{IN} = 1V_{PP}$ |                    | 0.017              |                    | %                  |

- (1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No assurance of parametric performance is indicated in the electrical tables under conditions of internal self heating where T<sub>J</sub> > T<sub>A</sub>.
- (2) All limits are ensured by testing or statistical analysis.
- (3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.
- (4) Connected as voltage follower with 2V<sub>PP</sub> step input. Number specified is the slower of the positive and negative slew rates.

#### 5V DC Electrical Characteristics (1)

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1M\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol            | Parameter                                | Conditions                                         | Min <sup>(2)</sup> | Typ <sup>(3)</sup>     | Max <sup>(2)</sup> | Units |
|-------------------|------------------------------------------|----------------------------------------------------|--------------------|------------------------|--------------------|-------|
| V <sub>OS</sub>   | Input Offset                             | LMV601                                             |                    | 0.25                   | 4                  | >/    |
|                   | Voltage                                  | LMV602/LMV604                                      |                    | 0.70                   | 5                  | mV    |
| TCV <sub>OS</sub> | Input Offset<br>Voltage Average<br>Drift |                                                    |                    | 1.9                    |                    | μV/°C |
| I <sub>B</sub>    | Input Bias Current                       |                                                    |                    | 0.02                   |                    | pA    |
| I <sub>OS</sub>   | Input Offset<br>Current                  |                                                    |                    | 6.6                    |                    | fA    |
| I <sub>S</sub>    | Supply Current                           | Per Amplifier                                      |                    | 107                    | 200                | μΑ    |
|                   |                                          | Shutdown Mode,<br>V <sub>SD</sub> = 0V<br>(LMV601) |                    | 0.033                  | 1                  | μА    |
| CMRR              | Common Mode<br>Rejection Ratio           | $0V \le V_{CM} \le 4.0V$ $0V \le V_{CM} \le 3.9V$  |                    | 86                     |                    | dB    |
| PSRR              | Power Supply<br>Rejection Ratio          | 2.7V ≤ V <sup>+</sup> ≤ 5V                         |                    | 82                     |                    | dB    |
| V <sub>CM</sub>   | Input Common<br>Mode Voltage             | For CMRR ≥ 50dB                                    | 0                  | -0.2 to 4.2<br>(Range) | 4                  | V     |
| A <sub>V</sub>    | Large Signal<br>Voltage Gain (4)         | $R_L = 10k\Omega$ to 2.5V                          |                    | 116                    |                    | dB    |
| Vo                | Output Swing                             | Output Swing $R_L = 10k\Omega$ to 2.5V             |                    | 7                      | 30                 | m)/   |
|                   |                                          |                                                    | 30                 | 7                      |                    | mV    |
| lo                | Output Short Sourcing                    |                                                    |                    | 113                    |                    | ^     |
|                   | Circuit Current                          | Sinking                                            |                    | 75                     |                    | mA mA |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No assurance of parametric performance is indicated in the electrical tables under conditions of internal self heating where T<sub>J</sub> > T<sub>A</sub>.

(4) R<sub>L</sub> is connected to mid-supply. The output voltage is GND +  $0.2V \le V_O \le V^+ - 0.2V$ 

<sup>(2)</sup> All limits are ensured by testing or statistical analysis.

<sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.



## 5V DC Electrical Characteristics<sup>(1)</sup> (continued)

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1M\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol          | Parameter                     | Conditions             | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units |
|-----------------|-------------------------------|------------------------|--------------------|--------------------|--------------------|-------|
| t <sub>on</sub> | Turn-on Time from Shutdown    | (LMV601)               |                    | 5                  |                    | μs    |
| $V_{SD}$        | Shutdown Pin<br>Voltage Range | ON Mode<br>(LMV601)    |                    | 3.1 to 5           | 4.5 to 5.0         | V     |
|                 |                               | Shutdown Mode (LMV601) |                    | 0 to 1             | 0 to 0.8           | V     |



## 5V AC Electrical Characteristics<sup>(1)</sup>

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1M\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol         | Parameter                    | Conditions                                               | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units              |
|----------------|------------------------------|----------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|
| SR             | Slew Rate                    | $R_L = 10k\Omega$ , (4)                                  |                    | 1.0                |                    | V/µs               |
| GBW            | Gain-Bandwidth Product       | $R_L = 10k\Omega$ , $C_L = 200pF$                        |                    | 1.0                |                    | MHz                |
| Фт             | Phase Margin                 | $R_L = 100k\Omega$                                       |                    | 70                 |                    | deg                |
| G <sub>m</sub> | Gain Margin                  | $R_L = 100k\Omega$                                       |                    | 20                 |                    | dB                 |
| e <sub>n</sub> | Input-Referred Voltage Noise | f = 1kHz                                                 |                    | 39                 |                    | nV/√ <del>Hz</del> |
| i <sub>n</sub> | Input-Referred Current Noise | f = 1kHz                                                 |                    | 0.001              |                    | pA/√ <del>Hz</del> |
| THD            | Total Harmonic Distortion    | $f = 1kHz, A_V = +1$ $R_L = 600\Omega, V_{IN} = 1V_{PP}$ |                    | 0.012              |                    | %                  |

- (1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No assurance of parametric performance is indicated in the electrical tables under conditions of internal self heating where T<sub>J</sub> > T<sub>A</sub>.
- (2) All limits are ensured by testing or statistical analysis.
- (3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.
- (4) Connected as voltage follower with 2V<sub>PP</sub> step input. Number specified is the slower of the positive and negative slew rates.

#### **Connection Diagrams**



Figure 1. 6-Pin SC70 – Top View See Package Number DCK



Figure 2. 8-Pin VSSOP/SOIC – Top View See Package Number DGK or D



Figure 3. 14-Pin TSSOP/SOIC Top View See Package Number PW or D



#### **Typical Performance Characteristics**





























































Stability vs.
Capacitive Load









Figure 31.



# Typical Performance Characteristics (continued) Non-Inverting Large Signal Pulse Response Non-Inverting Small Signal Pulse Response



TIME (4 µs/div) Figure 34.



Figure 35.





TIME (4 µs/div) Figure 36.



Figure 37.



Figure 39.



# Typical Performance Characteristics (continued) Inverting Large Signal Pulse Response Inverting Small Signal Pulse Response



Figure 40.



Figure 41.



Figure 42.





#### **APPLICATION SECTION**

#### LMV601/LMV602/LMV604

The LMV601/LMV602/LMV604 family of amplifiers features low voltage, low power, and rail-to-rail output operational amplifiers designed for low voltage portable applications. The family is designed using all CMOS technology. This results in an ultra low input bias current. The LMV601 has a shutdown option, which can be used in portable devices to increase battery life.

A simplified schematic of the LMV601/LMV602/LMV604 family of amplifiers is shown in Figure 44. The PMOS input differential pair allows the input to include ground. The output of this differential pair is connected to the Class AB turnaround stage. This Class AB turnaround has a lower quiescent current, compared to regular turnaround stages. This results in lower offset, noise, and power dissipation, while slew rate equals that of a conventional turnaround stage. The output of the Class AB turnaround stage provides gate voltage to the complementary common-source transistors at the output stage. These transistors enable the device to have rail-to-rail output.



Figure 44. Simplified Schematic

#### **CLASS AB TURNAROUND STAGE AMPLIFIER**

This patented folded cascode stage has a combined class AB amplifier stage, which replaces the conventional folded cascode stage. Therefore, the class AB folded cascode stage runs at a much lower quiescent current compared to conventional folded cascode stages. This results in significantly smaller offset and noise contributions. The reduced offset and noise contributions in turn reduce the offset voltage level and the voltage noise level at the input of the LMV601/LMV602/LMV604. Also the lower quiescent current results in a high open-loop gain for the amplifier. The lower quiescent current does not affect the slew rate of the amplifier nor its ability to handle the total current swing coming from the input stage.

The input voltage noise of the device at low frequencies, below 1kHz, is slightly higher than devices with a BJT input stage; However the PMOS input stage results in a much lower input bias current and the input voltage noise drops at frequencies above 1kHz.

#### SAMPLE AND HOLD CIRCUIT

The lower input bias current of the LMV601 results in a very high input impedance. The output impedance when the device is in shutdown mode is quite high. These high impedances, along with the ability of the shutdown pin to be derived from a separate power source, make LMV601 a good choice for sample and hold circuits. The sample clock should be connected to the shutdown pin of the amplifier to rapidly turn the device on or off.



Figure 45 shows the schematic of a simple sample and hold circuit. When the sample clock is high the first amplifier is in normal operation mode and the second amplifier acts as a buffer. The capacitor, which appears as a load on the first amplifier, will be charging at this time. The voltage across the capacitor is that of the non-inverting input of the first amplifier since it is connected as a voltage-follower. When the sample clock is low the first amplifier is shut off, bringing the output impedance to a high value. The high impedance of this output, along with the very high impedance on the input of the second amplifier, prevents the capacitor from discharging. There is very little voltage droop while the first amplifier is in shutdown mode. The second amplifier, which is still in normal operation mode and is connected as a voltage follower, also provides the voltage sampled on the capacitor at its output.



Figure 45. Sample and Hold Circuit

#### SHUTDOWN FEATURE

The LMV601 is capable of being turned off in order to conserve power and increase battery life in portable devices. Once in shutdown mode the supply current is drastically reduced, 1µA maximum, and the output will be "tri-stated."

The device will be disabled when the shutdown pin voltage is pulled low. The shutdown pin should never be left unconnected. Leaving the pin floating will result in an undefined operation mode and the device may oscillate between shutdown and active modes.

The LMV601 typically turns on 2.8 $\mu$ s after the shutdown voltage is pulled high. The device turns off in less than 400ns after shutdown voltage is pulled low. Figure 46 and Figure 47 show the turn-on and turn-off time of the LMV601, respectively. In order to reduce the effect of the capacitance added to the circuit by the scope probe, in the turn-off time circuit a resistive load of  $600\Omega$  is added. Figure 48 and Figure 49 show the test circuits used to obtain the two plots.



Figure 46. Turn-on Time





Figure 47. Turn-off Time



Figure 48. Turn-on Time



Figure 49. Turn-off Time

#### **LOW INPUT BIAS CURRENT**

The LMV601/LMV602/LMV604 Amplifiers have a PMOS input stage. As a result, they will have a much lower input bias current than devices with BJT input stages. This feature makes these devices ideal for sensor circuits. A typical curve of the input bias current of the LMV601 is shown in Figure 50.



Figure 50. Input Bias Current vs. V<sub>CM</sub>



#### www.ti.com

#### **REVISION HISTORY**

| CI | Changes from Revision A (March 2013) to Revision B |  |    |  |  |  |  |
|----|----------------------------------------------------|--|----|--|--|--|--|
| •  | Changed layout of National Data Sheet to TI format |  | 16 |  |  |  |  |





17-Sep-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|----|----------------|----------------------------|-------------------|--------------------|--------------|-------------------------|---------|
| LMV601MG/NOPB    | ACTIVE | SC70         | DCK                | 6  | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM |              | AUA                     | Samples |
| LMV601MGX/NOPB   | ACTIVE | SC70         | DCK                | 6  | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM |              | AUA                     | Samples |
| LMV602MA/NOPB    | ACTIVE | SOIC         | D                  | 8  | 95             | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM |              | LMV60<br>2MA            | Samples |
| LMV602MAX/NOPB   | ACTIVE | SOIC         | D                  | 8  | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM |              | LMV60<br>2MA            | Samples |
| LMV602MM/NOPB    | ACTIVE | VSSOP        | DGK                | 8  | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM |              | AC9A                    | Samples |
| LMV602MMX/NOPB   | ACTIVE | VSSOP        | DGK                | 8  | 3500           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM |              | AC9A                    | Samples |
| LMV604MA/NOPB    | ACTIVE | SOIC         | D                  | 14 | 55             | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM |              | LMV604MA                | Samples |
| LMV604MAX/NOPB   | ACTIVE | SOIC         | D                  | 14 | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM |              | LMV604MA                | Samples |
| LMV604MT/NOPB    | ACTIVE | TSSOP        | PW                 | 14 | 94             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM |              | LMV604<br>MT            | Samples |
| LMV604MTX/NOPB   | ACTIVE | TSSOP        | PW                 | 14 | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM |              | LMV604<br>MT            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



#### PACKAGE OPTION ADDENDUM

17-Sep-2014

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 17-Dec-2014

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMV601MG/NOPB  | SC70            | DCK                | 6  | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV601MGX/NOPB | SC70            | DCK                | 6  | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV602MAX/NOPB | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMV602MM/NOPB  | VSSOP           | DGK                | 8  | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV602MMX/NOPB | VSSOP           | DGK                | 8  | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV604MAX/NOPB | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |
| LMV604MTX/NOPB | TSSOP           | PW                 | 14 | 2500 | 330.0                    | 12.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 12.0      | Q1               |
| LMV604MTX/NOPB | TSSOP           | PW                 | 14 | 2500 | 330.0                    | 12.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 17-Dec-2014



\*All dimensions are nominal

| Device         | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|---------------------|-----|------|------|-------------|------------|-------------|
| LMV601MG/NOPB  | SC70                | DCK | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV601MGX/NOPB | SC70                | DCK | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV602MAX/NOPB | SOIC                | D   | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMV602MM/NOPB  | VSSOP               | DGK | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV602MMX/NOPB | VSSOP               | DGK | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMV604MAX/NOPB | SOIC                | D   | 14   | 2500 | 367.0       | 367.0      | 35.0        |
| LMV604MTX/NOPB | TSSOP               | PW  | 14   | 2500 | 367.0       | 367.0      | 35.0        |
| LMV604MTX/NOPB | TSSOP               | PW  | 14   | 2500 | 367.0       | 367.0      | 35.0        |

# DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DCK (R-PDSO-G6)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AB.



# DCK (R-PDSO-G6)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



## D (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



PW (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## D (R-PDSO-G8)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# AMEYA360 Components Supply Platform

## **Authorized Distribution Brand:**

























## Website:

Welcome to visit www.ameya360.com

## Contact Us:

## > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

## > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

## Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com