

# CAB4A - DDR4 Register

# 32-Bit 1:2 Command/Address/Control Buffer and 1:4 Differential Clock Buffer

Check for Samples: CAB4A

### **FEATURES**

- DDR4RCD01 JEDEC Compliant
- DDR4 RDIMM and LRDIMM up to DDR4-2400
- 32 Bits 1-to-2 Register Outputs
- 1-to-4 Differential Clock Buffer
- 1.2V Operation
- PLL with Internal Feedback
- Configurable Driver Strength
- Scalable Weak Driver
- Programmable Latency
- Output Driver Calibration
- Address Mirroring and Inversion
- DDR4 Full-Parity Operation
- On-Chip Programmable V<sub>REF</sub> Generation
- CA Bus Training Mode
- I<sup>2</sup>C<sup>™</sup> Interface Support
- Up to 16-Logical Ranks Support for 3DS RDIMMs and LRDIMMs
- Up to 4 Physical Ranks Support for RDIMMs and LRDIMMs

### DESCRIPTION

The CAB4 is 32-bit 1:2 Command/Address/Control Buffer and 1:4 differential Clock Buffer designed for operation on DDR4 registered DIMMs with a 1.2 V VDD mode.

All inputs are pseudo-differential using external or internal voltage reference. All outputs are full swing CMOS drivers optimized to drive 15 to 50  $\Omega$  effective terminated traces in DDR4 RDIMM, LRDIMM and 3D-Stacked DIMM applications. The clock outputs, command/address outputs, control outputs, data buffer control outputs can be enabled in groups, and independently driven with different strengths to compensate for different DIMM net topologies. The DDR4 Register operates from a differential clock (CK\_t and CK\_c). Inputs are registered at the crossing of CK\_t going HIGH, and CK\_c going LOW. The input signals could be either re-driven to the outputs if one of the input signals DCS[n:0]\_n is driven LOW or it could be used to access device internal control registers when certain input conditions are met.

The device is characterized in the operating temperature range from -40°C to 95°C.



Figure 1. DDR4 - RDIMM Memory Subsystem

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

I<sup>2</sup>C is a trademark of NXP Semiconductors.

All other trademarks are the property of their respective owners.



### **FUNCTIONAL BLOCK DIAGRAM**





### **Table 1. TERMINAL FUNCTIONS**

| SIGNAL                                        |                                           | TVDE                           | DESCRIPTION                                                                                                                                                                                                                                                                      |  |  |  |
|-----------------------------------------------|-------------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| GROUP                                         | NAME                                      | TYPE                           | DESCRIPTION                                                                                                                                                                                                                                                                      |  |  |  |
|                                               | DCKE0/1<br>DODT0/1                        |                                | DRAM corresponding register function pins not associated with Chip Select.                                                                                                                                                                                                       |  |  |  |
| Input Control bus                             | DCS0_nDCS1_<br>n                          |                                | DRAM corresponding register Chip Select signals.                                                                                                                                                                                                                                 |  |  |  |
|                                               | DCS2_nDCS3_<br>n<br>or<br>DC0DC1          | CMOS <sup>(1)</sup> VREF based | DRAM corresponding register Chip Select signals. These pins initiate DRAM address/command decodes, and as such exactly one will be LOW when a valid address/command is present which should be re-driven.  Some of these have alternative functions:  DCS2_n ↔ DC0  DCS3_n ↔ DC1 |  |  |  |
|                                               | DC2                                       |                                | DRAM corresponding register Chip ID 2 signal.                                                                                                                                                                                                                                    |  |  |  |
| Input Address and<br>Command bus              | DA0DA13,<br>DA17<br>DBA0DBA1,<br>DBG0DBG1 | CMOS <sup>(1)</sup> VREF based | DRAM corresponding register inputs. In case of an ACT command some of these terminals have an alternative function:  DRAM corresponding register command signals  • DA14 ↔ DWE_n  • DA15 ↔ DCAS_n  • DA16 ↔ DRAS_n                                                               |  |  |  |
|                                               | or<br>DWE_n,<br>DCAS_n,<br>DRAS_n         |                                |                                                                                                                                                                                                                                                                                  |  |  |  |
|                                               | DACT_n                                    |                                | DRAM corresponding register DACT_n signal.                                                                                                                                                                                                                                       |  |  |  |
| Clock inputs                                  | CK_t, CK_c                                | CMOS differential              | Differential master clock input pair to the PLL with a 10 k $\Omega$ ~ 100 k $\Omega$ pull-down resistor.                                                                                                                                                                        |  |  |  |
| Reset input                                   | DRST_n                                    | CMOS input                     | Active LOW asynchronous reset input. When LOW, it causes a reset of the internal latches and disables the outputs, thereby forcing the outputs to float.                                                                                                                         |  |  |  |
| Parity input                                  | DPAR                                      | CMOS <sup>(2)</sup> VREF based | Input parity is received on pin DPAR and should maintain even parity across the address and command inputs (see above), at the rising edge of the input clock.                                                                                                                   |  |  |  |
| Error Input                                   | ERROR_IN_n                                | CMOS input                     | DRAM address parity and CRC Alert is connected to this input pin, which in turn is buffered and re-driven to the ALERT_n output of the register. Requires external pull-up resistor. (3)                                                                                         |  |  |  |
|                                               | BODT                                      |                                | Data buffer on-die termination signal.                                                                                                                                                                                                                                           |  |  |  |
|                                               | BCKE                                      | CMOS <sup>(3)</sup>            | Data buffer clock enable signal for PLL power management.                                                                                                                                                                                                                        |  |  |  |
| Data buffer control and communication outputs | BCOM[3:0]                                 | CIVIOS                         | Register communication bus for data buffer programming and control access.                                                                                                                                                                                                       |  |  |  |
| - Carpato                                     | BCK_t, BCK_c                              | CMOS differential              | Differential clock output pair to the data buffer                                                                                                                                                                                                                                |  |  |  |
|                                               | BVREFCA                                   | VDD/2Reference Voltage         | Output reference voltage for data buffer control bus receivers.                                                                                                                                                                                                                  |  |  |  |

Product Folder Links: CAB4A

<sup>(1)</sup> These receivers use VREFCA as the switching point reference.

<sup>(2)</sup> These receivers use VREFCA as the switching point reference.

<sup>(3)</sup> CMOS: These outputs with rail to rail signal swing and programmable impedance are optimized for memory applications to drive DRAM inputs over a terminated transmission line.

Error\_In\_n: Internal Pull-up resistor can be turned on.



# **Table 1. TERMINAL FUNCTIONS (continued)**

| SIGN                              | IAL                                                                                                 |                                                                            | PEGGPIPTION                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|-----------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| GROUP                             | NAME                                                                                                | TYPE                                                                       | DESCRIPTION                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                                   | QACKE0/1,<br>QAODT0/1,<br>QBCKE0/1,<br>QBODT0/1                                                     |                                                                            | Register output CKE and ODT signals.                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Output Control Bus                | QACS0_nQACS<br>1_n,<br>QBCS0_nQBCS<br>1_n                                                           |                                                                            | Register output Chip Select signals.                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                                   | QACS2_nQACS<br>3_n,<br>QBCS2_nQBCS<br>3_n or<br>QAC0QAC1,<br>QBC0QBC1                               |                                                                            | Register output Chip Select signals. These pins initiate DRAM address/command decodes, and as such exactly one will be LOW when a valid address/command is present which should be re-driven. Some of these have alternative functions (Chip ID): $ QxCS2\_n \leftrightarrow QxC0 $ $ QxCS2\_n \leftrightarrow QxC0 $ |  |  |  |  |
|                                   | QAC2, QBC2                                                                                          |                                                                            | Register output Chip ID2 signals.                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Output Address and<br>Command bus | QAA0QAA13,<br>QAA17,<br>QBA0QBA13,<br>QBA17,<br>QABA0QABA1,<br>QBBA0QBBA1,<br>QAG0QAG1,<br>QBG0QBG1 | CMOS                                                                       | Outputs of the register, valid after the specified clock count ar immediately following a rising edge of the clock.                                                                                                                                                                                                   |  |  |  |  |
|                                   | QAA14QAA16,<br>QBA14QBA16<br>or QAWE_n,<br>QACAS_n,<br>QARAS_n,<br>QBWE_n,<br>QBCAS_n,              |                                                                            | Outputs of the register, valid after the specified clock count and immediately following a rising edge of the clock.  In case of an ACT command some of these terminals have an alternative function:  ■ QxA14 ↔ QxWE_n  ■ QxA15 ↔ QxCAS_n                                                                            |  |  |  |  |
|                                   | QBRAS_n                                                                                             |                                                                            | <ul> <li>QxA16 ↔ QxRAS_n</li> </ul>                                                                                                                                                                                                                                                                                   |  |  |  |  |
|                                   | QAACT-n,<br>QBACT_n                                                                                 |                                                                            | Outputs of the register, valid after the specified clock count arimmediately following a rising edge of the clock.                                                                                                                                                                                                    |  |  |  |  |
| Vref output                       | QVREFCA                                                                                             | VDD/2 Reference voltage                                                    | Output reference voltage for DRAM receivers                                                                                                                                                                                                                                                                           |  |  |  |  |
| Clock outputs                     | Y0_tY3_t,<br>Y0_cY3_c                                                                               | CMOS differential                                                          | Re-driven clocks                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Reset output                      | QRST_n                                                                                              | CMOS                                                                       | Re-driven reset. This is not an asynchronous output.                                                                                                                                                                                                                                                                  |  |  |  |  |
| Parity outputs                    | QAPAR, QBPAR                                                                                        | CMOS                                                                       | Re-driven parity <sup>(4)</sup>                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Error out                         | ALERT_n                                                                                             | Open drain                                                                 | When LOW, this output indicates that a parity error was identified associated with the address and/or command inputs when parity checking is enabled or that the ERROR_IN_n input was asserted, regardless of whether parity checking is enabled or not.                                                              |  |  |  |  |
| I <sup>2</sup> C pins             | SDA<br>SCL<br>SA[2:0]<br>BFUNC<br>VDDSPD                                                            | Open drain<br>I/O<br>CMOS input<br>CMOS input<br>CMOS input<br>Power input | I <sup>2</sup> C Data I <sup>2</sup> C Clock I <sup>2</sup> C Address signals Reserved <sup>(5)</sup> I <sup>2</sup> C power input                                                                                                                                                                                    |  |  |  |  |

Product Folder Links: CAB4A

Submit Documentation Feedback

<sup>(4)</sup>  $I^2C$  inputs: These inputs are 2.5V inputs, except BFUNC which is a 1.2V input. (5) BFUNC has an internal pull-down resistor of 120 k $\Omega$  to V.



# **Table 1. TERMINAL FUNCTIONS (continued)**

| SIGNAL             |          | TVDE                   | DESCRIPTION                                                   |  |  |
|--------------------|----------|------------------------|---------------------------------------------------------------|--|--|
| GROUP              | NAME     | TYPE                   | DESCRIPTION                                                   |  |  |
|                    | VREFCA   | VCC/2Reference voltage | Input reference voltage for the CMOS inputs.                  |  |  |
|                    | VDD      | Power input            | Power supply voltage                                          |  |  |
|                    | VSS      | Ground input           | Ground                                                        |  |  |
|                    | AVDD     | Analog power           | Analog supply voltage                                         |  |  |
| Miscellaneous pins | PVDD     | Clock power            | Clock logic and clock output driver power supply.             |  |  |
|                    | PVSS     | Clock ground           | Clock logic and clock output driver ground.                   |  |  |
|                    | ZQCAL    | Reference              | Needs a calibration resistor of 240Ω ±1% to VSS.              |  |  |
|                    | NU       | Mechanical ball        | Do not connect on PCB.                                        |  |  |
|                    | RFU[3:0] | I/O                    | Reserved; must be left floating on DIMM and in DDR4 register. |  |  |

Product Folder Links: CAB4A



# **REVISION HISTORY**

Change document to production data.



# PACKAGE OPTION ADDENDUM

19-Oct-2013

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| CAB4AZNRR        | ACTIVE | NFBGA        | ZNR                | 253  | 2000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 95    | CAB4A6               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





19-Oct-2013

# PACKAGE MATERIALS INFORMATION

www.ti.com 1-Feb-2014

# TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |     |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|-----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CAB4AZNRR | NFBGA           | ZNR                | 253 | 2000 | 330.0                    | 24.4                     | 8.3        | 13.8       | 1.8        | 12.0       | 24.0      | Q1               |

www.ti.com 1-Feb-2014



### \*All dimensions are nominal

| Device    | Package Type |     | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|-----------|--------------|-----|----------|------|-------------|------------|-------------|--|
| CAB4AZNRR | NFBGA        | ZNR | 253      | 2000 | 336.6       | 336.6      | 31.8        |  |

# ZNR (R-PBGA-N253)

### PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. This package is Pb-free.



### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com