# System Basis Chip with Integrated LIN and Voltage Regulator

#### Description

NCV7428 is a System Basis Chip (SBC) integrating functions typically found in automotive Electronic Control Units (ECUs). NCV7428 provides and monitors the low–voltage power supply for the application microcontroller and other loads and includes a LIN transceiver.

#### **Features**

- Control Logic
  - Ensures safe power—up sequence and the correct reaction to different supply conditions
  - Controls mode transitions including the power management and bus wakeup treatment
  - Generates reset
- 3.3 V or 5 V V<sub>OUT</sub> Supply depending on the Version from a Low–drop Voltage Regulator
  - Can deliver up to 70 mA with accuracy of  $\pm 2\%$
  - Supplies typically the ECU's microcontroller
  - Undervoltage detector with a reset output to the supplied microcontroller
- LIN Transceiver
  - ◆ LIN2.x and J2602 compliant
  - TxD dominant timeout protection
  - Transceiver mode controlled by dedicated input pin
- Protection and Monitoring Functions
  - Thermal shutdown protection
  - Load dump protection (45 V)
  - LIN Bus pin protected against transients in an automotive environment
  - ESD protection level for LIN and  $V_S > \pm 8 \text{ kV}$
- These are Pb-Free Devices

#### Quality

 NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable

#### **Typical Applications**

- Automotive
- Industrial Networks



#### ON Semiconductor®

#### http://onsemi.com



SOIC-8 D SUFFIX CASE 751AZ



DFN8 MW SUFFIX CASE 506BW

#### **MARKING DIAGRAMS**





A = Assembly Location

= Wafer Lot

Y = Year

W = Work Week

= Pb-Free Package
 (Note: Microdot may be in either location)

#### **PIN ASSIGNMENT**



#### **ORDERING INFORMATION**

See detailed ordering, marking and shipping information in the package dimensions section on page 16 of this data sheet.

This document contains information on some products that are still under development. ON Semiconductor reserves the right to change or discontinue these products without notice.

## **Block Diagram**



Figure 1. Block Diagram

#### **Pin Description**

**Table 1. PIN DESCRIPTION** 

| Pin Number | Pin Name         | Pin Type                                           | Pin Function                                                      |
|------------|------------------|----------------------------------------------------|-------------------------------------------------------------------|
| 1          | V <sub>S</sub>   | Battery supply input                               | Principle power supply of the device                              |
| 2          | EN               | LV LIN enable input;<br>internal pull-down         | Input of the LIN block enable signal                              |
| 3          | GND              | Ground connection                                  | Ground connection                                                 |
| 4          | LIN              | LIN bus interface                                  | LIN bus line                                                      |
| 5          | RxD              | LV digital output; push-pull                       | Output of data received on LIN bus                                |
| 6          | TxD              | LV digital input; internal pull-up                 | Input of the data to be transmitted from LIN bus                  |
| 7          | RSTN             | LV digital output;<br>open drain; internal pull–up | System reset                                                      |
| 8          | V <sub>OUT</sub> | LV supply output                                   | Output of the 5 V or 3.3 V/70 mA low-drop regulator (for the MCU) |

NOTE: (LV = Low Voltage; HV = High Voltage)

## **Application Information**



Figure 2. Example Application Diagram

#### **External Components**

Overview of external components from application schematic in Figure 2 is given in Table 2 together with their recommended or required values.

**Table 2. EXTERNAL COMPONENTS OVERVIEW** 

| Component<br>Name    | Description                                                    | Value                                                          | Note                                                          |  |
|----------------------|----------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------|--|
| $D_REV$              | Reverse polarity protection diode                              | parameters application–specific;<br>e.g. 0.5 A / 50 V          | required values and types depend on the V <sub>OUT</sub> load |  |
| C <sub>VS</sub>      | Filtering capacitor for the battery input                      | recommended >100 nF ceramic                                    | and the application needs                                     |  |
| C <sub>VOUT</sub>    | Voltage regulator output filtering and stabilization capacitor | > 1.8 μF, For the details of ESR range<br>see Application note |                                                               |  |
| D <sub>PU_LIN</sub>  | Master node Pull-up diode on LIN line                          |                                                                | required only for master                                      |  |
| R <sub>PU_LIN</sub>  | Master node Pull-up resistor on LIN line                       | 1 kΩ nominal, ≥500 mW                                          | LIN node                                                      |  |
| C <sub>LIN_M</sub>   | Filtering capacitor on LIN line (Master node)                  | typically 1 nF                                                 | optional; is function of the entire LIN network               |  |
| C <sub>LIN_S</sub>   | Filtering capacitor on LIN line (Slave node)                   | typically 100 pF – 220 pF                                      | optional; is function of the entire LIN network               |  |
| R <sub>PU_RSTN</sub> | Pull-up resistor at RSTN pin                                   | recommended 10 kΩ nominal                                      | optional; depends on application needs                        |  |

**Table 3. ABSOLUTE MAXIMUM RATINGS** 

| Symbol                      | Parameter                                                                                                | Min     | Max                   | Units |  |
|-----------------------------|----------------------------------------------------------------------------------------------------------|---------|-----------------------|-------|--|
| V <sub>S</sub>              | Maximum DC voltage at V <sub>S</sub> pin                                                                 | -0.3 45 |                       | V     |  |
| V <sub>OUT</sub>            | Maximum voltage at V <sub>OUT</sub> pin                                                                  | -0.3    | -0.3 6                |       |  |
| V <sub>LIN</sub>            | Maximum voltage at LIN bus pin                                                                           | -45     | 45                    | V     |  |
| V <sub>Dig_IO_inputs</sub>  | Maximum voltage at digital input pins (TxD, EN)                                                          | -0.3    | 45                    | V     |  |
| V <sub>Dig_IO_outputs</sub> | Maximum voltage at digital output pins (RxD, RSTN)                                                       | -0.3    | V <sub>OUT</sub> +0.3 | V     |  |
| TJ                          | Junction temperature                                                                                     | -40     | +170                  | °C    |  |
| V <sub>ESD</sub>            | System ESD at pins VS, LIN as per IEC 61000–4–2: 330 $\Omega$ / 150 pF (Verified by external test house) | ≥:      | ≥ ±14                 |       |  |
|                             | Human body model at pins VS, LIN stressed towards GND with 1500 $\Omega$ / 100 pF                        | 2       | ≥ ±8                  |       |  |
|                             | Human body model at all pins<br>as per JESD22–A114 / AEC–Q100–002                                        | 2       | ≥ ±4                  |       |  |
|                             | Charge device model at all pins<br>as per JESD22–C101 / AEC–Q100–011                                     | ≥ ±     | ≥ ±500                |       |  |
|                             | Machine model; (200 pF; 0.75 $\mu$ H; 10 $\Omega$ ) as per JESD22–A115 / AEC–Q100–003                    | ±2      | ±200                  |       |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

**Table 4. OPERATING RANGES** 

| Symbol                      | Parameter                                                              | Min   | Max              | Units |
|-----------------------------|------------------------------------------------------------------------|-------|------------------|-------|
| V <sub>S</sub>              | VS operating voltage for parametric operation (Note 1)                 | 5.5   | 28               | V     |
|                             | VS operating voltage for limited operation (Note 1)                    | 4     | 28               | V     |
| V <sub>OUT5</sub>           | Regulated voltage at V <sub>OUT</sub> supply output for 5 V versions   | 4.9   | 5.1              | V     |
| V <sub>OUT33</sub>          | Regulated voltage at V <sub>OUT</sub> supply output for 3.3 V versions | 3.234 | 3.366            | V     |
| I <sub>VOUT</sub>           | Current delivered by the V <sub>OUT</sub> regulator                    | 70    |                  | mA    |
| V <sub>LIN</sub>            | Operating voltage at LIN bus pin                                       | 0     | Vs               | V     |
| V <sub>Dig_IO_inputs</sub>  | Operating voltage at digital input pins (TxD, EN)                      | 0     | 5.5              | V     |
| V <sub>Dig_IO_outputs</sub> | Operating voltage at digital output pins (RxD, RSTN)                   | 0     | V <sub>OUT</sub> | V     |
| TJ                          | Junction temperature                                                   | -40   | +150             | °C    |
| T <sub>AMB</sub>            | Ambient temperature                                                    | -40   | +125             | °C    |

<sup>1.</sup> Below 5.5 V at V<sub>S</sub> pin in normal mode, the bus will either stay recessive or comply with the voltage level specifications and transition time specifications as required by SAE J2602. It is ensured by the battery monitoring circuit. Above 28 V at V<sub>S</sub> pin, LIN communication is operational (LIN pin toggling) but parameters cannot be guaranteed. For higher battery voltage operation above 28 V, LIN pull-up resistor must be selected large enough to avoid clamping of LIN pin by voltage drop over external pull-up resistor and LIN pin min current limitation. Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

**Table 5. THERMAL CHARACTERISTICS** 

| Symbol             | Parameter                                             | Conditions | Value | Unit |
|--------------------|-------------------------------------------------------|------------|-------|------|
| $R_{\theta JA\_1}$ | Thermal Resistance Junction-to-Air, 1S0P PCB (Note 2) | Free air   | 125   | K/W  |
| $R_{\theta JA\_2}$ | Thermal Resistance Junction-to-Air, 2S2P PCB (Note 3) | Free air   | 75    | K/W  |

<sup>2.</sup> Test board according to EIA/JEDEC Standard JESD51-3, signal layer with 10% trace coverage

<sup>3.</sup> Test board according to EIA/JEDEC Standard JESD51-7, signal layers with 10% trace coverage

#### **Definitions**

The characteristics defined in this section are guaranteed within the operating ranges listed in Table 4, unless stated otherwise. All voltages are referenced to GND (Pin 3). Positive currents flow into the respective pin.

**Table 6. DC CHARACTERISTICS** (V<sub>S</sub> = 5.5 V to 28 V;  $T_J$  = -40°C to +150°C; Bus Load = 500  $\Omega$  (V<sub>S</sub> to LIN); unless otherwise specified. Typical values are given at V<sub>S</sub> = 12 V and  $T_J$  = 25°C, unless otherwise specified.)

| Symbol                         | Parameter                                                        | Conditions                                                                                                                               | Min                  | Тур  | Max   | Unit |
|--------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|-------|------|
| SUPPLY MONITO                  | DRING                                                            |                                                                                                                                          |                      |      | •     | •    |
| V <sub>S_PORH</sub>            | V <sub>S</sub> threshold for the power–up of the circuit         | V <sub>S</sub> rising                                                                                                                    | 3.3                  |      | 4     | V    |
| V <sub>S_PORL</sub>            | V <sub>S</sub> threshold for the Shutdown of the circuit         | V <sub>S</sub> falling                                                                                                                   | 2.2                  |      | 3     | V    |
| V <sub>OUT_RES_5</sub>         | V <sub>OUT</sub> monitoring threshold<br>NV7428–5                | V <sub>OUT</sub> falling                                                                                                                 | 4.55                 |      | 4.75  | V    |
| V <sub>OUT_RES_33</sub>        | V <sub>OUT</sub> monitoring threshold<br>NV7428–3                | V <sub>OUT</sub> falling                                                                                                                 | 2.97                 |      | 3.135 | V    |
| V <sub>OUT_RES_hys5</sub>      | V <sub>OUT</sub> monitoring threshold<br>hysteresis for NV7428–5 |                                                                                                                                          |                      | 0.1  |       | V    |
| V <sub>OUT_RES_hys33</sub>     | V <sub>OUT</sub> monitoring threshold<br>hysteresis for NV7428–3 |                                                                                                                                          |                      | 0.06 |       | V    |
| CURRENT CONS                   | SUMPTION                                                         |                                                                                                                                          |                      |      |       |      |
| I <sub>VS_LIN_Active_rec</sub> | V <sub>S</sub> supply current                                    | LIN Active, LIN bus recessive                                                                                                            |                      |      | 1.8   | mA   |
| Ivs_LIN_Wakeup                 | V <sub>S</sub> supply current (Note 6)                           | Standby mode; LIN Wakeup,<br>LIN bus recessive; I <sub>VOUT</sub> = 0 mA<br>V <sub>S</sub> = 13.5 V, T <sub>J</sub> < 105°C              |                      | 25   | 40    | μΑ   |
| I <sub>VS_Sleep</sub>          | V <sub>S</sub> supply current (Note 6)                           | Sleep mode; LIN Wakeup, LIN bus recessive; $V_{OUT}$ off, $V_{OUT} < 0.5 \text{ V}$ $V_S = 13.5 \text{ V}$ , $T_J < 105^{\circ}\text{C}$ |                      | 12   | 25    | μΑ   |
| V <sub>OUT</sub> REGULATO      | DR .                                                             |                                                                                                                                          |                      |      |       |      |
| V <sub>OUT_5</sub>             | V <sub>OUT</sub> regulator output voltage<br>NV7428–5            | $V_{OUT}$ regulator active,<br>0 < $I_{VOUT}$ < 70 mA, Static<br>regulation, $V_S$ = 5.5 V to 28 V                                       | 4.9                  | 5    | 5.1   | V    |
| V <sub>OUT_33</sub>            | V <sub>OUT</sub> regulator output voltage<br>NV7428-3            | $V_{OUT}$ regulator active,<br>0 < $I_{VOUT}$ < 70 mA, Static<br>regulation, $V_S$ = 4.5 V to 28 V                                       | 3.234                | 3.3  | 3.366 | V    |
| I <sub>LIM_VOUT</sub>          | V <sub>OUT</sub> current limitation                              | V <sub>OUT</sub> regulator active;<br>current flowing to V <sub>OUT</sub> load                                                           | 70                   | 120  | 350   | mA   |
| V <sub>DROP_</sub> VOUT        | Drop-out voltage between V <sub>S</sub> and V <sub>OUT</sub>     | 5.5 V < V <sub>S</sub> < 40 V;<br>I <sub>VOUT</sub> = 70 mA                                                                              |                      |      | 0.55  | V    |
| I <sub>SINK_VOUT</sub>         | V <sub>OUT</sub> sink current                                    | V <sub>OUT</sub> regulator active, current flowing into the V <sub>OUT</sub> pin                                                         | 100                  | 240  | 400   | μΑ   |
| C <sub>VOUT</sub>              | V <sub>OUT</sub> regulator filtering capacitance (Note 5)        | Equivalent series resistance < 7 Ω                                                                                                       | 1.8                  | 10   |       | μF   |
| LIN TRANSMITTI                 | ER                                                               |                                                                                                                                          |                      |      |       |      |
| V <sub>LIN_dom_LoSup</sub>     | LIN dominant output voltage                                      | $TxD = Low; V_S = 7.3 V$                                                                                                                 |                      |      | 1.2   | V    |
| $V_{LIN\_dom\_HiSup}$          | LIN dominant output voltage                                      | $TxD = Low; V_S = 18 V$                                                                                                                  |                      |      | 2.0   | V    |
| V <sub>LIN_REC</sub>           | LIN recessive output voltage                                     | TxD = High; I <sub>LIN</sub> = 10 μA (Note 4)                                                                                            | V <sub>S</sub> – 1.5 |      | Vs    | V    |
| I <sub>LIN_lim</sub>           | Short circuit current limitation                                 | V <sub>LIN</sub> = V <sub>S</sub> = 18 V                                                                                                 | 40                   |      | 200   | mA   |
| R <sub>slave</sub>             | Internal Pull-up Resistance                                      | LIN Normal or Receive-only mode                                                                                                          | 20                   | 33   | 47    | kΩ   |
| C <sub>LIN</sub>               | Capacitance at pin LIN (Note 6)                                  |                                                                                                                                          |                      | 20   | 30    | pF   |

- 4. The voltage drop in Normal mode between LIN and V<sub>S</sub> pin is the sum of the diode drop and the drop at serial pull–up resistor. The drop at the switch is negligible. See Figure 1.
- 5. In parallel with this capacitor any other capacitor can be placed with no limit to ESR and capacitance value
- 6. Values based on design and characterization. Not tested in production.

**Table 6. DC CHARACTERISTICS** ( $V_S = 5.5 \text{ V}$  to 28 V;  $T_J = -40^{\circ}\text{C}$  to +150°C; Bus Load = 500  $\Omega$  ( $V_S$  to LIN); unless otherwise specified. Typical values are given at  $V_S = 12 \text{ V}$  and  $T_J = 25^{\circ}\text{C}$ , unless otherwise specified.)

| Symbol                        | Parameter                                               | Conditions                                                                                 | Min   | Тур | Max   | Unit             |
|-------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------|-------|-----|-------|------------------|
| LIN Receiver                  |                                                         |                                                                                            |       |     |       |                  |
| $V_{bus\_dom}$                | Bus voltage for Dominant state                          |                                                                                            |       |     | 0.4   | Vs               |
| V <sub>bus_rec</sub>          | Bus voltage for Recessive state                         |                                                                                            | 0.6   |     |       | ٧s               |
| $V_{rec\_dom}$                | Receiver threshold                                      | LIN bus going from Recessive to Dominant                                                   | 0.4   |     | 0.6   | V <sub>S</sub>   |
| V <sub>rec_rec</sub>          | Receiver threshold                                      | LIN bus going from Dominant to Recessive                                                   | 0.4   |     | 0.6   | Vs               |
| V <sub>rec_cnt</sub>          | Receiver center voltage                                 | (V <sub>rec_dom</sub> + V <sub>rec_rec</sub> )/2                                           | 0.475 |     | 0.525 | Vs               |
| V <sub>rec_hys</sub>          | Receiver hysteresis                                     | V <sub>rec_rec</sub> - V <sub>rec_dom</sub>                                                | 0.05  |     | 0.175 | Vs               |
| I <sub>LIN_off_dom</sub>      | LIN output current,<br>Bus in dominant state            | LIN Active Mode, Driver Off;<br>V <sub>S</sub> = 12 V, V <sub>LIN</sub> = 0 V              | -1    |     |       | mA               |
| I <sub>LIN_off_dom_wake</sub> | LIN output current,<br>Bus in dominant state            | LIN Wakeup Mode;<br>V <sub>S</sub> = 12 V, V <sub>LIN</sub> = 0 V                          | -20   | -15 | -2    | μΑ               |
| I <sub>LIN_off_rec</sub>      | LIN output current,<br>Bus in recessive state           | Driver Off; V <sub>S</sub> < 18 V;<br>V <sub>S</sub> < V <sub>LIN</sub> < 18 V             |       |     | 1     | μΑ               |
| I <sub>LIN_no_GND</sub>       | LIN current with missing GND                            | V <sub>S</sub> = GND = 12 V; 0 < V <sub>LIN</sub> < 18 V                                   | -1    |     | 1     | mA               |
| I <sub>LIN_no_VBB</sub>       | LIN current with missing V <sub>S</sub>                 | V <sub>S</sub> = GND = 0 V; 0 < V <sub>LIN</sub> < 18 V                                    |       |     | 5     | μΑ               |
| PIN EN                        |                                                         |                                                                                            |       |     |       |                  |
| $V_{IL}EN$                    | Low-level input voltage                                 |                                                                                            | -0.3  |     | 0.8   | V                |
| $V_{IH}{EN}$                  | High-level input voltage                                |                                                                                            | 2     |     | 5.5   | V                |
| R <sub>pulldown_EN</sub>      | Pull-down resistance to GND                             |                                                                                            | 55    | 100 | 185   | kΩ               |
| PIN TxD                       |                                                         |                                                                                            |       |     |       |                  |
| $V_{IL\_TxD}$                 | Low-level input voltage                                 |                                                                                            | -0.3  |     | 0.8   | V                |
| $V_{IH\_TxD}$                 | High-level input voltage                                |                                                                                            | 2     |     | 5.5   | V                |
| $R_{pullup\_TxD}$             | Pull-up resistance to V <sub>OUT</sub>                  |                                                                                            | 55    | 100 | 185   | kΩ               |
| I <sub>leak_TxD</sub>         | Leakage current                                         | V <sub>TxD</sub> = V <sub>OUT</sub> = 5.5 V                                                | -1    | 0   | 1     | μΑ               |
| PIN RSTN                      |                                                         |                                                                                            | •     |     | •     |                  |
| I <sub>OL_RSTN</sub>          | Low-level output driving current                        | V <sub>S</sub> = 4 V to 28 V; V <sub>RSTN</sub> = 0.4 V                                    | 4     |     | 30    | mA               |
| V <sub>OL_RSTN</sub>          | Low-level output voltage                                | $V_S = 2 \text{ V to 4 V; } V_{OUT} = 0 \text{ V to} $ 5.5 V; $I_{RSTN} = 100 \mu\text{A}$ |       |     | 0.1   | V <sub>OUT</sub> |
|                               |                                                         | $V_S < 2 \text{ V}; V_{OUT} = 1 \text{ V to 5.5 V};$<br>$I_{RSTN} = 100 \mu\text{A}$       |       |     | 0.1   | V <sub>OUT</sub> |
| R <sub>pullup_RSTN</sub>      | Pull-up resistance to V <sub>OUT</sub>                  |                                                                                            | 55    | 100 | 185   | kΩ               |
| V <sub>S_DigOut_Low</sub>     | V <sub>S</sub> level guaranteeing Low level at RSTN pin | Shutdown mode; Low level guaranteed for $V_S > V_{S\_DigOut\_Low}$                         |       |     | 2     | V                |
| PIN RxD                       |                                                         |                                                                                            |       |     |       |                  |
| I <sub>OL_RXD</sub>           | Low-level output driving current                        | V <sub>RxD</sub> = 0.4 V                                                                   | 0.4   |     |       | mA               |
| I <sub>OH_RXD</sub>           | High-level output driving current                       | $V_{RXD} = V_{OUT} - 0.4 V$                                                                |       |     | -0.16 | mA               |
| THERMAL SHUT                  | DOWN                                                    |                                                                                            | •     |     | •     |                  |
| $T_{J\_SD}$                   | Junction temperature for ther-<br>mal Shutdown          |                                                                                            | 160   | 180 | 200   | °C               |
| T <sub>J_SD_hys</sub>         | Thermal Shutdown hysteresis                             |                                                                                            | -     | 10  | 1     | °C               |

<sup>4.</sup> The voltage drop in Normal mode between LIN and V<sub>S</sub> pin is the sum of the diode drop and the drop at serial pull–up resistor. The drop at the switch is negligible. See Figure 1.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>5.</sup> In parallel with this capacitor any other capacitor can be placed with no limit to ESR and capacitance value

<sup>6.</sup> Values based on design and characterization. Not tested in production.

**Table 7. AC CHARACTERISTICS** ( $V_S = 5.5 \text{ V}$  to 28 V;  $T_J = -40^{\circ}\text{C}$  to +150°C; unless otherwise specified. For the transmitter parameters, the following bus loads are considered: L1 = 1 k $\Omega$  / 1 nF; L2 = 660  $\Omega$  / 6.8 nF; L3 = 500  $\Omega$  / 10 nF)

| Symbol                     | Parameter                                                               | Conditions                                                                                                                                                                                              | Min   | Тур | Max   | Unit |
|----------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| LIN TRANSMITTER            |                                                                         |                                                                                                                                                                                                         |       |     |       |      |
| D1                         | Duty Cycle 1 = t <sub>BUS_REC(min)</sub> / (2 x t <sub>BIT</sub> )      | $\begin{array}{c} \text{TH}_{REC(max)} = 0.744 \text{ x V}_{S} \\ \text{TH}_{DOM(max)} = 0.581 \text{ x V}_{S} \\ t_{BIT} = 50  \mu\text{s} \\ \text{V}_{S} = 7 \text{ V to } 18 \text{ V} \end{array}$ | 0.396 |     | 0.5   |      |
| D2                         | Duty Cycle 2 = t <sub>BUS_REC(max)</sub> / (2 x t <sub>BIT</sub> )      | $\begin{array}{c} TH_{REC(min)} = 0.422 \text{ x V}_S \\ TH_{DOM(min)} = 0.284 \text{ x V}_S \\ t_{BIT} = 50  \mu\text{s} \\ V_S = 7.6 \text{ V to } 18 \text{ V} \end{array}$                          | 0.5   |     | 0.581 |      |
| D3                         | Duty Cycle 3 = tBUS_REC(min) / (2 x tBIT)                               | $\begin{array}{c} TH_{REC(max)} = 0.778 \text{ x V}_{S} \\ TH_{DOM(max)} = 0.616 \text{ x V}_{S} \\ t_{BIT} = 96  \mu s \\ V_{S} = 7 \text{ V to } 18 \text{ V} \end{array}$                            | 0.417 |     | 0.5   |      |
| D4                         | Duty Cycle 4 = t <sub>BUS_REC(max)</sub> / (2 x t <sub>BIT</sub> )      | $\begin{array}{c} TH_{REC(min)} = 0.389 \text{ x V}_{S} \\ TH_{DOM(min)} = 0.251 \text{ x V}_{S} \\ t_{BIT} = 96  \mu s \\ V_{S} = 7.6 \text{ V to } 18 \text{ V} \end{array}$                          | 0.5   |     | 0.590 |      |
| t <sub>fallNS</sub>        | LIN falling edge normal slope                                           | Normal Mode; V <sub>S</sub> = 12 V                                                                                                                                                                      |       |     | 22.5  | μs   |
| t <sub>riseNS</sub>        | LIN rising edge normal slope                                            | Normal Mode; V <sub>S</sub> = 12 V                                                                                                                                                                      |       |     | 22.5  | μs   |
| t <sub>symNS</sub>         | LIN slope symmetry normal slope                                         | Normal Mode; V <sub>S</sub> = 12 V                                                                                                                                                                      | -4    | 0   | 4     | μS   |
| t <sub>fallLS</sub>        | LIN falling edge low slope (Note 8)                                     | Normal Mode; V <sub>S</sub> = 12 V                                                                                                                                                                      |       |     | 45    | μs   |
| t <sub>riseLS</sub>        | LIN rising edge low slope (Note 8)                                      | Normal Mode; V <sub>S</sub> = 12 V                                                                                                                                                                      |       |     | 45    | μS   |
| t <sub>tx_prop_down</sub>  | Propagation Delay of TxD to LIN.<br>TxD high to low                     | (Note 7)                                                                                                                                                                                                |       |     | 10    | μs   |
| t <sub>tx_prop_up</sub>    | Propagation Delay of TxD to LIN. TxD low to high                        | (Note 7)                                                                                                                                                                                                |       |     | 10    | μS   |
| t <sub>TxD_timeout</sub>   | TxD dominant timeout                                                    | TxD = Low; LIN dominant timeout enabled                                                                                                                                                                 | 7     | 13  | 24    | ms   |
| IN RECEIVER                |                                                                         |                                                                                                                                                                                                         |       |     |       |      |
| t <sub>rec_prop_down</sub> | Propagation delay of receiver falling edge                              |                                                                                                                                                                                                         | 0.1   |     | 6     | μs   |
| t <sub>rec_prop_up</sub>   | Propagation delay of receiver rising edge                               |                                                                                                                                                                                                         | 0.1   |     | 6     | μS   |
| t <sub>rec_sym</sub>       | Propagation delay symmetry                                              | T <sub>rec_prop_down</sub> –<br>T <sub>rec_prop_up</sub>                                                                                                                                                | -2    |     | 2     | μs   |
| t <sub>LIN_wake</sub>      | Dominant duration for wakeup                                            | LIN in wakeup mode                                                                                                                                                                                      | 30    | 80  | 150   | μs   |
| MODE TRANSITION            | NS AND TIMEOUTS                                                         |                                                                                                                                                                                                         |       |     |       |      |
| t <sub>synch</sub>         | Input signal synchronization delay                                      |                                                                                                                                                                                                         | 5     | 15  | 40    | μs   |
| t <sub>synch_action</sub>  | Delay from the asynchronous input pin change to the system state change |                                                                                                                                                                                                         | 11    | 25  | 55    | μS   |
| t <sub>modsel_set</sub>    | Low power mode selection delay                                          |                                                                                                                                                                                                         | 17    | 30  | 55    | μs   |
| t <sub>reset</sub>         | RSTN pulse extension                                                    |                                                                                                                                                                                                         | 2     | 5   | 10    | ms   |
| t <sub>VOUT_RES_filt</sub> | Undervoltage detection filter time                                      |                                                                                                                                                                                                         | 11    | 25  | 55    | μS   |

<sup>7.</sup> Values based on design and characterization. Not tested in production.

<sup>8.</sup> For low slope versions only (NV7428L5 and NV7428L3)

#### **Functional Description**

#### **VS Supply Input**

 $V_S$  pin of NCV7428 is typically connected to the car battery through a reverse–protection diode and can be exposed to all relevant automotive disturbances (ISO7637 pulses, system ESD ...).  $V_S$  supplies mainly the integrated LIN transceiver. Filtering capacitors should be connected between  $V_S$  and GND.

During power–up of the battery supply,  $V_S$  pin must reach  $V_{S\_PORH}$  level in order for the circuit to become functional – the internal state machine is initiated and the  $V_{OUT}$  regulator is activated. The circuit remains functional until  $V_S$  falls back below  $V_{S\_PORL}$  level, when the device enters the Shutdown mode.

#### **VOUT Low-drop Voltage Regulator**

The application low–voltage supply is provided by an integrated low–drop voltage regulator delivering a 5 V or 3.3 V output  $V_{OUT}$ . It is able to deliver up to 70 mA with given precision and is primarily intended to supply the application microcontroller unit (MCU) and related 5 V or 3.3 V loads (e.g. its own MCU–related digital inputs/outputs). An external capacitor needs to be connected on  $V_{OUT}$  pin in order to ensure the regulator's stability and to filter the disturbances caused by the connected loads.

All low-voltage digital pins are related to V<sub>OUT</sub>.

#### **LIN Transceiver**

NCV7428 integrates on-chip LIN transceiver interface between physical LIN bus and the LIN protocol controller.

This LIN physical layer is compatible to LIN2.x and J2602 specifications.

NCV7428 LIN2.2 compliant physical layer can be combined on the network with all previous LIN physical layers.

NCV7428 LIN transceiver consists of a transmitter, receiver and wakeup detector. The LIN transceiver can be connected to the bus line via LIN pin, and to the digital control through pins TxD and RxD. The functional mode of the LIN transceiver depends on the operating mode and on EN pin state – see Figure 3. The LIN transceiver is supplied directly from the  $V_S$  pin.

#### **LIN Operating Modes**

In **LIN Active mode** the transceiver can transmit and receive data via LIN bus with speed up to 20 kBaud for normal slope mode and 10 kBaud/s for low slope version. The transmit data stream of the LIN protocol is present on the TxD pin and converted by the transmitter into a LIN bus signal with controlled slew rate to minimize EMC emission. The receiver consists of the comparator that has a threshold with hysteresis in respect to the supply voltage and an input filter to remove bus noise. The LIN output is pulled HIGH via an internal pull–up resistor (typ. 30 k $\Omega$ ). For master applications, it is needed to put an external resistor (typ. 1 k $\Omega$ ) with a serial diode between LIN and V<sub>S</sub>. The mode selection is done by EN = High.

The transmission is only initiated with the TxD falling edge in LIN Active mode. Entering this mode with TxD already Low will not lead to transmitting bus Dominant signal.

When leaving Normal mode (EN pin falling edge), the transmitter is deactivated immediately.

The LIN Wakeup mode can be entered if the EN pin is Low. The LIN receiver stays active to be able to detect a remote wake—up via bus. The LIN transmitter is disabled and the slave internal termination resistor of 30 k $\Omega$  between LIN and  $V_S$  is disconnected in order to minimize current consumption. Only a pull—up current source between Vs and LIN is active. The valid LIN wakeup event causes driving RxD Low until EN pin is pulled High.

A Wakeup pattern that is initiated in LIN Active mode and ends in LIN Wakeup mode is also considered a valid Wakeup event.

The LIN Wakeup mode is also forced if the device enters to the Sleep operating mode.

The **LIN Off mode** provides extreme low current consumption, LIN transceiver is fully deactivated. Pin RxD stays High (as long as V<sub>OUT</sub> is provided) and logical level on TxD is ignored.

The bus pin is internally pulled to  $V_S$  with a current source (thus limiting  $V_S$  consumption in case of a permanent LIN short to GND).

This mode is entered when NCV7428 is in Shutdown mode ( $V_S < V_{S\_PORL}$ ) or in Thermal Shutdown mode ( $T_J > T_{J\_SD}$ ).



Figure 3. LIN Modes



Figure 4. LIN Wakeup Detection

#### **Operating Modes**

The principal operating modes of NCV7428 are shown in Figure 5 and described in the following paragraphs.



Figure 5. Operating Modes

#### **Shutdown Mode**

The Shutdown mode is a passive state, in which all NCV7428 resources are inactive. The Shutdown mode provides a defined starting point for the circuit in case of supply undervoltage, thermal Shutdown or the first supply connection.

On-chip power-supply V<sub>OUT</sub> is switched off and the LIN pin remains passive so that it does not disturb the communication of other nodes connected to the LIN bus. RxD pin stays pulled to V<sub>OUT</sub>. No wakeups can be detected.

RSTN pin is forced Low – RSTN Low level is guaranteed for  $V_S$  supply above  $V_{S\ DigOut\ Low}$ .

The Shutdown mode is entered asynchronously whenever the  $V_S$  level falls below the power–on–reset level  $V_{S\_PORL}$ .

The Shutdown mode is left only when the  $V_S$  supply exceeds the high power–on–reset level  $V_{S\_PORH}$  while junction temperature is below  $T_{J\_SD}$ . When exiting the Shutdown mode, NCV7428 always enters the Reset mode.

#### **RESET Mode**

state.

The Reset mode is a transient mode providing a defined RSTN pulse for the application microcontroller.

V<sub>OUT</sub> supply is kept active. The LIN pin is passive so that it does not disturb the communication of other nodes connected to the bus. RxD pin is High if no wakeup was detected, RxD Low level indicates pending LIN wakeup. Pin RSTN is forced Low.

Reset mode will be entered as a consequence of one of the following events:

- Shutdown mode is exited
- Thermal Shutdown mode is exited
- V<sub>OUT</sub> voltage falls below V<sub>OUT RES</sub> level
- LIN wakeup or EN = High was detected in Sleep mode Normally, the Reset mode is left when V<sub>OUT</sub> voltage is above V<sub>OUT\_RES</sub> threshold and defined time t<sub>reset</sub> elapses.
   The RSTN pin is internally released to High and the chip

then goes to the Normal or Standby mode, depending on EN

#### **Normal Mode**

Normal mode is entered from Standby mode after a host request – driving EN pin High (Figure 9), or if EN pin is High when leaving Reset mode –  $t_{reset}$  time elapsed (Figure 8).

LIN transceiver is in Active mode. V<sub>OUT</sub> is kept on. Pin RSTN remains High.

#### **Standby Mode**

Standby mode is entered from Normal mode after host request – EN pin falling edge followed by TxD pin High. TxD is sampled  $t_{synch} + t_{modesel}$  after EN edge (Figure 9). Standby mode is also entered if EN pin is Low when leaving Reset mode –  $t_{reset}$  time elapsed (Figure 7).

LIN transceiver is in Wakeup mode – RxD pin is latched Low after valid Wakeup recognition until Normal mode is requested. V<sub>OUT</sub> is kept active. Pin RSTN remains High.

#### Sleep Mode

Sleep mode can be only entered from Normal mode after a host request – EN pin falling edge followed by TxD pin Low. TxD is sampled  $t_{synch} + t_{modesel}$  after EN pin edge (Figure 10).

V<sub>OUT</sub> regulator is switched off, LIN transceiver is in the Wakeup mode.

If LIN wakeup is detected or EN goes High, Reset mode is entered. LIN wakeup is signaled by RxD, which remains Low until Normal mode is restored (EN is High).

#### Thermal Shutdown

The device junction temperature is monitored in order to avoid permanent degradation or damage of the chip. Junction temperature exceeding the Shutdown level  $T_{J\_SD}$  puts the chip into Thermal Shutdown mode.

In Thermal Shutdown mode,  $V_{OUT}$  regulator is switched off. LIN transceiver is in Wakeup mode and can detect bus Wakeup. RxD pin stays pulled to  $V_{OUT}$  or is driven Low after valid Wakeup recognition. RSTN pin is pulled low. The mode is automatically left only when the junction cools down below the  $T_{J\ SD}$  threshold.



Figure 6. V<sub>OUT</sub> Regulator Voltage Monitoring



Figure 7. Operating Modes, Transition from Reset to Standby Mode



Figure 8. Operating Modes, Transition from Reset to Normal Mode



Figure 9. Operating Modes, Transition from Normal to Standby Mode



Figure 10. Operating Modes, Transition from Normal to Sleep Mode



Figure 11. Definition of LIN Duty Cycle Parameters



Figure 12. Definition of LIN Edge Parameters



Figure 13. Definition of LIN Transmitter Timing Parameters



Figure 14. Definition of LIN Receiver Timing Parameters

#### **ORDERING INFORMATION**

| Part Number                        | Description                                          | Marking  | Package             | Shipping †         |  |
|------------------------------------|------------------------------------------------------|----------|---------------------|--------------------|--|
| NCV7428D15R2G                      | LIN transceiver with 5 V regulator                   | NV7428-5 |                     |                    |  |
| NCV7428D13R2G                      | LIN transceiver with 3.3 V regulator                 | NV7428-3 |                     |                    |  |
| NCV7428D1L5R2G                     | LIN transceiver with 5 V regulator,<br>low slope LIN | NV7428L5 | SOIC-8<br>(Pb-Free) | 3000 / Tape & Reel |  |
| NCV7428D1L3R2G                     | LIN transceiver with 3.3 V regulator, low slope LIN  | NV7428L3 |                     |                    |  |
| NCV7428MW5R2G<br>(In Development)  | LIN transceiver with 5 V regulator                   | NV7428-5 |                     |                    |  |
| NCV7428MW3R2G<br>(In Development)  | LIN transceiver with 3.3 V regulator                 | NV7428-3 | DFN8                | 2000 / Tana & Baal |  |
| NCV7428MWL5R2G<br>(In Development) | LIN transceiver with 5 V regulator,<br>low slope LIN | NV7428L5 | (Pb-Free)           | 3000 / Tape & Reel |  |
| NCV7428MWL3R2G<br>(In Development) | LIN transceiver with 3.3 V regulator, low slope LIN  | NV7428L3 |                     |                    |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **PACKAGE DIMENSIONS**



1. ALL DIMENSIONS ARE IN INCHES.

#### PACKAGE DIMENSIONS



ON Semiconductor and in are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all Claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# AMEYA360 Components Supply Platform

## **Authorized Distribution Brand:**

























## Website:

Welcome to visit www.ameya360.com

## Contact Us:

## > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

## > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

## Customer Service :

Email service@ameya360.com

## Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com