











#### DS90UB913A-Q1, DS90UB914A-Q1

SNLS443B -MAY 2013-REVISED DECEMBER 2014

# DS90UB91xA-Q1 25-MHz to100-MHz 10/12-Bit FPD-Link III Serializer and Deserializer

#### **Features**

- 25-MHz to 100-MHz Input Pixel Clock Support
- Coaxial or Single Differential Pair Interconnect
- Programmable Data Payload:
  - 10-bit Payload up to 100 MHz
  - 12-bit Payload up to 75 MHz
- Continuous Low Latency Bidirectional Control Interface Channel with I2C Support @400 kHz
- 2:1 Multiplexer to choose between two input images
- Embedded Clock with DC-Balanced Coding to Support AC-Coupled Interconnects
- Capable of Driving up to 15m Coaxial or 20m Shielded Twisted-pair Cables
- Receive Equalizer Automatically Adapts for Changes in Cable Loss
- 4 Dedicated General Purpose Input (GPI)/ Output (GPO)
- LOCK Output Reporting Pin and @SPEED BIST Diagnosis Feature to Validate Link Integrity
- 1.8-V, 2.8-V or 3.3-V-Compatible Parallel Inputs on Serializer
- Single Power Supply at 1.8 V
- ISO 10605 and IEC 61000-4-2 ESD Compliant
- Automotive Grade Product: AEC-Q100 Grade 2 Qualified
- Temperature Range -40°C to 105°C
- Small Serializer Footprint (5 mm x 5 mm)
- EMI/EMC Mitigation Deserializer
  - Programmable Spread Spectrum (SSCG) Outputs
  - Receiver Staggered Outputs

# 2 Applications

- Front or Rear-View Camera for Collision Mitigation
- Surround View for Parking Assistance

# Simplified Schematic



# 3 Description

DS90UB913A-Q1/DS90UB914A-Q1 The offers a FPD-Link III interface with a high-speed forward channel and a bidirectional control channel for data transmission over a single coaxial cable or differential pair. The DS90UB913A-Q1/914A-Q1 chipset incorporates differential signaling on both the high-speed forward channel and bidirectional control channel data paths. The serializer/deserializer pair is targeted for connections between imagers and video processors in an ECU (Electronic Control Unit). This chipset is ideally suited for driving video data requiring up to 12-bit pixel depth plus two synchronization signals along with bidirectional control channel bus.

The deserializer features a multiplexer to allow selection between two input imagers, one active at a time. The primary video transport converts 10-bit or 12-bit data to a single high-speed serial stream, along with a separate low latency bidirectional control channel transport that accepts control information from an I2C port and is independent of video blanking period.

Using TI's embedded clock technology allows transparent full-duplex communication over a single differential pair, carrying asymmetrical bidirectional control channel information in both directions. This single serial stream simplifies transferring a wide data bus over PCB traces and cable by eliminating the skew problems between parallel data and clock paths. This significantly saves system cost by narrowing data paths that in turn reduce PCB layers, cable width, and connector size and pins. In addition, the Deserializer inputs provide adaptive equalization to compensate for loss from the media over longer distances. Internal DC-balanced encoding/decoding is used to support AC-coupled interconnects.

# Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE   | BODY SIZE (NOM)   |
|---------------|-----------|-------------------|
| DS90UB913A-Q1 | WQFN (32) | 5.00 mm x 5.00 mm |
| DS90UB914A-Q1 | WQFN (48) | 7.00 mm x 7.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### 1.4-Gbps STP Eye Diagram





# **Table of Contents**

| 1      | Features 1                                                                        | 8.1 Overview2                                         |
|--------|-----------------------------------------------------------------------------------|-------------------------------------------------------|
| 2      | Applications 1                                                                    | 8.2 Functional Block Diagram                          |
| 3      | Description 1                                                                     | 8.3 Feature Description24                             |
| 4      | Revision History2                                                                 | 8.4 Device Functional Modes27                         |
| 5      | Device Comparison Table                                                           | 8.5 Programming 33                                    |
| ა<br>6 | •                                                                                 | 8.6 Register Maps38                                   |
| •      | Pin Configuration and Functions                                                   | 9 Application and Implementation 53                   |
| 7      | Specifications8                                                                   | 9.1 Application Information                           |
|        | 7.1 Absolute Maximum Ratings                                                      | 9.2 Typical Applications 55                           |
|        | 7.2 Handling Ratings                                                              | 10 Power Supply Recommendations 6                     |
|        | 7.3 Recommended Operating Conditions                                              | 11 Layout 62                                          |
|        | 7.4 Thermal Information                                                           | 11.1 Layout Guidelines                                |
|        | 7.5 Electrical Characteristics                                                    | 11.2 Layout Example                                   |
|        | 7.6 Recommended Serializer Timing For PCLK 13                                     | 12 Device and Documentation Support                   |
|        | 7.7 AC Timing Specifications (SCL, SDA) - I2C-<br>Compliant                       | 12.1 Documentation Support                            |
|        | •                                                                                 | 12.2 Related Links                                    |
|        | 7.8 Bidirectional Control Bus DC Timing Specifications (SCL, SDA) - I2C-Compliant | 12.3 Trademarks 64                                    |
|        | 7.9 Serializer Switching Characteristics                                          | 12.4 Electrostatic Discharge Caution                  |
|        | 7.10 Deserializer Switching Characteristics                                       | 12.5 Glossary                                         |
|        | 7.11 Typical Characteristics                                                      | •                                                     |
| 8      | Detailed Description                                                              | 13 Mechanical, Packaging, and Orderable Information64 |
| 0      | Detailed Description23                                                            |                                                       |

# 4 Revision History

# Changes from Revision A (June 2013) to Revision B

Page

| • | Added datasheet flow and layout to conform with new TI standards. Added the following sections: Device Comparison Table; Handling Ratings; Application and Implementation; Power Supply Recommendations; Layout; Device and Documentation Support; Mechanical, Packaging, and Ordering Information | 1    |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Added additional thermal charateristics                                                                                                                                                                                                                                                            | 9    |
| • | Changed  Vod  to Vodp-p for differential and Vod+ for single-ended output voltage                                                                                                                                                                                                                  | 10   |
| • | Changed typo in Vod+ test condition from $R_L$ =500 $\Omega$ to $R_L$ =50 $\Omega$ .                                                                                                                                                                                                               | 10   |
| • | Changed Figure 6 to use V <sub>ODp-p</sub> and to clarify difference between STP and Coax                                                                                                                                                                                                          | . 16 |
| • | Changed Figure 7 to clarify difference between STP and Coax                                                                                                                                                                                                                                        | 16   |
| • | Added Internal Oscillator section to Device Functional Modes                                                                                                                                                                                                                                       | . 30 |
| • | Changed description of deserializer reg 0x00 bit[0]=0 from "set using address coming from CAD" to "set from ID[x]"                                                                                                                                                                                 | 43   |
| • | Changed description of deserializer reg 0x04 to have correct register setting for each equalization gain level                                                                                                                                                                                     | 44   |
| • | Added deserializer 0x4C SEL register                                                                                                                                                                                                                                                               | . 51 |
| • | Added reference to Power over Coax Application report                                                                                                                                                                                                                                              | . 53 |
| • | Added power up sequencing information and timing diagram.                                                                                                                                                                                                                                          | . 53 |

Submit Documentation Feedback



# 5 Device Comparison Table

| PART NUMBER   | FPD-III FUNCTION | PACKAGE       | TRANSMISSION MEDIA | PCLK FREQUENCY |
|---------------|------------------|---------------|--------------------|----------------|
| DS90UB913Q-Q1 | Serializer       | WQFN RTV (32) | STP                | 10 to 100 MHz  |
| DS90UB913A-Q1 | Serializer       | WQFN RTV (32) | Coax or STP        | 25 to 100 MHz  |
| DS90UB914Q-Q1 | Deserializer     | WQFN RHS (48) | STP                | 10 to 100 MHz  |
| DS90UB914A-Q1 | Deserializer     | WQFN RHS (48) | Coax or STP        | 25 to 100 MHz  |

# 6 Pin Configuration and Functions



Pin Functions: DS90UB913A-Q1 Serializer

|            | Fill Fullctions. D3900B913A-Q1 Sendinzer    |                                  |                                                                  |  |
|------------|---------------------------------------------|----------------------------------|------------------------------------------------------------------|--|
| PIN        |                                             | 1/0                              | PERCENTION                                                       |  |
| NAME       | NO.                                         | 1/0                              | DESCRIPTION                                                      |  |
| LVCMOS PAR | RALLEL INTER                                | FACE                             |                                                                  |  |
| DIN[0:11]  | 19,20,21,22,<br>23,24,26,27,<br>29,30,31,32 | Inputs,<br>LVCMOS<br>w/ pulldown | Parallel Data Inputs.                                            |  |
| HSYNC      | 1                                           | Inputs,<br>LVCMOS<br>w/ pulldown | Horizontal SYNC Input.                                           |  |
| VSYNC      | 2                                           | Inputs,<br>LVCMOS<br>w/ pulldown | Vertical SYNC Input.                                             |  |
| PCLK       | 3                                           | Input,<br>LVCMOS<br>w/ pulldown  | Pixel Clock Input Pin. Strobe edge set by TRFB control register. |  |



# Pin Functions: DS90UB913A-Q1 Serializer (continued)

| PIN               |                       |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|-------------------|-----------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME              | NO.                   | 1/0                             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| GENERAL PU        | RPOSE OUTP            | UT (GPO)                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| GPO[1:0]          | 16,15                 | Output,<br>LVCMOS               | General-purpose output pins can be configured as outputs; used to control and respond to various commands. GPO[1:0] can be configured to be the outputs for input signals coming from GPIO[1:0] pins on the Deserializer or can be configured to be outputs of the local register on the Serializer.                                                                                                                                                                    |  |  |  |
| GPO[2]/<br>CLKOUT | 17                    | Output,<br>LVCMOS               | GPO2 pin can be configured to be the output for input signal coming from the GPIO2 pin on the Deserializer or can be configured to be the output of the local register on the Serializer. It can also be configured to be the output clock pin when the DS90UB913A-Q1 device is used in the External Oscillator mode. See <i>Device Functional Modes</i> section for a detailed description of the DS90UB913A/914A chipsets working with the external oscillator.       |  |  |  |
| GPO[3]/<br>CLKIN  | 18                    | Input/Output,<br>LVCMOS         | GPO3 can be configured to be the output for input signals coming from the GPIO3 pin on the Deserializer or can be configured to be the output of the local register setting on the Serializer. It can also be configured to be the input clock pin when the DS90UB913A-Q1 Serializer is working with an external oscillator. See <i>Device Functional Modes</i> section for a detailed description of the DS90UB913A/914A chipsets working with an external oscillator. |  |  |  |
| BIDIRECTION       | AL CONTROL            | BUS - I2C-COM                   | MPATIBLE                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| SCL               | 4                     | Input/Output,<br>Open Drain     | Clock line for the bidirectional control bus communication. SCL requires an external pullup resistor to V <sub>DDIO</sub> .                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| SDA               | 5                     | Input/Output,<br>Open Drain     | Data line for the bidirectional control bus communication. SDA requires an external pullup resistor to V <sub>DDIO</sub> .                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| MODE              | 8                     | Input,<br>LVCMOS<br>w/ pulldown | <b>Device mode select</b> . Resistor to Ground and 10-k $\Omega$ pullup to 1.8-V rail. MODE pin on the Serializer can be used to select whether the system is running off the PCLK from the imager or an external oscillator. See details in Table 1.                                                                                                                                                                                                                   |  |  |  |
| ID[x]             | 6                     | Input, analog                   | Device ID Address Select. The ID[x] pin on the Serializer is used to assign the I2C device address. Resistor to Ground and 10-kΩ pullup to 1.8-V rail. See Table 7.                                                                                                                                                                                                                                                                                                     |  |  |  |
| CONTROL AN        | ID CONFIGURA          | ATION                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| PDB               | 9                     | Input,<br>LVCMOS<br>w/ pulldown | Power down Mode Input Pin.  PDB = H, Serializer is enabled and is ON.  PDB = L, Serializer is in Power Down mode. When the Serializer is in Power Down, the PLL is shutdown, and IDD is minimized. Programmed control register data are NOT retained and reset to default values.                                                                                                                                                                                       |  |  |  |
| RES               | 7                     | Input,<br>LVCMOS<br>w/ pulldown | Reserved. This pin MUST be tied LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| FPD-Link III II   | NTERFACE              |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| DOUT+             | 13                    | Input/Output,<br>CML            | Non-inverting differential output, bidirectional control channel input. The interconnect must be AC Coupled with a 0.1-µF capacitor.                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| DOUT-             | 12                    | Input/Output,<br>CML            | Inverting differential output, bidirectional control channel input. The interconnect must be AC Coupled with a 0.1-µF capacitor. For applications using single-ended coaxial interconnect, terminate to Ground with a 0.047-µF capacitor.                                                                                                                                                                                                                               |  |  |  |
| POWER AND         | GROUND <sup>(1)</sup> |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| VDDPLL            | 10                    | Power,<br>Analog                | PLL Power, 1.8 V ±5%.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| VDDT              | 11                    | Power,<br>Analog                | Tx Analog Power, 1.8V ±5%.                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| VDDCML            | 14                    | Power,<br>Analog                | CML & Bidirectional Channel Driver Power, 1.8 V ±5%.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| VDDD              | 28                    | Power,<br>Digital               | Digital Power, 1.8 V ±5%.                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| VDDIO             | 25                    | Power,<br>Digital               | Power for I/O stage. The single-ended inputs and SDA, SCL are powered from $V_{DDIO}$ . $V_{DDIO}$ can be connected to a 1.8 V ±5% or 2.8±10% or 3.3 V ±10%.                                                                                                                                                                                                                                                                                                            |  |  |  |
| VSS               | DAP                   | Ground, DAP                     | DAP must be grounded. DAP is the large metal contact at the bottom side, located at the center of the WQFN package. Connected to the ground plane (GND) with at least 9 vias.                                                                                                                                                                                                                                                                                           |  |  |  |

<sup>(1)</sup> See Power-Up Requirements and PDB Pin.

Submit Documentation Feedback





Pin Functions: DS90UB914A-Q1 Deserializer

| P                                            | IN                                          | I/O                               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|----------------------------------------------|---------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME                                         |                                             |                                   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| LVCMOS PAR                                   | VCMOS PARALLEL INTERFACE                    |                                   |                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| ROUT[11:0]                                   | 11,12,13,14,<br>15,16,18,19,<br>21,22,23,24 | Outputs,<br>LVCMOS                | Parallel Data Outputs.                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| HSYNC                                        | 10                                          | Output,<br>LVCMOS                 | Horizontal SYNC Output. Note: HS transition restrictions: 1. 12-bit Low-Frequency mode: No HS restrictions (raw) 2. 12-bit High-Frequency mode: No HS restrictions (raw) 3. 10-bit High-Frequency mode: HS restricted to no more than one transition per 10 PCLK cycles.                                                                                           |  |  |  |  |
| VSYNC                                        | 9                                           | Output,<br>LVCMOS                 | Vertical SYNC Output. Note: VS transition restrictions: 1. 12-bit Low-Frequency mode: No VS restrictions (raw) 2. 12-bit High-Frequency mode: No VS restrictions (raw) 3. 10-bit High-Frequency mode: VS restricted to no more than one transition per 10 PCLK cycles.                                                                                             |  |  |  |  |
| PCLK                                         | 8                                           | Output,<br>LVCMOS                 | Pixel Clock Output Pin. Strobe edge set by RRFB control register.                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| GENERAL PU                                   | RPOSE INPUT                                 | OUTPUT (GPI                       | 0)                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| GPI0[1:0] 27,28 Digital Input/Output, LVCMOS |                                             | Input/Output,                     | General-purpose input/output pins can be used to control and respond to various commands. They may be configured to be the input signals for the corresponding GPOs on the serializer or they may be configured to be outputs to follow local register settings.                                                                                                   |  |  |  |  |
| GPIO[3:2]                                    | 25,26                                       | Digital<br>Input/Output<br>LVCMOS | General purpose input/output pins GPO[3:2] can be configured to be input signals for GPOs on the Serializer. In addition they can also be configured to be outputs to follow the local register settings. When the SerDes chipsets are working with an external oscillator, these pins can be configured only to be outputs to follow the local register settings. |  |  |  |  |



# Pin Functions: DS90UB914A-Q1 Deserializer (continued)

| PIN                         |              |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|-----------------------------|--------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                        | NO.          | 1/0                             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| BIDIRECTION                 | AL CONTROL   | BUS - I2C CON                   | MPATIBLE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| SCL                         | 2            | Input/Output,<br>Open Drain     | Clock line for the bidirectional control bus communication. SCL requires an external pullup resistor to V <sub>DDIO</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| SDA                         | 1            | Input/Output,<br>Open Drain     | Data line for bidirectional control bus communication SDA requires an external pullup resistor to V <sub>DDIO</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| MODE                        | 37           | Input,<br>LVCMOS<br>w/ pull up  | Device mode select pin Resistor to Ground and 10-kΩ pullup to 1.8-V rail. The MODE pin on the Deserializer can be used to configure the Serializer and Deserializer to work in different input PCLK range. See details in Table 2.  12– bit low frequency mode – (25- 50 MHz operation): In this mode, the Serializer and Deserializer can accept up to 12-bits DATA+2 SYNC. Input PCLK range is from 25 MHz to 50 MHz. Note: No HS/VS restrictions.  12– bit high frequency mode – (25-75 MHz operation): In this mode, the Serializer and Deserializer can accept up to 12-bits DATA + 2 SYNC. Input PCLK range is from 25 MHz to 75 MHz. Note: No HS/VS restrictions.  10–bit mode– (25–100 MHz operation): In this mode, the Serializer and Deserializer can accept up to 10-bits DATA + 2 SYNC. Input PCLK frequency can range from 25 MHz to 100 MHz. Note: HS/VS restricted to no more than one transition per 10 PCLK cycles. Please refer to Table 2 on how to configure the MODE pin on the Deserializer. |  |
| IDx[0:1] 35,34 Input, analo |              | Input, analog                   | The IDx[0] and IDx[1] pins on the Deserializer are used to assign the I2C device address. Resistor to Ground and 10-k $\Omega$ pullup to 1.8-V rail. See Table 8 Input pin to select the Slave Device Address. Input is connected to external resistor divider to set programmable Device ID address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| CONTROL AN                  | ID CONFIGURA | ATION                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| PDB                         | 30           | Input,<br>LVCMOS<br>w/ pulldown | Power down Mode Input Pin.  PDB = H, Deserializer is enabled and is ON.  PDB = L, Deserializer is in power down mode. When the Deserializer is in power down mode, programmed control register data are NOT retained and reset to default values.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| LOCK                        | 48           | Output,<br>LVCMOS               | LOCK Status Output Pin.  LOCK = H, PLL is Locked, outputs are active.  LOCK = L, PLL is unlocked, ROUT and PCLK output states are controlled by OSS_SEL control register. May be used as Link Status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| BISTEN                      | 6            | Input<br>LVCMOS w/<br>pulldown  | BIST Enable pin BISTEN=H, BIST Mode is enabled. BISTEN=L, BIST Mode is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| PASS                        | 47           | Output,<br>LVCMOS               | PASS Output Pin for BIST mode. PASS = H, ERROR FREE Transmission. PASS = L, one or more errors were detected in the received payload. See BIST section for more information. Leave Open if unused. Route to test point (pad) recommended.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| OEN                         | 5            | Input<br>LVCMOS w/<br>pulldown  | Output Enable Input. Refer to Table 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| OSS_SEL                     | 4            | Input<br>LVCMOS w/<br>pulldown  | Output Sleep State Select Pin<br>Refer to Table 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| SEL                         | 46           | Input<br>LVCMOS w/<br>pulldown  | MUX Select line.  SEL = L, RIN0+/- input. This selects input A as the active channel on the Deserializer.  SEL = H, RIN1+/- input. This selects input B as the active channel on the Deserializer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |

Submit Documentation Feedback



# Pin Functions: DS90UB914A-Q1 Deserializer (continued)

| PIN             |           |                      | DESCRIPTION                                                                                                                                                                                                              |  |  |  |
|-----------------|-----------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME            | NO.       | 1/0                  | DESCRIPTION                                                                                                                                                                                                              |  |  |  |
| FPD-Link III II | NTERFACE  |                      |                                                                                                                                                                                                                          |  |  |  |
| RIN0+           | 41        | Input/Output,<br>CML | Non-Inverting Differential input, bidirectional control channel. The IO must be AC coupled with a 0.1-µF capacitor.                                                                                                      |  |  |  |
| RIN0-           | 42        | Input/Output,<br>CML | Inverting Differential input, bidirectional control channel. The IO must be AC coupled with a 0.1-µF capacitor. For applications using single-ended coaxial interconnect, terminate to Ground with a 0.047-µF capacitor. |  |  |  |
| RIN1+           | 32        | Input/Output,<br>CML | Non-Inverting Differential input, bidirectional control channel. The IO must be AC coupled with a 0.1-µF capacitor.                                                                                                      |  |  |  |
| RIN1-           | 33        | Input/Output,<br>CML | Inverting Differential input, bidirectional control channel. The IO must be AC coupled with a 0.1-µF capacitor. For applications using single-ended coaxial interconnect, terminate to Ground with a 0.047-µF capacitor. |  |  |  |
| RES             | 43,44     | _                    | Reserved. This pin must always be tied low.                                                                                                                                                                              |  |  |  |
| CMLOUTP/N 38,39 |           |                      | Route to test point or leave open if unused.                                                                                                                                                                             |  |  |  |
| POWER AND       | GROUND    |                      |                                                                                                                                                                                                                          |  |  |  |
| VDDIO1/2/3      | 29, 20, 7 | Power,<br>Digital    | LVCMOS I/O Buffer Power, The single-ended outputs and control input are powered from $V_{DDIO}$ . $V_{DDIO}$ can be connected to a 1.8 V ±5% or 3.3 V ±10%.                                                              |  |  |  |
| VDDD            | 17        | Power,<br>Digital    | Digital Core Power, 1.8 V ±5%.                                                                                                                                                                                           |  |  |  |
| VDDSSCG         | 3         | Power,<br>Analog     | SSCG PLL Power, 1.8 V ±5%.                                                                                                                                                                                               |  |  |  |
| VDDR            | 36        | Power,<br>Analog     | Rx Analog Power, 1.8 V ±5%.                                                                                                                                                                                              |  |  |  |
| VDDCML0/1       | 40,31     | Power,<br>Analog     | CML and Bidirectional control channel Drive Power, 1.8 V ±5%.                                                                                                                                                            |  |  |  |
| VDDPLL          | 45        | Power,<br>Analog     | PLL Power, 1.8 V ±5%.                                                                                                                                                                                                    |  |  |  |
| VSS             | DAP       | Ground, DAP          | DAP must be grounded. DAP is the large metal contact at the bottom side, located at the center of the WQFN package. Connected to the ground plane (GND) with at least 16 vias.                                           |  |  |  |



# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                             | MIN  | MAX              | UNIT |
|---------------------------------------------|------|------------------|------|
| Supply Voltage – V <sub>DDn</sub> (1.8 V)   | -0.3 | 2.5              | V    |
| Supply Voltage – V <sub>DDIO</sub>          | -0.3 | 4.0              | V    |
| LVCMOS Input Voltage I/O Voltage            | -0.3 | $V_{DDIO} + 0.3$ | V    |
| CML Driver I/O Voltage (V <sub>DD</sub> )   | -0.3 | $V_{DD} + 0.3$   | V    |
| CML Receiver I/O Voltage (V <sub>DD</sub> ) | -0.3 | $V_{DD} + 0.3$   | V    |
| Junction Temperature                        |      | 150              | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 Handling Ratings

|                                                                                                                                                                   |                            |                                                 |                                       | MIN   | MAX  | UNIT |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------------------------|---------------------------------------|-------|------|------|
| T <sub>stg</sub>                                                                                                                                                  | Storage temperature        | range                                           |                                       | -65   | 150  | °C   |
|                                                                                                                                                                   |                            | Human body model (HBM), per AEC Q100-           | -002 <sup>(1)</sup>                   | -8000 | 8000 |      |
| V <sub>(ESD)</sub>                                                                                                                                                | Electrostatic<br>discharge | Charged device model (CDM), per AEC Q100-011    | Corner pins (1, 9, 17, 25) Other pins | -1000 | 1000 | V    |
|                                                                                                                                                                   |                            | Machine model (MM)                              |                                       | -250  | 250  | V    |
| ESD Rati                                                                                                                                                          | ng (IEC 61000-4-2)         | Air Discharge<br>(DOUT+, DOUT-, RIN+, RIN-)     |                                       | -25   | 25   |      |
| $R_{D} = 330 \ \Omega, \ C_{s} = 150 pF$ $ESD \ Rating \ (ISO10605)$ $R_{D} = 330 \ \Omega, \ C_{s} = 150/330 \ pF$ $R_{D} = 2 \ K\Omega, \ C_{s} = 150/330 \ pF$ |                            | Contact Discharge (DOUT+, DOUT-, RIN+, RIN-)    |                                       | -7000 | 7000 | V    |
|                                                                                                                                                                   |                            | Air Discharge<br>(DOUT+, DOUT-, RIN+, RIN-)     |                                       | -1500 | 1500 | V    |
|                                                                                                                                                                   |                            | Contact Discharge<br>(DOUT+, DOUT-, RIN+, RIN-) |                                       | -8000 | 8000 |      |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                            |                              | MIN  | NOM | MAX  | UNIT  |  |
|------------------------------------------------------------|------------------------------|------|-----|------|-------|--|
| Supply Voltage (V <sub>DDn</sub>                           | )                            | 1.71 | 1.8 | 1.89 | V     |  |
| LVCMOS Supply Volt                                         | age (V <sub>DDIO</sub> ) OR  | 1.71 | 1.8 | 1.89 |       |  |
| LVCMOS Supply Volt                                         | age (V <sub>DDIO</sub> ) OR  | 3.0  | 3.3 | 3.6  | V     |  |
| LVCMOS Supply Voltage (V <sub>DDIO</sub> ) Only Serializer |                              | 2.52 | 2.8 | 3.08 |       |  |
|                                                            | V <sub>DDn</sub> (1.8 V)     |      |     | 25   |       |  |
| Supply Noise <sup>(1)</sup>                                | V <sub>DDIO</sub> (1.8 V)    |      |     | 25   | mVp-p |  |
|                                                            | V <sub>DDIO</sub> (3.3 V)    |      |     | 50   |       |  |
| Operating Free Air Te                                      | emperature (T <sub>A</sub> ) | -40  | 25  | 105  | °C    |  |
| PCLK Clock Frequence                                       | су                           | 25   |     | 100  | MHz   |  |

<sup>(1)</sup> Supply noise testing was done with minimum capacitors (as shown on Figure 50, Figure 45, Figure 51, and Figure 46 on the PCB. A sinusoidal signal is AC coupled to the VDDn (1.8 V) supply with amplitude = 25 mVp-p measured at the device VDDn pins. Bit error rate testing of input to the Ser and output of the Des with 10-meter cable shows no error when the noise frequency on the Ser is less than 1 MHz. The Des on the other hand shows no error when the noise frequency is less than 750 kHz.

Submit Documentation Feedback



#### 7.4 Thermal Information

|                        |                                              | DS90UB913A-Q1 | DS90UB914A-Q1 |       |
|------------------------|----------------------------------------------|---------------|---------------|-------|
|                        | THERMAL METRIC <sup>(1)</sup>                | WQFN          | WQFN          | UNIT  |
|                        |                                              | 32 PINS       | 48 PINS       |       |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 34.9          | 29.7          |       |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 8.8           | 10.9          |       |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 23.4          | 6.7           | °C/W  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 0.3           | 0.1           | ·C/VV |
| ΨЈВ                    | Junction-to-board characterization parameter | 8.8           | 6.7           |       |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 3.4           | 2.3           |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# 7.5 Electrical Characteristics (1) (2) (3)

Over recommended operating supply and temperature ranges unless otherwise specified.

|                 | PARAMETER                   | TEST CON                                                         | DITIONS                            | MIN                      | TYP       | MAX                  | UNIT |  |
|-----------------|-----------------------------|------------------------------------------------------------------|------------------------------------|--------------------------|-----------|----------------------|------|--|
| LVCM            | OS DC SPECIFICATIONS 3.3\   | / I/O (SER INPUTS, DES (                                         | OUTPUTS, GPI, GPO,                 | CONTROL INPUTS           | S AND OUT | PUTS)                |      |  |
| $V_{IH}$        | High Level Input Voltage    | $V_{IN} = 3 V \text{ to } 3.6 V$                                 |                                    | 2                        |           | $V_{IN}$             | V    |  |
| $V_{IL}$        | Low Level Input Voltage     | V <sub>IN</sub> = 3 V to 3.6 V                                   |                                    | GND                      |           | 0.8                  | V    |  |
| I <sub>IN</sub> | Input Current               | $V_{IN} = 0 \text{ V or } 3.6 \text{ V}, V_{IN} = 3$             | 3 V to 3.6 V                       | -20                      | ±1        | 20                   | μΑ   |  |
| $V_{OH}$        | High Level Output Voltage   | $V_{DDIO} = 3 \text{ V to } 3.6 \text{ V}, I_{OH} = 3 \text{ V}$ | = −4 mA                            | 2.4                      |           | $V_{DDIO}$           | V    |  |
| $V_{OL}$        | Low Level Output Voltage    | $V_{DDIO} = 3 \text{ V to } 3.6 \text{ V}, I_{OL} =$             | = 4 mA                             | GND                      |           | 0.4                  | V    |  |
|                 | Output Short Circuit        | V <sub>OUT</sub> = 0 V                                           | Serializer<br>GPO Outputs          |                          | -15       |                      | A    |  |
| I <sub>OS</sub> | Current                     | V <sub>OUT</sub> = 0 V                                           | Deserializer<br>LVCMOS Outputs     |                          | -35       |                      | mA   |  |
| l <sub>OZ</sub> | TRI-STATE Output<br>Current | PDB = 0 V,<br>V <sub>OUT</sub> = 0 V or V <sub>DD</sub>          | LVCMOS Outputs                     | -20                      |           | 20                   | μΑ   |  |
| LVCM            | OS DC SPECIFICATIONS 1.8\   | / I/O (SER INPUTS, DES (                                         | OUTPUTS, GPI, GPO,                 | CONTROL INPUTS           | S AND OUT | PUTS)                |      |  |
| $V_{IH}$        | High Level Input Voltage    | V <sub>IN</sub> = 1.71 V to 1.89 V                               |                                    | 0.65 V <sub>IN</sub>     |           | $V_{IN}$             | V    |  |
| $V_{IL}$        | Low Level Input Voltage     | V <sub>IN</sub> = 1.71 V to 1.89 V                               |                                    | GND                      |           | 0.35 V <sub>IN</sub> | V    |  |
| I <sub>IN</sub> | Input Current               | V <sub>IN</sub> = 0 V or 1.89 V, V <sub>IN</sub> =               | 1.71 V to 1.89 V                   | -20                      | ±1        | 20                   | μA   |  |
| $V_{OH}$        | High Level Output Voltage   | $V_{DDIO} = 1.71 \text{ V to } 1.89 \text{ V},$                  | $I_{OH} = -4 \text{ mA}$           | V <sub>DDIO</sub> - 0.45 |           | $V_{DDIO}$           | V    |  |
| $V_{OL}$        | Low Level Output Voltage    | V <sub>DDIO</sub> = 1.71 V to 1.89 V<br>I <sub>OL</sub> = 4 mA   | Deserializer<br>LVCMOS Outputs     | GND                      |           | 0.45                 | V    |  |
|                 | Output Short Circuit        | V <sub>OUT</sub> = 0 V                                           | Serializer<br>GPO Outputs          |                          | -11       |                      | mA   |  |
| I <sub>OS</sub> | Current                     | V <sub>OUT</sub> = 0 V                                           | Deserializer<br>LVCMOS Outputs     |                          | -17       |                      | MA   |  |
| l <sub>OZ</sub> | TRI-STATE Output Current    | $PDB = 0 V,$ $V_{OUT} = 0 V \text{ or } V_{DD}$                  | LVCMOS Outputs                     | -20                      |           | 20                   | μΑ   |  |
| LVCM            | OS DC SPECIFICATIONS 2.8\   | / I/O (SER INPUTS, GPI, C                                        | SPO, CONTROL INPU                  | S AND OUTPUTS            | S)        |                      |      |  |
| $V_{IH}$        | High Level Input Voltage    | $V_{IN} = 2.52 \text{ V to } 3.08 \text{ V}$                     |                                    | 0.7 V <sub>IN</sub>      |           | $V_{IN}$             | V    |  |
| $V_{IL}$        | Low Level Input Voltage     | V <sub>IN</sub> = 2.52 V to 3.08 V                               | / <sub>IN</sub> = 2.52 V to 3.08 V |                          |           | $0.3 V_{\text{IN}}$  | V    |  |
| I <sub>IN</sub> | Input Current               | $V_{IN} = 0 \text{ V or } 3.08 \text{ V, } V_{IN} =$             | 2.52 V to 3.08 V                   | -20                      | ±1        | 20                   | μΑ   |  |
| $V_{OH}$        | High Level Output Voltage   | $V_{DDIO} = 2.52 \text{ V to } 3.08 \text{ V},$                  | I <sub>OH</sub> = −4 mA            | V <sub>DDIO</sub> - 0.4  |           | $V_{DDIO}$           | V    |  |
| V <sub>OL</sub> | Low Level Output Voltage    | V <sub>DDIO</sub> =2.52 V to 3.0 8V<br>I <sub>OL</sub> = 4 mA    | Deserializer<br>LVCMOS Outputs     | GND                      |           | 0.4                  | V    |  |

<sup>(1)</sup> The Electrical Characteristics tables list verified specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not verified.

<sup>(2)</sup> Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except VOD, ΔVOD, VTH and VTL which are differential voltages.

<sup>(3)</sup> Typical values represent most likely parametric norms at 1.8 V or 3.3 V, T<sub>A</sub> = 25°C, and at the Recommended Operation Conditions at the time of product characterization and are not verified.



# Electrical Characteristics(1) (2) (3) (continued)

Over recommended operating supply and temperature ranges unless otherwise specified.

|                    | PARAMETER                                               | TEST CON                                                | DITIONS                            | MIN                   | TYP  | MAX | UNIT |
|--------------------|---------------------------------------------------------|---------------------------------------------------------|------------------------------------|-----------------------|------|-----|------|
|                    | Output Short Circuit                                    | V 0.V                                                   | Serializer<br>GPO Outputs          |                       | -11  |     | A    |
| I <sub>OS</sub>    | Current                                                 | $V_{OUT} = 0 V$                                         | Deserializer<br>LVCMOS Outputs     |                       | -20  |     | mA   |
| l <sub>OZ</sub>    | TRI-STATE Output<br>Current                             | PDB = 0 V,<br>V <sub>OUT</sub> = 0 V or V <sub>DD</sub> | LVCMOS Outputs                     | -20                   |      | 20  | μΑ   |
| CML DR             | RIVER DC SPECIFICATIONS                                 | (DOUT+, DOUT-)                                          |                                    |                       |      |     |      |
| V <sub>ODp-p</sub> | Output Differential Voltage                             | $R_L = 100 \Omega $ (Figure 6)                          |                                    | 536                   | 680  | 824 |      |
| V <sub>OD+</sub>   | Output Single-ended<br>Voltage                          | R <sub>L</sub> = 50 Ω                                   | = 50 Ω                             |                       | 340  | 412 | mV   |
| $\Delta V_{OD}$    | Output Differential<br>Voltage Unbalance                | R <sub>L</sub> = 100 Ω                                  |                                    |                       | 1    | 50  | mV   |
| Vos                | Output Offset Voltage                                   | L = 100 Ω (Figure 6)                                    |                                    | $V_{DD}$ - $V_{OD/2}$ |      |     | V    |
| $\Delta V_{OS}$    | Offset Voltage Unbalance                                | $R_L = 100 \Omega$                                      | $R_L = 100 \Omega$                 |                       | 1    | 50  | mV   |
| I <sub>OS</sub>    | Output Short Circuit<br>Current                         | DOUT+ = 0 V or DOUT- = 0 V                              |                                    |                       | -26  |     | mA   |
| Б                  | Differential Internal<br>Termination Resistance         | Differential across DOUT-                               | ifferential across DOUT+ and DOUT- |                       | 100  | 120 | 0    |
| R <sub>T</sub>     | Single-ended<br>Termination Resistance                  | DOUT+ or DOUT-                                          |                                    | 40                    | 50   | 60  | Ω    |
| CML RE             | CEIVER DC SPECIFICATIO                                  | NS (RIN0+,RIN0-,RIN1+,R                                 | IN1-)                              |                       |      |     |      |
| I <sub>IN</sub>    | Input Current                                           | $V_{IN} = V_{DD}$ or 0 V, $V_{DD} = 1$                  | .89 V                              | -20                   | 1    | 20  | μΑ   |
| R <sub>T</sub>     | Differential Internal<br>Termination Resistance         | Differential across RIN+ a                              | nd RIN-                            | 80                    | 100  | 120 | Ω    |
| CML RE             | CEIVER AC SPECIFICATIO                                  | NS (RIN0+,RIN0-,RIN1+,R                                 | IN1-)                              |                       |      |     |      |
| V <sub>swing</sub> | Minimum allowable swing for 1010 pattern <sup>(4)</sup> | Line Rate = 1.4 Gbps (Fig                               | Line Rate = 1.4 Gbps (Figure 7)    |                       |      |     | mV   |
| CML MC             | NITOR OUTPUT DRIVER S                                   | PECIFICATIONS(CMLOUT                                    | ΓP, CMLOUTN)                       | •                     |      |     |      |
| E <sub>w</sub>     | Differential Output<br>Eye Opening                      | R <sub>1</sub> = 100 Ω                                  | R <sub>1</sub> = 100 Ω             |                       | 0.45 |     | UI   |
| E <sub>H</sub>     | Differential Output<br>Eye Height                       | Jitter Frequency > f/40 (F                              | igure 16)                          |                       | 200  |     | mV   |

<sup>(4)</sup> Specification is verified by characterization and is not tested in production.



# Electrical Characteristics<sup>(1) (2) (3)</sup> (continued)

Over recommended operating supply and temperature ranges unless otherwise specified.

|                    | PARAMETER                                                                     | TEST CON                                                 | IDITIONS                                                                                         | MIN | TYP | MAX  | UNIT |
|--------------------|-------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|------|------|
| SER/DE             | S SUPPLY CURRENT DIG                                                          | TAL, PLL, AND ANALOG                                     | VDD                                                                                              |     |     |      |      |
|                    |                                                                               |                                                          | VDDn=1.89 V<br>VDDIO=3.6 V<br>f = 100 MHz, 10-bit<br>mode<br>Default Registers                   |     | 61  | 80   | mA   |
| I <sub>DDT</sub>   | Serializer (Tx)<br>V <sub>DDn</sub> Supply Current<br>(includes load current) | $R_L$ = 100 $\Omega$<br>WORST CASE pattern<br>(Figure 2) | VDDn = 1.89 V<br>VDDIO = 3.6 V<br>f = 75 MHz, 12-bit<br>high frequency mode<br>Default Registers |     | 61  | 80   | mΛ   |
|                    |                                                                               |                                                          | VDDn = 1.89V<br>VDDIO =<br>f = 50 MHz, 12-bit<br>low frequency mode<br>Default Registers         |     | 61  | 80   | mA   |
|                    | V <sub>DDn</sub> Supply Current                                               | $R_{L} = 100 \ \Omega$ $RANDOM PRBS-7$ $pattern$         | VDDn = 1.89 V<br>VDDIO = 3.6 V<br>f = 100 MHz, 10-bit<br>mode<br>Default Registers               |     | 54  |      |      |
| I <sub>DDT</sub>   |                                                                               |                                                          | VDDn = 1.89 V<br>VDDIO = 3.6 V<br>f = 75 MHz, 12-bit<br>high frequency mode<br>Default Registers |     | 54  |      | mA   |
|                    |                                                                               |                                                          | VDD = 1.89 V<br>VDDIO = 3.6 V<br>f = 50 MHz, 12-bit<br>low frequency mode<br>Default Registers   |     | 54  |      |      |
|                    | Serializer (Tx)                                                               | R <sub>L</sub> = 100 Ω                                   | VDDIO = 1.89 V<br>f = 75 MHz, 12-bit<br>high frequency mode<br>Default Registers                 |     | 1.5 | 3    |      |
| I <sub>DDIOT</sub> | VDDIO Supply Current<br>(includes load current)                               | WORST CASE pattern<br>(Figure 2)                         | VDDIO = 3.6 V<br>f = 75 MHz, 12-bit<br>high frequency<br>mode Default<br>Registers               |     | 5   | 8    | mA   |
|                    | Serializer (Tx) Supply                                                        | PDB = 0V; All other                                      | VDDIO=1.89 V<br>Default Registers                                                                |     | 300 | 1000 | μΑ   |
| I <sub>DDTZ</sub>  | Current Power Down                                                            | LVCMOS Inputs = 0 V                                      | VDDIO = 3.6 V<br>Default Registers                                                               |     | 300 | 1000 | μΑ   |
| Inniotz            | Serializer (Tx) VDDIO                                                         | PDB = 0V; All other<br>LVCMOS Inputs = 0 V               | VDDIO = 1.89 V<br>Default Registers                                                              |     | 15  | 100  | μΑ   |
| IDDIOTZ            | Supply Current Power<br>Down                                                  |                                                          | VDDIO = 3.6 V<br>Default Registers                                                               |     | 15  | 100  | μΑ   |

Copyright © 2013–2014, Texas Instruments Incorporated



# Electrical Characteristics<sup>(1) (2) (3)</sup> (continued)

Over recommended operating supply and temperature ranges unless otherwise specified.

|                    | PARAMETER                                                            | TEST CO                                                                   | NDITIONS                             | MIN TYP | MAX | UNIT |
|--------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------|---------|-----|------|
|                    |                                                                      |                                                                           | f = 100 MHz,<br>10-bit mode          | 22      | 42  |      |
|                    |                                                                      | V <sub>DDIO</sub> =1.89 V<br>C <sub>L</sub> =8 pF<br>Worst Case Pattern   | f = 75 MHz, 12-bit<br>high freq mode | 19      | 39  | mA   |
|                    |                                                                      | Worst Gase Faltern                                                        | f = 50 MHz, 12-bit<br>low freq mode  | 21      | 32  |      |
|                    |                                                                      |                                                                           | f = 100 MHz,<br>10-bit mode          | 15      |     |      |
|                    |                                                                      | V <sub>DDIO</sub> =1.89 V<br>C <sub>L</sub> =8 pF<br>Random Pattern       | f = 75 MHz, 12-bit<br>high freq mode | 12      |     | mA   |
|                    |                                                                      |                                                                           | f = 50 MHz, 12-bit<br>low freq mode  | 14      |     |      |
|                    |                                                                      |                                                                           | f = 100 MHz,<br>10-bit mode          | 42      | 55  |      |
|                    |                                                                      | V <sub>DDIO</sub> =3.6 V<br>C <sub>L</sub> =8 pF<br>Worst Case Pattern    | f = 75 MHz, 12-bit<br>high freq mode | 37      | 50  | mA   |
|                    | Deserializer (Rx)<br>Total Supply Current<br>(includes load current) |                                                                           | f = 50 MHz, 12-bit<br>low freq mode  | 25      | 38  |      |
|                    |                                                                      |                                                                           | f = 100 MHz,<br>10-bit mode          | 35      |     |      |
|                    |                                                                      | V <sub>DDIO</sub> = 3.6 V<br>C <sub>L</sub> = 8 pF<br>Random Pattern      | f = 75 MHz, 12-bit<br>high freq mode | 30      |     | mA   |
|                    |                                                                      |                                                                           | f = 50 MHz, 12-bit<br>low freq mode  | 18      |     |      |
| I <sub>DDIOR</sub> |                                                                      | V <sub>DDIO</sub> = 1.89 V<br>C <sub>L</sub> = 4 pF<br>Worst Case Pattern | f = 100 MHz,<br>10-bit mode          | 15      |     |      |
|                    |                                                                      |                                                                           | f = 75 MHz, 12-bit<br>high freq mode | 11      |     | mA   |
|                    |                                                                      |                                                                           | f = 50 MHz, 12-bit<br>low freq mode  | 16      |     |      |
|                    |                                                                      |                                                                           | f = 100 MHz,<br>10-bit mode          | 8       |     |      |
|                    |                                                                      | V <sub>DDIO</sub> = 1.89 V<br>C <sub>L</sub> = 4 pF<br>Random Pattern     | f = 75 MHz, 12-bit<br>high freq mode | 4       |     | mA   |
|                    |                                                                      | random ratiom                                                             | f = 50 MHz, 12-bit<br>low freq mode  | 9       |     |      |
|                    |                                                                      |                                                                           | f = 100 MHz,<br>10-bit mode          | 36      |     |      |
|                    |                                                                      | V <sub>DDIO</sub> = 3.6 V<br>C <sub>L</sub> = 4 pF<br>Worst Case Pattern  | f = 75 MHz, 12-bit<br>high freq mode | 29      |     | mA   |
|                    |                                                                      |                                                                           | f = 50 MHz, 12-bit<br>low freq mode  | 20      |     |      |
|                    |                                                                      | V 0.634                                                                   | f = 100 MHz, 10-bit<br>mode          | 29      |     |      |
|                    |                                                                      | V <sub>DDIO</sub> = 3.6 V<br>C <sub>L</sub> = 4 pF<br>Random Pattern      | f = 75 MHz, 12-bit<br>high freq mode | 22      |     | mA   |
|                    |                                                                      |                                                                           | f = 50 MHz, 12-bit<br>low freq mode  | 13      |     |      |



# Electrical Characteristics(1) (2) (3) (continued)

Over recommended operating supply and temperature ranges unless otherwise specified.

|                     | PARAMETER                                               | TEST CON                                       | DITIONS                                     | MIN                              | TYP | MAX | UNIT |    |
|---------------------|---------------------------------------------------------|------------------------------------------------|---------------------------------------------|----------------------------------|-----|-----|------|----|
|                     |                                                         |                                                | f = 100 MHz,<br>10-bit mode                 |                                  | 64  | 110 |      |    |
| I <sub>DDR</sub>    |                                                         | C <sub>L</sub> = 4 pF<br>Worst Case Pattern    | f = 75 MHz,<br>12-bit high freq<br>mode     |                                  | 67  | 114 |      |    |
|                     | Deserializer (Rx) VDDn                                  |                                                | f = 50 MHz,<br>12-bit low freq mode         |                                  | 63  | 96  |      |    |
|                     | Supply Current (includes load current)                  | oad current)                                   |                                             | f = 100 MHz,<br>10-bit mode      |     | 57  |      | mA |
|                     |                                                         | $V_{DDn}$ = 1.89 V $C_L$ = 4 pF Random Pattern | f = 75 MHz,<br>12-bit high freq<br>mode     |                                  | 60  |     |      |    |
|                     |                                                         |                                                | f = 50 MHz,<br>12-bit low freq mode         |                                  | 56  |     |      |    |
|                     | Deserializer (Rx) Supply                                | PDB = 0 V, All other<br>LVCMOS Inputs=0 V      | VDDIO = 1.89 V<br>Default Registers         |                                  | 42  | 900 |      |    |
| I <sub>DDRZ</sub>   | Current Power Down                                      | Current Power Down PDB = 0 V, All other        | PDB = 0 V, All other<br>LVCMOS Inputs = 0 V | VDDIO=3.6 V<br>Default Registers |     | 42  | 900  | μA |
|                     | Deserializer (Rx) VDDIO<br>Supply Current Power<br>Down | Deserializer (Rx) VDDIO                        | V <sub>DDIO</sub> = 1.89 V                  | ·                                | 8   | 40  | μΑ   |    |
| I <sub>DDIORZ</sub> |                                                         | LVCMOS Inputs = 0 V                            | V <sub>DDIO</sub> = 3.6 V                   |                                  | 360 | 800 |      |    |

# 7.6 Recommended Serializer Timing For PCLK<sup>(1)</sup>

Over recommended operating supply and temperature ranges unless otherwise specified.

|                   | PARAMETER                                       | TEST CONDITIONS                            | PIN / FREQ          | MIN   | NOM   | MAX  | UNIT |
|-------------------|-------------------------------------------------|--------------------------------------------|---------------------|-------|-------|------|------|
|                   |                                                 | 10-bit Mode                                |                     | 10    | Т     | 40   | ns   |
| t <sub>TCP</sub>  | Transmit Clock Period                           | 12-bit high frequency mode                 |                     | 13.33 | Т     | 40   | ns   |
|                   |                                                 | 12-bit low frequency mode                  |                     | 20    | Т     | 40   | ns   |
| t <sub>TCIH</sub> | Transmit Clock<br>Input High Time               |                                            |                     | 0.4T  | 0.5T  | 0.6T | ns   |
| t <sub>TCIL</sub> | Transmit Clock<br>Input Low Time                |                                            |                     | 0.4T  | 0.5T  | 0.6T | ns   |
|                   | PCLK Input Transition Time (Figure 8)           | 25 MHz – 100 MHz, 10-bit mode              |                     | 0.05T | 0.25T | 0.3T | ns   |
| t <sub>CLKT</sub> |                                                 | 25 MHz - 75MHz, 12-bit high frequency mode |                     | 0.05T | 0.25T | 0.3T | ns   |
|                   |                                                 | 25 MHz - 50MHz, 12-bit low frequency mode  |                     | 0.05T | 0.25T | 0.3T | ns   |
| t <sub>JIT0</sub> | PCLK Input Jitter<br>(PCLK from imager mode)    | Refer to Jitter freq > f/40                | f = 25 - 100<br>MHz |       | 0.1T  |      | ns   |
| t <sub>JIT1</sub> | PCLK Input Jitter<br>(External Oscillator mode) | Refer to Jitter freq > f/40                | f = 25 - 100<br>MHz |       | 1T    |      | ns   |
| t <sub>JIT2</sub> | External Oscillator Jitter                      |                                            |                     |       | 0.1   |      | UI   |

<sup>(1)</sup> Recommended Input Timing Requirements are input specifications and not tested in production.

Product Folder Links: DS90UB913A-Q1 DS90UB914A-Q1



# 7.7 AC Timing Specifications (SCL, SDA) - I2C-Compliant

Over recommended supply and temperature ranges unless otherwise specified. (Figure 1)

|                     | PARAMETER                                 | TEST CONDITIONS | MIN | NOM MAX | UNIT |
|---------------------|-------------------------------------------|-----------------|-----|---------|------|
| Recomm              | nended Input Timing Requirements          |                 |     |         |      |
|                     | SCI Clock Fragueses                       | Standard Mode   | >0  | 100     | kHz  |
| f <sub>SCL</sub>    | SCL Clock Frequency                       | Fast Mode       | >0  | 400     | kHz  |
|                     | SCL Low Period                            | Standard Mode   | 4.7 |         | μs   |
| $t_{LOW}$           | SCL Low Period                            | Fast Mode       | 1.3 |         | μs   |
|                     | SCI High Boriod                           | Standard Mode   | 4.0 |         | μs   |
| t <sub>HIGH</sub>   | SCL High Period                           | Fast Mode       | 0.6 |         | μs   |
|                     | Hold time for a start or a repeated start | Standard Mode   | 4.0 |         | μs   |
| t <sub>HD:STA</sub> | condition                                 | Fast Mode       | 0.6 |         | μs   |
| t <sub>SU:STA</sub> | Set Up time for a start or a repeated     | Standard Mode   | 4.7 |         | μs   |
|                     | start condition                           | Fast Mode       | 0.6 |         | μs   |
|                     | Data Hold Time                            | Standard Mode   | 0   | 3.45    | μs   |
| t <sub>HD:DAT</sub> |                                           | Fast Mode       | 0   | 900     | ns   |
|                     | Data Cat Us Time                          | Standard Mode   | 250 |         | ns   |
| t <sub>SU:DAT</sub> | Data Set Up Time                          | Fast Mode       | 100 |         | ns   |
|                     | Cat Ha Time for CTOD Can dition           | Standard Mode   | 4.0 |         | μs   |
| t <sub>SU:STO</sub> | Set Up Time for STOP Condition            | Fast Mode       | 0.6 |         | μs   |
|                     | Dog From the bottom of Ottom and Ottom    | Standard Mode   | 4.7 |         | μs   |
| t <sub>BUF</sub>    | Bus Free time between Stop and Start      | Fast Mode       | 1.3 |         | μs   |
|                     | COL & CDA Bios Time                       | Standard Mode   |     | 1000    | ns   |
| t <sub>r</sub>      | SCL & SDA Rise Time                       | Fast Mode       |     | 300     | ns   |
|                     | COL & CDA Fall Time                       | Standard Mode   |     | 300     | ns   |
| t <sub>f</sub>      | SCL & SDA Fall Time                       | Fast Mode       |     | 300     | ns   |

Submit Documentation Feedback



# 7.8 Bidirectional Control Bus DC Timing Specifications (SCL, SDA) - I2C-Compliant<sup>(1)</sup>

Over recommended supply and temperature ranges unless otherwise specified

|                     | PARAMETER                        | TEST CONDITIONS                                        | MIN                   | NOM MA              | X UNIT |
|---------------------|----------------------------------|--------------------------------------------------------|-----------------------|---------------------|--------|
| Recomm              | nended Input Timing Requirements |                                                        |                       |                     |        |
| V <sub>IH</sub>     | Input High Level                 | SDA and SCL                                            | 0.7*V <sub>DDIO</sub> | V <sub>DI</sub>     | olo V  |
| V <sub>IL</sub>     | Input Low Level                  | SDA and SCL                                            | GND                   | 0.3*V <sub>DI</sub> | olo V  |
| $V_{HY}$            | Input Hysteresis                 |                                                        |                       | >50                 | mV     |
| $V_{OL}$            | Output Low Level                 | SDA, I <sub>OL</sub> = 0.5 mA                          | 0                     | (                   | ).4 V  |
| I <sub>IN</sub>     | Input Current                    | SDA or SCL, V <sub>IN</sub> = V <sub>DDIO</sub> OR GND | -10                   |                     | 10 μA  |
| t <sub>R</sub>      | SDA Rise Time-READ               | SDA, RPU = 10 kΩ, Cb ≤ 400 pF                          |                       | 430                 | ns     |
| t <sub>F</sub>      | SDA Fall Time-READ               | (Figure 1)                                             |                       | 20                  | ns     |
| t <sub>SU;DAT</sub> |                                  | (See Figure 1)                                         |                       | 560                 | ns     |
| t <sub>HD;DAT</sub> |                                  | (See Figure 1)                                         |                       | 615                 | ns     |
| t <sub>SP</sub>     |                                  |                                                        |                       | 50                  | ns     |
| C <sub>IN</sub>     |                                  | SDA or SCL                                             |                       | <5                  | pF     |

(1) Specification is verified by design.



Figure 1. Bi-directional Control Bus Timing



Figure 2. "Worst Case" Test Pattern

Figure 3. Serializer CML Output Load and Transition Times



Figure 4. Serializer CML Output Load and Transition Times





Figure 5. Serializer VOD Setup



Figure 6. Serializer VOD Diagram



Figure 7. Deserializer Vswing Diagram



Figure 8. Serializer Input Clock Transition Times



Figure 9. Serializer Setup/Hold Times





Figure 10. Serializer PLL Lock Time



Figure 11. Serializer Delay



Figure 12. Deserializer Data Lock Time



Figure 13. Deserializer LVCMOS Output Load and Transition Times



Figure 14. Deserializer Delay





Figure 15. Deserializer Output Setup/Hold Times



Figure 16. CML Output Driver



Figure 17. Output State (Setup and Hold) Times





Figure 18. Spread Spectrum Clock Output Profile

## 7.9 Serializer Switching Characteristics

Over recommended operating supply and temperature ranges unless otherwise specified.

|                          | PARAMETER                                                          | TEST CONDITIONS                                                                                                                                                                         | MIN    | NOM   | MAX | UNIT |
|--------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-----|------|
| t <sub>LHT</sub>         | CML Low-to-High<br>Transition Time                                 | $R_L = 100 \Omega $ (Figure 3)                                                                                                                                                          |        | 150   | 330 | ps   |
| t <sub>HLT</sub>         | CML High-to-Low<br>Transition Time                                 | $R_L = 100 \Omega $ (Figure 3)                                                                                                                                                          |        | 150   | 330 | ps   |
| t <sub>DIS</sub>         | Data Input<br>Setup to PCLK                                        | Serializer Data Inputs (Figure 9)                                                                                                                                                       | 2      |       |     | ns   |
| t <sub>DIH</sub>         | Data Input<br>Hold from PCLK                                       | Genalizer Data Inputs (Figure 9)                                                                                                                                                        | 2      |       |     | ns   |
| t <sub>PLD</sub>         | Serializer PLL Lock Time                                           | $R_L = 100 \ \Omega^{(1)} \ (Figure 10)$                                                                                                                                                |        | 1     | 2   | ms   |
| t <sub>SD</sub>          | Serializer Delay <sup>(2)</sup>                                    | $R_T$ = 100 $\Omega$ , 10–bit mode<br>Register 0x03h b[0] (TRFB = 1) (Figure 11)                                                                                                        | 32.5T  | 38T   | 44T | ns   |
| 'SD                      | Genalizer Delay                                                    | $R_T$ = 100 $\Omega$ , 12–bit mode<br>Register 0x03h b[0] (TRFB = 1) (Figure 11)                                                                                                        | 11.75T | 13T   | 15T | ns   |
| $t_{JIND}$               | Serializer Output<br>Deterministic Jitter                          | Serializer output intrinsic deterministic jitter.<br>Measured (cycle-cycle) with PRBS-7 test pattern (3)                                                                                |        | 0.13  |     | UI   |
| t <sub>JINR</sub>        | Serializer Output<br>Random Jitter                                 | Serializer output intrinsic random jitter (cycle-cycle). Alternating-1,0 pattern. (3) (4)                                                                                               |        | 0.04  |     | UI   |
| t <sub>JINT</sub>        | Peak-to-peak Serializer<br>Output Jitter                           | Serializer output peak-to-peak jitter includes deterministic jitter, random jitter, and jitter transfer from serializer input. Measured (cycle-cycle) with PRBS-7 test pattern. (3) (4) |        | 0.396 |     | UI   |
|                          |                                                                    | PCLK = 100 MHz<br>10-bit mode. Default Registers                                                                                                                                        |        | 2.2   |     |      |
| $\lambda_{\text{STXBW}}$ | Serializer Jitter Transfer Function -3 dB Bandwidth <sup>(5)</sup> | PCLK = 75 MHz<br>12-bit high frequency mode. Default Registers                                                                                                                          |        | 2.2   |     | MHz  |
|                          |                                                                    | PCLK = 50 MHz<br>12-bit low frequency mode. Default Registers                                                                                                                           |        | 2.2   |     |      |
|                          |                                                                    | PCLK = 100 MHz<br>10-bit mode. Default Registers                                                                                                                                        |        | 1.06  |     |      |
| $\delta_{\text{STX}}$    | Serializer Jitter<br>Transfer Function<br>(Peaking) <sup>(5)</sup> | PCLK = 75 MHz<br>12-bit high frequency mode. Default Registers                                                                                                                          |        | 1.09  |     | dB   |
|                          |                                                                    | PCLK = 50 MHz<br>12-bit low frequency mode. Default Registers                                                                                                                           |        | 1.16  |     |      |

 $t_{\text{PLD}}$  and  $t_{\text{DDLT}}$  are the times required by the serializer and deserializer to obtain lock when exiting power-down state with an active PCLK Specification is verified by design.

Typical values represent most likely parametric norms at 1.8 V or 3.3 V, T<sub>A</sub> = 25°C, and at the Recommended Operation Conditions at the time of product characterization and are not verified.

Specification is verified by characterization and is not tested in production.

UI - Unit Interval is equivalent to one ideal serialized data bit width. The UI scales with PCLK frequency.



# **Serializer Switching Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified.

| PARAMETER       |                                                                              | TEST CONDITIONS                                                | MIN | NOM | MAX | UNIT |
|-----------------|------------------------------------------------------------------------------|----------------------------------------------------------------|-----|-----|-----|------|
|                 | Serializer Jitter<br>Transfer Function<br>(Peaking Frequency) <sup>(5)</sup> | PCLK = 100 MHz<br>10-bit mode. Default Registers               |     | 400 |     |      |
| $\delta_{STXf}$ |                                                                              | PCLK = 75 MHz<br>12-bit high frequency mode. Default Registers |     | 500 |     | kHz  |
|                 |                                                                              | PCLK = 50 MHz<br>12-bit low frequency mode. Default Registers  |     | 600 |     |      |

# 7.10 Deserializer Switching Characteristics

Over recommended operating supply and temperature ranges unless otherwise specified.

|                   | PARAMETER                              | TEST CONDITIONS                                                                     | PIN / FREQ                                   | MIN   | NOM  | MAX  | UNIT |
|-------------------|----------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------|-------|------|------|------|
|                   |                                        | 10-bit mode                                                                         |                                              | 10    |      | 40   |      |
| t <sub>RCP</sub>  | Receiver Output<br>Clock Period        | 12-bit high frequency mode                                                          | PCLK (Figure 15)                             | 13.33 |      | 40   | ns   |
|                   | Olook i Cilou                          | 12-bit low frequency mode                                                           |                                              | 10    |      | 40   |      |
|                   |                                        | 10-bit mode                                                                         |                                              | 45%   | 50%  | 55%  |      |
| t <sub>PDC</sub>  | PCLK Duty Cycle                        | 12-bit high frequency mode                                                          | PCLK                                         | 40%   | 50%  | 60%  |      |
|                   |                                        | 12-bit low frequency mode                                                           |                                              | 40%   | 50%  | 60%  |      |
| t <sub>CLH</sub>  | LVCMOS Low-to-<br>High Transition Time | V <sub>DDIO</sub> : 1.71 V to 1.89 V or 3 V to 3.6 V, C <sub>1</sub> = 8 pF         | PCLK                                         | 1.3   | 2    | 2.8  |      |
| t <sub>CHL</sub>  | LVCMOS High-to-<br>Low Transition Time | (lumped load) Default Registers (Figure 13) <sup>(1)</sup>                          | PCLK                                         | 1.3   | 2    | 2.8  | ns   |
| t <sub>CLH</sub>  | LVCMOS Low-to-<br>High Transition Time | V <sub>DDIO</sub> : 1.71 V to 1.89 V or 3 V to 3.6 V, C <sub>L</sub> = 8 pF         |                                              | 1     | 2.5  | 4    |      |
| t <sub>CHL</sub>  | LVCMOS High-to-<br>Low Transition Time | (lumped load) RO<br>Default Registers<br>(Figure 13),(1)                            | ROUT[11:0], HS, VS                           | 1     | 2.5  | 4    | ns   |
| t <sub>ROS</sub>  | ROUT Setup<br>Data to PCLK             | V <sub>DDIO</sub> : 1.71 V to 1.89 V or 3 V to 3.6 V, C <sub>L</sub> = 8 pF (lumped | ROUT[11:0], HS, VS                           | 0.38T | 0.5T |      |      |
| t <sub>ROH</sub>  | ROUT Hold<br>Data to PCLK              | load), Default Registers<br>(Figure 15)                                             | ROUT[11:0], HS, VS                           | 0.38T | 0.5T | 115  | ns   |
|                   |                                        |                                                                                     | 10-bit mode                                  | 154T  |      | 158T |      |
| t <sub>DD</sub>   | Deserializer Delay                     | Default Registers<br>Register 0x03h b[0] (RRFB = 1)                                 | 12-bit low frequency mode                    | 109T  |      | 112T | ns   |
|                   |                                        | (Figure 14) <sup>(1)</sup>                                                          | 12-bit high frequency mode                   | 73T   |      | 75T  |      |
|                   |                                        |                                                                                     | 10-bit mode                                  |       | 15   | 22   |      |
| t <sub>DDLT</sub> | Deserializer Data<br>Lock Time         | With Adaptive Equalization (Figure 12)                                              | 12-bit low frequency mode                    |       | 15   | 22   | ms   |
|                   | LOOK TIME                              | (1 iguito 12)                                                                       | 12-bit high frequency mode                   |       | 15   | 22   |      |
|                   |                                        |                                                                                     | 10-bit mode<br>PCLK = 100 MHz                |       | 20   | 30   |      |
| t <sub>RCJ</sub>  | Receiver Clock Jitter                  | PCLK<br>SSCG[3:0] = OFF <sup>(1)</sup>                                              | 12-bit low frequency<br>mode, PCLK = 50 MHz  |       | 22   | 35   | ps   |
|                   |                                        |                                                                                     | 12-bit high frequency<br>mode, PCLK = 75 MHz |       | 45   | 90   |      |

Specification is verified by characterization and is not tested in production. (1)



# **Deserializer Switching Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified.

|                  | PARAMETER                                           | TEST CONDITIONS                                               | PIN / FREQ                                   | MIN | NOM               | MAX  | UNIT |
|------------------|-----------------------------------------------------|---------------------------------------------------------------|----------------------------------------------|-----|-------------------|------|------|
| t <sub>DPJ</sub> | Deserializer Period<br>Jitter                       | PCLK<br>SSCG[3:0] = OFF <sup>(1)</sup> (2)                    | 10-bit mode<br>PCLK = 100 MHz                |     | 170               | 815  | ps   |
|                  |                                                     |                                                               | 12-bit low frequency<br>mode, PCLK = 50 MHz  |     | 180               | 330  |      |
|                  |                                                     |                                                               | 12-bit high frequency mode, PCLK = 75 MHz    |     | 300               | 515  |      |
| tocci            | Deserializer Cycle-<br>to-Cycle Clock Jitter        | PCLK<br>SSCG[3:0] = OFF <sup>(1)</sup> (3)                    | 10-bit mode<br>PCLK = 100 MHz                |     | 440               | 1760 | ps   |
|                  |                                                     |                                                               | 12-bit low frequency<br>mode, PCLK = 50 MHz  |     | 460               | 730  |      |
|                  |                                                     |                                                               | 12-bit high frequency<br>mode, PCLK = 75 MHz |     | 565               | 985  |      |
| fdev             | Spread Spectrum<br>Clocking Deviation<br>Frequency  | LVCMOS Output Bus<br>SSC[3:0] = ON (Figure 18) <sup>(1)</sup> | 25 MHz – 100 MHz                             |     | ±0.5% to<br>±1.5% |      |      |
| fmod             | Spread Spectrum<br>Clocking Modulation<br>Frequency |                                                               | 25 MHz – 100 MHz                             |     | 5 to 50           |      | kHz  |

<sup>(2)</sup> t<sub>DCJ</sub> is the maximum amount of jitter measured over 30,000 samples based on Time Interval Error (TIE).

# 7.11 Typical Characteristics



Figure 19. Typical Serializer Jitter Transfer Function at 100 MHz



Figure 20. Typical Deserializer Input Jitter Tolerance Curve at 1.4-Gbps Line Rate

<sup>(3)</sup> t<sub>DCCJ</sub> is the maximum amount of jitter between adjacent clock cycles measured over 30,000 samples.



# **Typical Characteristics (continued)**





### 8 Detailed Description

#### 8.1 Overview

The DS90UB913A-Q1 is optimized to interface with the DS90UB914A-Q1 using a  $50-\Omega$  coax interface. The DS90UB913A-Q1 will also work with the DS90UB914A-Q1 using an STP interface.

The DS90UB913A/914A FPD- Link III chipsets are intended to link mega-pixel camera imagers and video processors in ECUs. The Serializer/Deserializer chipset can operate from 25 MHz to 100 MHz pixel clock frequency. The DS90UB913A-Q1 device transforms a 10/12-bit wide parallel LVCMOS data bus along with a bidirectional control channel control bus into a single high-speed differential pair. The high speed serial bit stream contains an embedded clock and DC-balanced information which enhances signal quality to support AC coupling. The DS90UB914A-Q1 device receives the single serial data stream and converts it back into a 10/12-bit wide parallel data bus together with the control channel data bus. The DS90UB913A/914A chipsets can accept up to:

- 12-bits of DATA + 2 bits SYNC for an input PCLK range of 25 MHz to 50 MHz in the 12-bit low frequency mode. Note: No HS/VS restrictions (raw).
- 12-bits of DATA + 2 SYNC bits for an input PCLK range of 25 MHz to 75 MHz in the 12-bit high frequency mode. Note: No HS/VS restrictions (raw).
- 10-bits of DATA + 2 SYNC bits for an input PCLK range of 25 MHz to 100 MHz in the 10-bit mode. Note: HS/VS restricted to no more than one transition per 10 PCLK cycles.

The DS90UB914A-Q1 chipset has a 2:1 multiplexer which allows customers to select between two Serializer inputs. The control channel function of the DS90UB913A/DS90UB914A-Q1 chipset provides bidirectional communication between the image sensor and ECUs. The integrated bidirectional control channel transfers data bidirectionally over the same differential pair used for video data interface. This interface offers advantages over other chipsets by eliminating the need for additional wires for programming and control. The bidirectional control channel bus is controlled via an I2C port. The bidirectional control channel offers asymmetrical communication and is not dependent on video blanking intervals.

The DS90UB913A/914A chipset offer customers the choice to work with different clocking schemes. The DS90UB913A/914A chipsets can use an external oscillator as the reference clock source for the PLL (see section DS90UB913A/914A Operation with External Oscillator as Reference Clock) or PCLK from the imager as primary reference clock to the PLL (see section DS90UB913A/914A Operation with Pixel Clock from Imager as Reference Clock).

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Serial Frame Format

The High Speed Forward Channel is composed of 28 bits of data containing video data, sync signals, I2C and parity bits. This data payload is optimized for signal transmission over an AC-coupled link. Data is randomized, balanced and scrambled. The 28-bit frame structure changes in the 12-bit low frequency mode, 12-bit high frequency mode and the 10-bit mode internally and is seamless to the customer. The bidirectional control channel data is transferred over the single serial link along with the high-speed forward data. This architecture provides a full duplex low speed forward and backward path across the serial link together with a high speed forward channel without the dependence on the video blanking phase.

#### 8.3.2 Line Rate Calculations for the DS90UB913A/914A

The DS90UB913A-Q1 device divides the clock internally by divide-by-1 in the 12-bit low frequency mode, by divide-by-2 in the 10-bit mode and by divide-by-1.5 in the 12-bit high frequency mode. Conversely, the DS90UB914A-Q1 multiplies the recovered serial clock to generate the proper pixel clock output frequency. Thus the maximum line rate in the three different modes remains 1.4 Gbps. The following are the formulae used to calculate the maximum line rate in the different modes:

- For the 12-bit low frequency mode, Line rate =  $f_{PCLK}^*28$ ; for example,  $f_{PCLK}$  = 50 MHz, line rate =  $50^*28$  = 1.4 Gbps
- For the 12-bit high frequency mode, Line rate =  $f_{PCLK}^*(2/3)^*28$ ; for example,  $f_{PCLK} = 75$  MHz, line rate =  $(75)^*(2/3)^*28 = 1.4$  Gbps
- For the 10-bit mode, Line rate =  $f_{PCLK}/2*28$ ; for example,  $f_{PCLK}$  = 100 MHz, line rate = (100/2)\*28 = 1.4 Gbps

#### 8.3.3 Deserializer Multiplexer Input

The DS90UB914A-Q1 offers a 2:1 multiplexer that can be used to select which camera is used as the input. Figure 22 shows the operation of the 2:1 multiplexer in the Deserializer. The selection of the camera can be pin controlled as well as register controlled. Both the Deserializer inputs cannot be enabled at the same time. If the Serializer A is selected as the active Serializer, the back-channel for Deserializer A turns ON and vice versa. To switch between the two cameras, first the Serializer B has to be selected using the SEL pin/register on the Deserializer. After that the back channel driver for Deserializer B has to be enabled using the register in the Deserializer.



Figure 22. Using the Multiplexer on the Deserializer to Enable a Two-Camera System

### 8.3.4 Error Detection

The chipset provides error detection operations for validating data integrity in long distance transmission and reception. The data error detection function offers users flexibility and usability of performing bit-by-bit data transmission error checking. The error detection operating modes support data validation of the following signals:

Submit Documentation Feedback



#### **Feature Description (continued)**

- · Bidirectional control channel data across the serial link
- Parallel video/sync data across the serial link

The chipset provides 1 parity bit on the forward channel and 4 CRC bits on the back channel for error detection purposes. The DS90UB913A/914A chipset checks the forward and back channel serial links for errors and stores the number of detected errors in two 8-bit registers in the Serializer and the Deserializer respectively.

To check parity errors on the forward channel, monitor registers 0x1A and 0x1B on the Deserializer. If there is a loss of LOCK, then the counters on registers 0x1A and 0x1B are reset. Whenever there is a parity error on the forward channel, the PASS pin will go low.

To check CRC errors on the back-channel, monitor registers 0x0A and 0x0B on the Serializer.

### 8.3.5 Synchronizing Multiple Cameras

For applications requiring multiple cameras for frame-synchronization, it is recommended to utilize the General Purpose Input/Output (GPIO) pins to transmit control signals to synchronize multiple cameras together. To synchronize the cameras properly, the system controller needs to provide a field sync output (such as a vertical or frame sync signal) and the cameras must be set to accept an auxiliary sync input. The vertical synchronize signal corresponds to the start and end of a frame and the start and end of a field. Note this form of synchronization timing relationship has a non-deterministic latency. After the control data is reconstructed from the bidirectional control channel, there will be a time variation of the GPIO signals arriving at the different target devices (between the parallel links). The maximum latency delta (t1) of the GPIO data transmitted across multiple links is 25 µs.

#### NOTE

The user must verify that the timing variations between the different links are within their system and timing specifications.

See Figure 23 for an example of this function.

The maximum time (t1) between the rising edge of GPIO (that is, sync signal) arriving at Camera A and Camera B is  $25 \mu s$ .



Figure 23. Synchronizing Multiple Cameras

### **Feature Description (continued)**



Figure 24. GPIO Delta Latency

### 8.3.6 General Purpose I/O (GPIO) Descriptions

There are 4 GPOs on the Serializer and 4 GPIOs on the Deserializer when the DS90UB913A/914A chipsets are run off the pixel clock from the imager as the reference clock source. The GPOs on the Serializer can be configured as outputs for the input signals that are fed into the Deserializer GPIOs. In addition, the GPOs on the Serializer can behave as outputs of the local register on the Serializer. The GPIOs on the Deserializer can be configured to be the input signals feeding the output of the GPOs on the Serializer. In addition the GPIOs on the Deserializer can be configured to behave as outputs of the local register on the Deserializer. If the DS90UB913A/914A chipsets are run off the external oscillator source as the reference clock, then GPO3 on the Serializer is automatically configured to be the input for the external clock and GPIO2 on the Deserializer is configured to be the output of the divide-by-2 clock which is fed into the imager as its reference clock. In this case, the GPIO2 and GPIO3 on the Deserializer can only behave as outputs of the local register on the Deserializer. The GPIO maximum switching rate is up to 66 kHz when configured for communication between Deserializer GPIO to Serializer GPO.

#### 8.3.7 LVCMOS VDDIO Option

1.8-V/2.8-V/3.3-V Serializer inputs and 1.8-V/3.3-V Deserializer outputs are user configurable to provide compatibility with 1.8-V, 2.8-V and 3.3-V system interfaces.

#### 8.3.8 EMI Reduction

#### 8.3.8.1 Deserializer Staggered Output

The receiver staggers output switching to provide a random distribution of transitions within a defined window. Outputs transitions are distributed randomly. This minimizes the number of outputs switching simultaneously and helps to reduce supply noise. In addition it spreads the noise spectrum out reducing overall EMI.

#### 8.3.8.2 Spread Spectrum Clock Generation(SSCG) on the Deserializer

The DS90UB914A-Q1 parallel data and clock outputs have programmable SSCG ranges from 25 MHz to 100 MHz. The modulation rate and modulation frequency variation of output spread is controlled through the SSCG control registers on the DS90UB914A-Q1 device. SSCG profiles can be generated using bits [3:0] in register 0x02 in the Deserializer.

## 8.3.9 Pixel Clock Edge Select (TRFB / RRFB)

The TRFB/RRFB selects which edge of the Pixel Clock is used. For the SER, this register determines the edge that the data is latched on. If TRFB register is 1, data is latched on the Rising edge of the PCLK. If TRFB register is 0, data is latched on the Falling edge of the PCLK. For the DES, this register determines the edge that the data is strobed on. If RRFB register is 1, data is strobed on the Rising edge of the PCLK. If RRFB register is 0, data is strobed on the falling edge of the PCLK.



#### **Feature Description (continued)**



Figure 25. Programmable PCLK Strobe Select

#### 8.3.10 Power Down

The SER has a PDB input pin to ENABLE or power down the device. Enabling PDB on the SER will disable the link to save power. If PDB = HIGH, the SER will operate at its internal default oscillator frequency when the input PCLK stops. When the PCLK starts again, the SER locks to the valid input PCLK and transmit the data to the DES. When PDB = LOW, the high-speed driver outputs are static HIGH. The DES has a PDB input pin to ENABLE or power down the device. Enabling PDB on the DES will disable the link to save power. If PDB = HIGH, the DES locks to the input stream and assert the LOCK pin (HIGH) and output valid data. When PDB = LOW, all outputs are in TRI-STATE.

#### 8.4 Device Functional Modes

### 8.4.1 DS90UB913A/914A Operation with External Oscillator as Reference Clock

In some applications, the pixel clock that comes from the imager can have jitter which exceeds the tolerance of the DS90UB913A/914A chipsets. In this case, the DS90UB913A-Q1 device should be operated by using an external clock source as the reference clock for the DS90UB913A/914A chipsets. **This is the recommended operating mode.** The external oscillator clock output goes through a divide-by-2 circuit in the DS90UB913A-Q1 Serializer and this divided clock output is used as the reference clock for the imager. The output data and pixel clock from the imager are then fed into the DS90UB913A-Q1 device. Figure 26 shows the operation of the DS90UB13A/914A chipsets while using an external automotive grade oscillator.



Figure 26. DS90UB913A-Q1/914A-Q1 Operation in the External Oscillator Mode



### **Device Functional Modes (continued)**

When the DS90UB913A-Q1 device is operated using an external oscillator, the GPO3 pin on the DS90UB913A-Q1 is the input pin for the external oscillator. In applications where the DS90UB913A-Q1 device is operated from an external oscillator, the divide-by-2 circuit in the DS90UB913A-Q1 device feeds back the divided clock output to the imager device through GPO2 pin. The pixel clock to external oscillator ratios needs to be fixed for the 12-bit high frequency mode and the 10-bit mode. In the 10-bit mode, the pixel clock frequency divided by the external oscillator frequency must be 1.5. For example, if the external oscillator frequency is 48 MHz in the 10-bit mode, the pixel clock frequency of the imager needs to be twice of the external oscillator frequency, that is, 96 MHz. If the external oscillator frequency is 48MHz in the 12-bit high frequency mode, the pixel clock frequency of the imager needs to be 1.5 times of the external oscillator frequency, that is, 72 MHz. In this mode, GPO2 and GPO3 on the Serializer cannot act as the output of the input signal coming from GPIO2 or GPIO3 on the Deserializer.

### 8.4.2 DS90UB913A/914A Operation with Pixel Clock from Imager as Reference Clock

The DS90UB913A/914A chipsets can be operated by using the pixel clock from the imager as the reference clock. Figure 27 shows the operation of the DS90UB913A/914A chipsets using the pixel clock from the imager. If the DS90UB913A-Q1 device is operated using the pixel clock from the imager as the reference clock, then the imager uses an external oscillator as its reference clock. There are 4 GPIOs available in this mode (PCLK from imager mode).



Figure 27. DS90UB913A-Q1/914A-Q1 Operation in PCLK mode

#### 8.4.3 MODE Pin on Serializer

The MODE pin on the Serializer can be configured to select if the DS90UB913A-Q1 device is to be operated from the external oscillator or the PCLK from the imager. The pin must be pulled to  $V_{DD}(1.8 \text{ V}, \text{ not } V_{DDIO})$  with a 10-k $\Omega$  resistor and a pulldown resistor  $R_{MODE}$ ) of the recommended value to set the modes shown in Figure 28. The recommended maximum resistor tolerance is 1%.



# **Device Functional Modes (continued)**



Figure 28. MODE Pin Configuration on DS90UB913A-Q1

# Table 1. DS90UB913A-Q1 Serializer MODE Resistor Value

| DS90UB913A-Q1 SERIALIZER MODE RESISTOR VALUE |                                       |  |  |
|----------------------------------------------|---------------------------------------|--|--|
| MODE SELECT                                  | R <sub>MODE</sub> RESISTOR VALUE (kΩ) |  |  |
| PCLK from imager mode                        | 100                                   |  |  |
| External Oscillator mode                     | 4.7                                   |  |  |

#### 8.4.4 MODE Pin on Deserializer

The MODE pin on the Deserializer can be used to configure the device to work in the 12-bit low-frequency mode, 12-bit high-frequency mode, or the 10-bit mode of operation. Internally, the DS90UB913A/914A chipset operates in a divide-by-1 mode in the 12-bit low-frequency mode, divide-by-2 mode in the 10-bit mode and a divide-by-1.5 mode in the 12-bit high frequency mode. The pin must be pulled to  $V_{DD}$  (1.8 V, not  $V_{DDIO}$ ) with a 10-k $\Omega$  resistor and a pull-down resistor  $R_{MODE}$  of the recommended value to set the different modes in the Deserializer as mentioned in Table 2. The Deserializer automatically configures the Serializer to correct mode via the back-channel. The recommended maximum resistor tolerance is 1%.



Figure 29. Mode Pin Configuration on DS90UB914A-Q1 Deserializer

Table 2. DS90UB914A-Q1 Deserializer MODE Resistor Value

| DS90UB914A-Q1 DESERIALIZER MODE RESISTOR VALUE                                                                                      |                                       |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|--|
| MODE SELECT                                                                                                                         | R <sub>MODE</sub> RESISTOR VALUE (kΩ) |  |  |
| <b>12-bit low frequency mode</b> 25-50 MHz PCLK, 10/12-bits DATA+ 2 SYNC. Note: No HS/VS restrictions (raw).                        | 0                                     |  |  |
| <b>12-bit high frequency mode</b> 25-75 MHz PCLK, 10/12-bits DATA+ 2 SYNC. Note: No HS/VS restrictions (raw).                       | 3                                     |  |  |
| <b>10-bit mode</b> 25–100 MHz PCLK, 10-bits DATA+ 2 SYNC. Note: HS/VS restricted to no more than one transition per 10 PCLK cycles. | 11                                    |  |  |

Copyright © 2013–2014, Texas Instruments Incorporated Submit Documentation Feedback



# 8.4.5 Clock-Data Recovery Status Flag (LOCK), Output Enable (OEN) and Output State Select (OSS\_SEL)

When PDB is driven HIGH, the Deserializer's CDR PLL begins locking to the serial input and LOCK is TRI-STATE or LOW (depending on the value of the OEN setting). After the DS90UB914A-Q1 completes its lock sequence to the input serial data, the LOCK output is driven HIGH, indicating valid data and clock recovered from the serial input is available on the parallel bus and PCLK outputs. The states of the outputs are based on the OEN and OSS\_SEL setting (Table 3). See Figure 17.

**INPUTS OUTPUTS SERIAL PDB OEN OSS SEL** LOCK **PASS** DATA, GPIO CLK **INPUTS** 7 7 7 Χ 0 Ζ Χ Χ Χ 1 0 0 L or H L L L Ζ Χ L or H Ζ Ζ 1 0 1 L/Osc Static 1 1 0 L L L (Register Bit Enable) Static 1 **Previous State** L Active 1 1 0 Н L L L Н Active 1 1 Valid Valid Valid

**Table 3. Output States** 

#### 8.4.6 Internal Oscillator

When a PCLK is not applied to the DS90UB913A the serializer will establish the FPD-III link using an internal oscillator. During normal operation (not BIST) the frequency of the internal oscillator can be adjusted from DS90UB913A register 0x14[2:1] according to Table 4. In BIST mode the internal oscillator frequency should only be adjusted from the DS90UB914A. The BIST frequency can be set by either pin strapping (Table 5) or register (Table 6). In BIST DS90UB913A register 0x14[2:1] is automatically loaded from the DS90UB914A through the bidirectional control channel.

12-BIT 12-BIT DS90UB913A-Q1 10-BIT **HIGH-FREQUENCY MODE LOW-FREQUENCY MODE** MODE (MHz) Reg 0x14 [2:1] (MHz) (MHz) 00 50 37.5 25 01 100 75 50 10 50 37.5 25 11 25

Table 4. Clock Sources for Forward Channel Frame on the Serializer During Normal Operation

#### 8.4.7 Built In Self Test

An optional At-Speed Built In Self Test (BIST) feature supports the testing of the high-speed serial link and low-speed back channel. This is useful in the prototype stage, equipment production, and in-system test and also for system diagnostics.

#### 8.4.8 BIST Configuration and Status

The chipset can be programmed into BIST mode using either pins or registers on the DES only. By default BIST configuration is controlled through pins. BIST can be configured via registers using BIST Control register (0x24). Pin-based configuration is defined as follows:

- BISTEN = HIGH: Enable the BIST mode, BISTEN = LOW: Disable the BIST mode.
- Deserializer GPIO0 and GPIO1: Defines the BIST clock source (PCLK vs. various frequencies of internal OSC)



#### **Table 5. BIST Pin Configuration**

| DESERIALIZER GPIO[0:1] | OSCILLATOR SOURCE | BIST FREQUENCY (MHz)        |
|------------------------|-------------------|-----------------------------|
| 00                     | External PCLK     | PCLK or External Oscillator |
| 01                     | Internal          | ~50                         |
| 10                     | Internal          | ~25                         |

### **Table 6. BIST Register Configuration**

| DS90UB914A-Q1<br>Reg 0x24 [2:1] | 10-BIT<br>MODE | 12-BIT<br>HIGH-FREQUENCY MODE | 12-BIT<br>LOW-FREQUENCY MODE |
|---------------------------------|----------------|-------------------------------|------------------------------|
| 00                              | PCLK           | PCLK                          | PCLK                         |
| 01                              | 100 MHz        | 75 MHz                        | 50 MHz                       |
| 10                              | 50 MHz         | 37.5 MHz                      | 25 MHz                       |
| 11                              | 25 MHz         | -                             | -                            |

BIST mode provides various options for the PCLK source. Either external pins (GPIO0 and GPIO1) or registers can be used to program the BIST to use external PCLK or various OSC frequencies. Refer to Table 5 for pin settings and refer to Table 10 for register settings. The BIST status can be monitored real-time on the PASS pin. For every frame with error(s), the PASS pin toggles low for one-half PCLK period. If two consecutive frames have errors, PASS will toggle twice to allow counting of frames with errors. Once the BIST is done, the PASS pin reflects the pass/fail status of the last BIST run only for one PCLK cycle. The status can also be read through I2C for the number of frames in errors. BIST status register retains results until it is reset by a new BIST session or a device reset. To evaluate BIST in external oscillator mode, both the external oscillator and PCLK need to be present. For all practical purposes, the BIST status can be monitored from the BIST Error Count register 0x25 on the DS90UB914A Deserializer.

#### 8.4.9 Sample BIST Sequence

**Step 1.** For the DS90UB913A/914A FPD-Link III chipset, BIST Mode is enabled via the BISTEN pin of DS90UB914A-Q1 FPD-Link III deserializer. The desired clock source is selected through the deserializer GPIO0 and GPIO1 pins as shown in Table 5.

**Step 2.** The DS90UB913A-Q1 Serializer BIST pattern is enabled through the back channel. The BIST pattern is sent through the FPD-Link III to the deserializer. Once the serializer and deserializer are in the BIST mode and the deserializer acquires Lock, the PASS pin of the deserializer goes high and BIST starts checking FPD-Link III serial stream. If an error in the payload is detected, the PASS pin will switch low for one half of the clock period. During the BIST test, the PASS output can be monitored and counted to determine the payload error rate.

**Step 3.** To stop the BIST mode, the deserializer BISTEN pin is set LOW. The deserializer stops checking the data. The final test result is not maintained on the PASS pin. To monitor the BIST status, check the BIST Error Count register, 0x25 on the Deserializer.

**Step 4.** The link returns to normal operation after the deserializer BISTEN pin is low. Figure 31 shows the waveform diagram of a typical BIST test for two cases. Case 1 is error free, and Case 2 shows one with multiple errors. In most cases, it is difficult to generate errors due to the robustness of the link (differential data transmission etc.), thus they may be introduced by greatly extending the cable length, faulting the interconnect, or by reducing signal condition enhancements (Rx equalization).





Figure 30. AT-Speed BIST System Flow Diagram



Figure 31. BIST Timing Diagram



#### 8.5 Programming

### 8.5.1 Programmable Controller

An integrated I2C slave controller is embedded in the DS90UB913A-Q1 Serializer as well as the DS90UB914A-Q1 Deserializer. It must be used to configure the extra features embedded within the programmable registers or it can be used to control the set of programmable GPIOs.

#### 8.5.2 Description of Bidirectional Control Bus and I2C Modes

The I2C-compatible interface allows programming of the DS90UB913A-Q1, DS90UB914A-Q1, or an external remote device (such as image sensor) through the bidirectional control channel. Register programming transactions to/from the DS90UB913A-Q1/914A-Q1 chipset are employed through the clock (SCL) and data (SDA) lines. These two signals have open drain I/Os and both lines must be pulled-up to VDDIO by an external resistor. Pullup resistors or current sources are required on the SCL and SDA busses to pull them high when they are not being driven low. A logic LOW is transmitted by driving the output low. Logic HIGH is transmitted by releasing the output and allowing it to be pulled-up externally. The appropriate pullup resistor values will depend upon the total bus capacitance and operating speed. The DS90UB913A/914A I2C bus data rate supports up to 400 kbps according to I2C fast mode specifications.



Figure 32. Write Byte



Figure 33. Read Byte



Figure 34. Basic Operation

### **Programming (continued)**



Figure 35. Start and Stop Conditions

### 8.5.3 I2C Pass-Through

I2C pass-through provides a way to access remote devices at the other end of the FPD-Link III interface. This option is used to determine if an I2C instruction is transferred over to the remote I2C bus. For example, when the I2C master is connected to the deserializer and I2C pass-through is enabled on the deserializer, any I2C traffic targeted for the remote serializer or remote slave will be allowed to pass through the deserializer to reach those respective devices.

See Figure 36 for an example of this function and refer to application note: I2C over DS90UB913/4 FPD-Link III with Bidirectional Control Channel (SNLA222).

If master controller transmits I2C transaction for address 0xA0, the DES A with I2C pass-through enabled will transfer I2C commands to remote Camera A. The DES B with I2C pass-through disabled, any I2C commands will NOT be passed on the I2C bus to Camera B.



Figure 36. I2C Pass-Through

#### 8.5.4 Slave Clock Stretching

The I2C-compatible interface allows programming of the DS90UB913A-Q1, DS90UB914A-Q1, or an external remote device (such as image sensor) through the bidirectional control. To communicate and synchronize with remote devices on the I2C bus through the bidirectional control channel/MCU, the chipset utilizes bus clock stretching (holding the SCL line low) during data transmission; where the I2C slave pulls the SCL line low on the 9th clock of every I2C transfer (before the ACK signal). The slave device will not control the clock and only stretches it until the remote peripheral has responded. The I2C master must support clock stretching to operate with the DS90UB913A/914A chipset.



### **Programming (continued)**

#### 8.5.5 ID[x] Address Decoder on the Serializer

The ID[x] pin on the Serializer is used to decode and set the physical slave address of the Serializer (I2C only) to allow up to five devices on the bus connected to the Serializer using only a single pin. The pin sets one of the 6 possible addresses for each Serializer device. The pin must be pulled to VDD (1.8 V, not VDDIO) with a  $10\text{-k}\Omega$  resistor and a pull-down resistor (R<sub>ID</sub>) of the recommended value to set the physical device address. The recommended maximum resistor tolerance is 1%.



Figure 37. ID[x] Address Decoder on the Serializer

ID[x] RESISTOR VALUE — DS90UB913A-Q1 SERIALIZER Resistor RID0 (kΩ) Address 8'b 0 appended Address 7'b (1% Tolerance) (WRITE) 0x58 0xB0 0 2 0x59 0xB2 4.7 0x5A 0xB4 8.2 0x5B 0xB6 14 0x5C 0xB8 100 0x5D 0xBA

Table 7. ID[x] Resistor Value for DS90UB913A-Q1 Serializer

## 8.5.6 ID[x] Address Decoder on the Deserializer

The IDx[0] and IDx[1] pins on the Deserializer are used to decode and set the physical slave address of the Deserializer (I2C only) to allow up to 16 devices on the bus using only two pins. The pins set one of 16 possible addresses for each Deserializer device. As there will be more Deserializer devices connected on the same board than Serializers, more I2C device addresses have been defined for the DS90UB914A-Q1 Deserializer than the DSDS90UB913A-Q1 Serializer. The pins must be pulled to VDD (1.8 V, not VDDIO) with a  $10\text{-k}\Omega$  resistor and two pulldown resistors ( $R_{\text{ID0}}$  and  $R_{\text{ID1}}$ ) of the recommended value to set the physical device address. The recommended maximum resistor tolerance is 1%.





Figure 38. ID[x[ Address Decoder on the Deserializer

Table 8. Resistor Values for IDx[0] and IDx[1] on DS90UB914A-Q1 Deserializer

| ID[x] RESISTOR VALUE — DS90UB913A-Q1 SERIALIZER |                                                 |             |                                |  |
|-------------------------------------------------|-------------------------------------------------|-------------|--------------------------------|--|
| Resistor RID1 (kΩ)<br>(1%Tolerance)             | Resistor R <sub>ID0</sub> (kΩ)<br>(1%Tolerance) | Address 7'b | Address 8'b 0 appended (WRITE) |  |
| 0                                               | 0                                               | 0x60        | 0xC0                           |  |
| 0                                               | 3                                               | 0x61        | 0xC2                           |  |
| 0                                               | 11                                              | 0x62        | 0xC4                           |  |
| 0                                               | 100                                             | 0x63        | 0xC6                           |  |
| 3                                               | 0                                               | 0x64        | 0xC8                           |  |
| 3                                               | 3                                               | 0x65        | 0xCA                           |  |
| 3                                               | 11                                              | 0x66        | 0XCC                           |  |
| 3                                               | 100                                             | 0x67        | 0XCE                           |  |
| 11                                              | 0                                               | 0x68        | 0XD0                           |  |
| 11                                              | 3                                               | 0x69        | 0XD2                           |  |
| 11                                              | 11                                              | 0x6A        | 0XD4                           |  |
| 11                                              | 100                                             | 0x6B        | 0XD6                           |  |
| 100                                             | 0                                               | 0x6C        | 0XD8                           |  |
| 100                                             | 3                                               | 0x6D        | 0XDA                           |  |
| 100                                             | 11                                              | 0x6E        | 0XDC                           |  |
| 100                                             | 100                                             | 0x6F        | 0XDE                           |  |

#### 8.5.7 Multiple Device Addressing

Some applications require multiple camera devices with the same fixed address to be accessed on the same I2C bus. The DS90UB913A/914 provides slave ID matching/aliasing to generate different target slave addresses when connecting more than two identical devices together on the same bus. This allows the slave devices to be independently addressed. Each device connected to the bus is addressable through a unique ID by programming of the Slave alias register on Deserializer. This will remap the Slave alias address to the target SLAVE\_ID address; up to 8 ID Alias's are supported when slaves are attached to the SER and up to slave on the DES. The ECU Controller must keep track of the list of I2C peripherals in order to properly address the target device.

See Figure 39 for an example of this function.



- ECU is the I2C master and has an I2C master interface
- The I2C interfaces in DES A and DES B are both slave interfaces
- The I2C protocol is bridged from DES A to SER A and from DES B to SER B
- The I2C interfaces in SER A and SER B are both master interfaces

If master controller transmits I2C slave 0xA0, DES A (address 0xC0), with pass through enabled, will forward the transaction to remote Camera A. If the controller transmits slave address 0xA4, the DES B 0xC2 will recognize that 0xA4 is mapped to 0xA0 and will be transmitted to the remote Camera B. If controller sends command to address 0xA6, the DES B (address 0xC2), with pass through enabled, will forward the transaction to slave device 0xA2.



Figure 39. Multiple Device Addressing



## 8.6 Register Maps

Table 9. DS90UB913A-Q1 Control Registers

| Addr  | ddr Name Rits Field P/W Default Description |      |                                         |                   |            |                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                        |  |  |
|-------|---------------------------------------------|------|-----------------------------------------|-------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| (Hex) | Name                                        | Bits | Field                                   | R/W               | Default    | Description                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                        |  |  |
| 0x00  | I2C Device ID                               | 7:1  | DEVICE ID                               | RW                | 0xB0'h     | 7-bit address of Serializer; 0x58'h. (0101_100x'b) default.                                                                                                                                                                                                                                                                                                                |                                                                                                                                                        |  |  |
|       |                                             |      | SER ID SEL                              |                   | (1011_000) | O: Device ID is from ID[x].  1: Register I2C Device ID overrides ID[x].                                                                                                                                                                                                                                                                                                    |                                                                                                                                                        |  |  |
|       |                                             | 7    | RSVD                                    |                   |            | Reserved.                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                        |  |  |
|       |                                             | 6    | RDS                                     | RW                | 0          | Digital Output Drive Strength.  1: High Drive Strength.  0: Low Drive Strength.                                                                                                                                                                                                                                                                                            |                                                                                                                                                        |  |  |
|       |                                             | 5    | VDDIO Control                           | RW                | 1          | Auto Voltage Control. 1: Enable. 0: Disable.                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                        |  |  |
|       |                                             | 4    | VDDIO MODE                              | RW                | 1          | V <sub>DDIO</sub> Voltage set. 1: V <sub>DDIO</sub> = 3.3 V. 0: V <sub>DDIO</sub> = 1.8 V.                                                                                                                                                                                                                                                                                 |                                                                                                                                                        |  |  |
| 0x01  | Power and Reset                             | 3    | ANAPWDN                                 | RW                | 0          | This register can be set only through local I2C access.  1: Analog power down. Powers down the analog block in the Serializer.  0: No effect.                                                                                                                                                                                                                              |                                                                                                                                                        |  |  |
|       |                                             | 2    | RSVD                                    | RW                | 0          | Reserved.                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                        |  |  |
|       |                                             |      | 1                                       | DIGITAL<br>RESET1 | RW         | 0                                                                                                                                                                                                                                                                                                                                                                          | Resets the digital block except for register values.     Does not affect device I2C Bus or Device ID. This bit is self-clearing.     Normal Operation. |  |  |
|       |                                             | 0    | DIGITAL<br>RESET0                       | RW                | 1          | Digital Reset, resets the entire digital block including all register values. This bit is self-clearing.     Normal Operation.                                                                                                                                                                                                                                             |                                                                                                                                                        |  |  |
| 0x02  |                                             |      | 1                                       |                   | Reserved.  |                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                        |  |  |
|       |                                             | 7    | RX CRC Checker<br>Enable                | RW                | 1          | Back-channel CRC Checker Enable. 1:Enable. 0: Disable.                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                        |  |  |
|       |                                             | 6    | TX Parity<br>Generator Enable           | RW                | 1          | Forward channel Parity Generator Enable. 1: Enable. 0: Disable.                                                                                                                                                                                                                                                                                                            |                                                                                                                                                        |  |  |
|       |                                             | 5    | CRC Error Reset                         | RW                | 0          | Clear CRC Error Counters. This bit is NOT self-clearing. 1: Clear Counters. 0: Normal Operation.                                                                                                                                                                                                                                                                           |                                                                                                                                                        |  |  |
| 0x03  | General<br>Configuration                    | 4    | I2C Remote Write<br>Auto<br>Acknowledge | RW                | 0          | Automatically Acknowledge I2C Remote Write. The mode works when the system is LOCKed.  1: Enable: When enabled, I2C writes to the Deserializer (or any remote I2C Slave, if I2C PASS ALL is enabled) are immediately acknowledged without waiting for the Deserializer to acknowledge the write. The accesses are then remapped to address specified in 0x06.  0: Disable. |                                                                                                                                                        |  |  |
|       |                                             | 3    | I2C Pass-<br>Through All                | RW                | 0          | 1: Enable Forward Control Channel pass-through of all I2C accesses to I2C IDs that do not match the Serializer I2C ID. The I2C accesses are then remapped to address specified in register 0x06.  0: Enable Forward Control Channel pass-through only of I2C accesses to I2C IDs matching either the remote Deserializer ID or the remote I2C IDs.                         |                                                                                                                                                        |  |  |
|       |                                             | 2    | I2C Pass-<br>Through                    | RW                | 1          | I2C Pass-Through Mode. 1: Pass-Through Enabled. DES Alias 0x07 and Slave Alias 0x09. 0: Pass-Through Disabled.                                                                                                                                                                                                                                                             |                                                                                                                                                        |  |  |

Submit Documentation Feedback

Copyright © 2013–2014, Texas Instruments Incorporated



# Table 9. DS90UB913A-Q1 Control Registers (continued)

|               |                          |      |                                       |     |           | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------|--------------------------|------|---------------------------------------|-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Addr<br>(Hex) | Name                     | Bits | Field                                 | R/W | Default   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0x03          | General<br>Configuration | 1    | OV_CLK2PLL                            | RW  | 0         | 1:Enabled: When enabled this register overrides the clock to PLL mode (External Oscillator mode or Direct PCLK mode) defined through MODE pin and allows selection through register 0x35 in the Serializer.  0: Disabled: When disabled, Clock to PLL mode (External Oscillator mode or Direct PCLK mode) is defined through MODE pin on the Serializer.                                                                                                 |
|               |                          | 0    | TRFB                                  | RW  | 1         | Pixel Clock Edge Select.  1: Parallel Interface Data is strobed on the Rising Clock Edge.  0: Parallel Interface Data is strobed on the Falling Clock Edge.                                                                                                                                                                                                                                                                                              |
| 0x04          |                          |      |                                       |     | Reserved. |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|               |                          | 7    | RSVD                                  | RW  | 0         | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|               |                          | 6    | RSVD                                  | RW  | 0         | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|               |                          | 5    | MODE_<br>OVERRIDE                     | RW  | 0         | Allows overriding mode select bits coming from back-channel.  1: Overrides MODE select bits.  0: Does not override MODE select bits.                                                                                                                                                                                                                                                                                                                     |
| 0x05          | Mode Select              | 4    | MODE_UP_<br>TO_DATE                   | R   | 0         | Indicates that the status of mode select from Deserializer is up to date.                                                                                                                                                                                                                                                                                                                                                                                |
|               |                          | 3    | Pin_MODE_<br>12-bit High<br>Frequency | R   | 0         | 1: 12-bit high frequency mode is selected. 0: 12-bit high frequency mode is not selected.                                                                                                                                                                                                                                                                                                                                                                |
|               |                          | 2    | Pin_MODE_<br>10-bit mode              | R   | 0         | <ul><li>1: 10-bit mode is selected.</li><li>0: 10-bit mode is not selected.</li></ul>                                                                                                                                                                                                                                                                                                                                                                    |
|               |                          | 1:0  | RSVD                                  |     |           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0x06          | DES ID                   | 7:1  | Deserializer<br>Device ID             | RW  | 0x00      | 7-bit <b>Deserializer</b> Device ID Configures the I2C Slave ID of the remote <b>Deserializer</b> . A value of 0 in this field disables I2C access to the remote <b>Deserializer</b> . This field is automatically configured by the Bidirectional Control Channel once RX Lock has been detected. Software may overwrite this value, but should also assert the FREEZE DEVICE ID bit to prevent overwriting by the Bidirectional Control Channel.       |
|               |                          | 0    | Freeze Device ID                      | RW  | 0         | Prevents auto-loading of the <b>Descrializer</b> Device ID by the bidirectional control channel. The ID will be frozen at the value written.     Update.                                                                                                                                                                                                                                                                                                 |
| 0x07          | DES Alias                | 7:1  | Deserializer<br>ALIAS ID              | RW  | 0         | 7-bit Remote <b>Deserializer</b> Device Alias ID Configures the decoder for detecting transactions designated for an I2C <b>Deserializer</b> device. The transaction will be remapped to the address specified in the DES ID register.  A value of 0 in this field disables access to the remote <b>Deserializer</b> .                                                                                                                                   |
|               |                          | 0    | RSVD                                  |     |           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0x08          | SlaveID                  | 7:1  | SLAVE ID                              | RW  | 0x00      | 7-bit Remote Slave Device ID Configures the physical I2C address of the remote I2C Slave device attached to the remote <b>Deserializer</b> . If an I2C transaction is addressed to the Slave Alias ID, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the <b>Deserializer</b> and then to remote slave. A value of 0 in this field disables access to the remote I2C slave. |
|               |                          | 0    | RSVD                                  |     |           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                |

Copyright © 2013–2014, Texas Instruments Incorporated



# Table 9. DS90UB913A-Q1 Control Registers (continued)

| Addr<br>(Hex) | Name                        | Bits | Field                    | R/W | Default | Description                                                                                                                                                                                                                                                                                                                  |
|---------------|-----------------------------|------|--------------------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x09          | Slave Alias                 | 7:1  | SLAVE ALIAS ID           | RW  | 0x00    | 7-bit Remote Slave Device Alias ID Configures the decoder for detecting transactions designated for an I2C Slave device attached to the remote <b>Deserializer</b> . The transaction will be remapped to the address specified in the Slave ID register. A value of 0 in this field disables access to the remote I2C Slave. |
|               |                             | 0    | RSVD                     |     |         | Reserved.                                                                                                                                                                                                                                                                                                                    |
| 0x0A          | CRC Errors                  | 7:0  | CRC Error Byte 0         | R   | 0       | Number of back-channel CRC errors during normal operation. Least Significant byte.                                                                                                                                                                                                                                           |
| 0x0B          | CRC Errors                  | 7:0  | CRC Error Byte 1         | R   | 0       | Number of back-channel CRC errors during normal operation. Most Significant byte.                                                                                                                                                                                                                                            |
|               |                             | 7:5  | Rev-ID                   | R   | 0       | Revision ID.<br>0x00: Production Revision ID.                                                                                                                                                                                                                                                                                |
|               |                             | 4    | RX Lock Detect           | R   | 0       | 1: RX LOCKED. 0: RX not LOCKED.                                                                                                                                                                                                                                                                                              |
|               |                             | 3    | BIST CRC<br>Error Status | R   | 0       | 1: CRC errors in BIST mode. 0: No CRC errors in BIST mode.                                                                                                                                                                                                                                                                   |
|               |                             | 2    | PCLK Detect              | R   | 0       | 1: Valid PCLK detected. 0: Valid PCLK not detected.                                                                                                                                                                                                                                                                          |
| 0x0C          | General Status              | 1    | DES Error                | R   | 0       | 1: CRC error is detected during communication with Deserializer. This bit is cleared upon loss of link or assertion of CRC ERROR RESET in register 0x04. 0: No effect.                                                                                                                                                       |
|               |                             | 0    | LINK Detect              | R   | 0       | 1: Cable link detected. 0: Cable link not detected. This includes any of the following faults:  — Cable Open.  — '+' and '-' shorted.  — Short to GND.  — Short to battery.                                                                                                                                                  |
|               |                             | 7    | GPO1 Output<br>Value     | RW  | 0       | Local GPIO Output Value. This value is output on the GPIO pin when the GPIO function is enabled. The local GPIO direction is Output, and remote GPIO control is disabled.                                                                                                                                                    |
|               |                             | 6    | GPO1 Remote<br>Enable    | RW  | 1       | Remote GPIO Control.  1: Enable GPIO control from remote Deserializer. The GPIO pin needs to be an output, and the value is received from the remote Deserializer.  0: Disable GPIO control from remote Deserializer.                                                                                                        |
|               |                             | 5    | GPO1 Direction           | RW  | 0       | 1: Input.<br>0: Output.                                                                                                                                                                                                                                                                                                      |
| 000           | GPO[0]                      | 4    | GPO0 Enable              | RW  | 1       | 1: GPIO enable. 0: Tri-state.                                                                                                                                                                                                                                                                                                |
| 0x0D          | and GPO[1]<br>Configuration | 3    | GPO0 Output<br>Value     | RW  | 0       | Local GPIO Output Value. This value is output on the GPIO pin when the GPIO function is enabled. The local GPIO direction is Output, and remote GPIO control is disabled.                                                                                                                                                    |
|               |                             | 2    | GPO0 Remote<br>Enable    | RW  | 1       | Remote GPIO Control.  1: Enable GPIO control from remote Deserializer. The GPIO pin needs to be an output, and the value is received from the remote Deserializer.  0: Disable GPIO control from remote Deserializer.                                                                                                        |
|               |                             | 1    | GPO0 Direction           | RW  | 0       | 1: Input.<br>0: Output.                                                                                                                                                                                                                                                                                                      |
|               |                             | 0    | GPO0 Enable              | RW  | 1       | 1: GPIO enable. 0: Tri-state.                                                                                                                                                                                                                                                                                                |

Submit Documentation Feedback

Copyright © 2013–2014, Texas Instruments Incorporated



## Table 9. DS90UB913A-Q1 Control Registers (continued)

| Addr<br>(Hex) | Name                        | Bits | Field                     | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------|-----------------------------|------|---------------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |                             | 7    | GPO3 Output<br>Value      | RW  | 0       | Local GPIO Output Value. This value is output on the GPIO pin when the GPIO function is enabled. The local GPIO direction is Output, and remote GPIO control is disabled.                                                                                                                                                                                                                                   |
|               |                             | 6    | GPO3 Remote<br>Enable     | RW  | 0       | Remote GPIO Control.  1: Enable GPIO control from remote Deserializer. The GPIO pin needs to be an output, and the value is received from the remote Deserializer.  0: Disable GPIO control from remote Deserializer.                                                                                                                                                                                       |
|               |                             | 5    | GPO3 Direction            | RW  | 1       | 1: Input.<br>0: Output.                                                                                                                                                                                                                                                                                                                                                                                     |
| 005           | GPO[2]                      | 4    | GPO3 Enable               | RW  | 1       | 1: GPIO enable.<br>0: Tri-state.                                                                                                                                                                                                                                                                                                                                                                            |
| 0x0E          | and GPO[3]<br>Configuration | 3    | GPO2 Output<br>Value      | RW  | 0       | Local GPIO Output Value. This value is output on the GPIO pin when the GPIO function is enabled. The local GPIO direction is Output, and remote GPIO control is disabled.                                                                                                                                                                                                                                   |
|               |                             | 2    | GPO2 Remote<br>Enable     | RW  | 1       | Remote GPIO Control.  1: Enable GPIO control from remote Deserializer. The GPIO pin needs to be an output, and the value is received from the remote Deserializer.  0: Disable GPIO control from remote Deserializer.                                                                                                                                                                                       |
|               |                             | 1    | GPO2 Direction            | RW  | 0       | 1: Input.<br>0: Output.                                                                                                                                                                                                                                                                                                                                                                                     |
|               |                             | 0    | GPO2 Enable               | RW  | 1       | 1: GPIO enable.<br>0: Tri-state.                                                                                                                                                                                                                                                                                                                                                                            |
|               |                             | 7:5  | RSVD                      |     |         | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                   |
|               |                             | 4:3  | SDA Output<br>Delay       | RW  | 00      | SDA Output Delay This field configures output delay on the SDA output. Setting this value will increase output delay in units of 50ns. Nominal output delay values for SCL to SDA are: 00: ~350 ns 01: ~400 ns 10: ~450 ns 11: ~500 ns                                                                                                                                                                      |
| 0x0F          | I2C Master<br>Config        | 2    | Local Write<br>Disable    | RW  | 0       | Disable Remote Writes to Local Registers Setting this bit to a 1 will prevent remote writes to local device registers from across the control channel. This prevents writes to the Serializer registers from an I2C master attached to the Deserializer. Setting this bit does not affect remote access to I2C slaves at the Serializer.                                                                    |
|               |                             | 1    | I2C Bus Timer<br>Speed up | RW  | 0       | Speed up I2C Bus Watchdog Timer.  1: Watchdog Timer expires after approximately 50 microseconds.  0: Watchdog Timer expires after approximately 1 second.                                                                                                                                                                                                                                                   |
|               |                             | 0    | I2C Bus Timer<br>Disable  | RW  | 0       | Disable I2C Bus Watchdog Timer When the I2C Watchdog Timer may be used to detect when the I2C bus is free or hung up following an invalid termination of a transaction. If SDA is high and no signaling occurs for approximately 1 second, the I2C bus will assumed to be free. If SDA is low and no signaling occurs, the device will attempt to clear the bus by driving 9 clocks on SCL.      No effect. |



## Table 9. DS90UB913A-Q1 Control Registers (continued)

| Addr           |                            |      |                               |     |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------|----------------------------|------|-------------------------------|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Hex)          | Name                       | Bits | Field                         | R/W | Default   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                |                            | 7    | RSVD                          |     |           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x10           | I2C Control                | 6:4  | SDA Hold Time                 | RW  | 0x1       | Internal SDA Hold Time. This field configures the amount of internal hold time provided for the SDA input relative to the SCL input. Units are 50 ns.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                |                            | 3:0  | I2C Filter Depth              | RW  | 0x7       | I2C Glitch Filter Depth This field configures the maximum width of glitch pulses on the SCL and SDA inputs that will be rejected. Units are 10 ns.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0x11           | SCL High Time              | 7:0  | SCL High Time                 | RW  | 0x82      | I2C Master SCL High Time This field configures the high pulse width of the SCL output when the Serializer is the Master on the local I2C bus. Units are 50 ns for the nominal oscillator clock frequency. The default value is set to provide a minimum (4 $\mu s$ + 1 $\mu s$ of rise time for cases where rise time is very fast) SCL high time with the internal oscillator clock running at 26 MHz rather than the nominal 20 MHz.                                                                                                                                                          |
| 0x12           | SCL LOW Time               | 7:0  | SCL Low Time                  | RW  | 0x82      | I2C SCL Low Time This field configures the low pulse width of the SCL output when the Serializer is the Master on the local I2C bus. This value is also used as the SDA setup time by the I2C Slave for providing data prior to releasing SCL during accesses over the Bidirectional Control Channel. Units are 50 ns for the nominal oscillator clock frequency. The default value is set to provide a minimum (4.7 $\mu s + 0.3 \ \mu s$ of fall time for cases where fall time is very fast) SCL low time with the internal oscillator clock running at 26MHz rather than the nominal 20MHz. |
| 0x13           | General Purpose<br>Control | 7:0  | GPCR[7:0]                     | RW  | 0         | 1: High.<br>0: Low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                |                            | 7:3  | RSVD                          |     |           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x14           | BIST Control               | 2:1  | Clock Source                  | RW  | 0x0       | Allows choosing different OSC clock frequencies for forward channel frame. OSC Clock Frequency in Functional Mode when OSC mode is selected or when the selected clock source is not present, for example, missing PCLK/ External Oscillator. See Table 4 for oscillator clock frequencies when PCLK/ External Clock is missing.                                                                                                                                                                                                                                                                |
|                |                            | 0    | RSVD                          |     |           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x15 -<br>0x1D |                            |      | ,                             |     | Reserved. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x1E           | BCC Watchdog               | 7:1  | BCC Watchdog<br>Timer         | RW  | 0x7F      | The watchdog timer allows termination of a control channel transaction if it fails to complete within a programmed amount of time. This field sets the Bidirectional Control Channel Watchdog Timeout value in units of 2 ms. This field should not be set to 0.                                                                                                                                                                                                                                                                                                                                |
|                | Control                    | 0    | BCC Watchdog<br>Timer Disable | RW  | 0         | Disable Bidirectional Control Channel Watchdog Timer.  1: Disables BCC Watchdog Timer operation.  0: Enables BCC Watchdog Timer operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0x1F -<br>0x29 |                            |      |                               |     | Reserved. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x2A           | CRC Errors                 | 7:0  | BIST Mode CRC<br>Errors Count | R   | 0         | Number of CRC Errors in the back channel when in BIST mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0x2B -<br>0x34 |                            |      |                               |     | Reserved. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



## Table 9. DS90UB913A-Q1 Control Registers (continued)

| Addr<br>(Hex) | Name      | Bits      | Field                                 | R/W | Default | Description                                                                                                                                                    |
|---------------|-----------|-----------|---------------------------------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |           | 7:4       | RSVD                                  |     |         | Reserved.                                                                                                                                                      |
|               |           | 3         | PIN_LOCK to<br>External<br>Oscillator | RW  | 0       | Status of mode select pin.  1: Indicates External Oscillator mode is selected by mode-resistor.  0: External Oscillator mode is not selected by mode-resistor. |
|               | PLL Clock | 2 Clock 2 | RSVD                                  |     | 0       | Reserved.                                                                                                                                                      |
| 0x35          | Overwrite | 1         | LOCK to External<br>Oscillator        | RW  | 0       | Affects only when 0x03[1]=1 (OV_CLK2PLL) and 0x35[0]=0. 1: Routes GPO3 directly to PLL. 0: Allows PLL to lock to PCLK.                                         |
|               |           | 0         | LOCK2OSC                              | RW  | 1       | Affects only when 0x03[1]=1 (OV_CLK2PLL). 1: Allows internal OSC clock to feed into PLL. 0: Allows PLL to lock to either PCLK or external clock from GPO3.     |

## Table 10. DS90UB914A-Q1 Control Registers

| Addr<br>(Hex) | Name                       | Bits | Field                     | R/W | Default    | Description                                                                                                                                   |
|---------------|----------------------------|------|---------------------------|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 0x00          | I2C Device ID              | 7:1  | DEVICE ID                 | RW  | 0xC0'h     | 7-bit address of Deserializer; 0x60'h. (0110_000x'b) default                                                                                  |
| UXUU          | 12C Device ID              | 0    | Deserializer ID<br>Select | RW  | (1100_000) | Deserializer Device ID is set from ID[x].     Register I2C Device ID overrides ID[x].                                                         |
|               |                            | 7:6  | RSVD                      |     |            | Reserved.                                                                                                                                     |
|               |                            | 5    | ANAPWDN                   | RW  | 0          | This register can be set only through local I2C access.  1: Analog power down: Powers down the analog block in the Serializer.  0: No effect. |
|               | _                          | 4:2  | RSVD                      |     |            | Reserved.                                                                                                                                     |
| 0x01          | Reset                      | 1    | Digital Reset 1           | RW  | 0          | Digital Reset Resets the entire digital block except registers. This bit is self-clearing.  1: Reset.  0: No effect.                          |
|               |                            | 0    | Digital Reset 0           | RW  | 0          | Digital Reset Resets the entire digital block including registers. This bit is self-clearing.  1: Reset.  0: No effect.                       |
|               |                            | 7    | RSVD                      |     |            | Reserved.                                                                                                                                     |
|               |                            | 6    | RSVD                      |     |            | Reserved.                                                                                                                                     |
| 0x02          | General<br>Configuration 0 | 5    | Auto-Clock                | RW  | 0          | 1: Output PCLK or OSC clock when not LOCKED. 0: Only PCLK.                                                                                    |
|               |                            | 4    | SSCG LFMODE               | RW  | 0          | Selects 8x mode for 10-18 MHz frequency range in SSCG.     SSCG running at 4X mode.                                                           |

Product Folder Links: DS90UB913A-Q1 DS90UB914A-Q1



| Addr<br>(Hex) | Name                       | Bits | Field                                                                                     | R/W | Default  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------|----------------------------|------|-------------------------------------------------------------------------------------------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x02          | General<br>Configuration 0 | 3:0  | SSCG                                                                                      | RW  | 0        | SSCG Select.  0000: Normal Operation, SSCG OFF.  0001: fmod (kHz) PCLK/2168, fdev ±0.50%.  0010: fmod (kHz) PCLK/2168, fdev ±1.00%.  0011: fmod (kHz) PCLK/2168, fdev ±1.50%.  0100: fmod (kHz) PCLK/2168, fdev ±2.00%.  0101: fmod (kHz) PCLK/1300, fdev ±0.50%.  0110: fmod (kHz) PCLK/1300, fdev ±1.50%.  0110: fmod (kHz) PCLK/1300, fdev ±1.50%.  1000: fmod (kHz) PCLK/1300, fdev ±1.50%.  1001: fmod (kHz) PCLK/1300, fdev ±0.50%.  1010: fmod (kHz) PCLK/868, fdev ±0.50%.  1010: fmod (kHz) PCLK/868, fdev ±1.50%.  1100: fmod (kHz) PCLK/868, fdev ±1.50%.  1101: fmod (kHz) PCLK/868, fdev ±0.50%.  1110: fmod (kHz) PCLK/650, fdev ±0.50%.  1111: fmod (kHz) PCLK/650, fdev ±1.50%.  Note: This register should be changed only after disabling SSCG. |
|               |                            | 7    | RX Parity Checker<br>Enable                                                               | RW  | 1        | Forward Channel Parity Checker Enable. 1: Enable. 0: Disable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|               | General<br>Configuration 1 | 6    | TX CRC Checker<br>Enable                                                                  | RW  | 1        | Back Channel CRC Generator Enable. 1: Enable. 0: Disable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|               |                            | 5    | V <sub>DDIO</sub> Control                                                                 | RW  | 1        | Auto voltage control. 1: Enable (auto detect mode). 0: Disable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|               |                            | 4    | V <sub>DDIO</sub> Mode                                                                    | RW  | 0        | VDDIO voltage set.<br>1: 3.3 V<br>0: 1.8 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|               |                            | 3    | I2C Pass-Through                                                                          | RW  | 1        | I2C Pass-Through Mode. 1: Pass-Through Enabled. SER Alias 0x07 and Slave Alias 0x09- 0x17. 0: Pass-Through Disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0x03          |                            | 2    | AUTO ACK                                                                                  | RW  | 0        | Automatically Acknowledge I2C Remote Write When enabled, I2C writes to the Deserializer (or any remote I2C Slave, if I2C PASS ALL is enabled) are immediately acknowledged without waiting for the Deserializer to acknowledge the write. The accesses are then remapped to address specified in 0x06. This allows I2C bus without LOCK.  1: Enable.  0: Disable.                                                                                                                                                                                                                                                                                                                                                                                                 |
|               |                            | 1    | Parity Error Reset                                                                        | RW  | 0        | Parity Error Reset, This bit is self-clearing. 1: Parity Error Reset. 0: No effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|               |                            | 0    | RRFB                                                                                      | RW  | 1        | Pixel Clock Edge Select.  1: Parallel Interface Data is strobed on the Rising Clock Edge.  0: Parallel Interface Data is strobed on the Falling Clock Edge.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x04          | EQ Feature<br>Control      | 7:0  | EQ level - when<br>AEQ bypass is<br>enabled EQ setting<br>is provided by this<br>register | RW  | 0x0F     | Equalization gain.  0x0F = ~8.0 dB (minimum)  0x1F = ~11.0 dB  0x3F = ~12.5 dB  0x7F = ~14.0 dB  0xFF = ~16.0 dB (maximum)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0x05          |                            |      |                                                                                           | R   | eserved. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Submit Documentation Feedback

Copyright © 2013–2014, Texas Instruments Incorporated



| Addr<br>(Hex) | Name             | Bits | Field               | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                 |
|---------------|------------------|------|---------------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |                  | 7:1  | Remote ID           | RW  | 0x0C    | Remote Serializer ID.                                                                                                                                                                                                                                                                                                                       |
| 0x06          | SER ID           | 0    | Freeze Device ID    | RW  | 0       | Freeze Serializer Device ID Prevent autoloading of the Serializer Device ID from the Forward Channel. The ID will be frozen at the value written.                                                                                                                                                                                           |
| 0x07          | SER Alias        | 7:1  | Serializer Alias ID | RW  | 0x00    | 7-bit Remote Serializer Device Alias ID Configures the decoder for detecting transactions designated for an I2C Serializer device. The transaction will be remapped to the address specified in the SER ID register. A value of 0 in this field disables access to the remote I2C Serializer.                                               |
|               |                  | 0    | RSVD                |     |         | Reserved.                                                                                                                                                                                                                                                                                                                                   |
| 0x08          | 0x08 Slave ID[0] | 7:1  | Slave ID0           | RW  | 0       | 7-bit Remote Slave Device ID 0 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID0, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|               |                  | 0    | RSVD                |     |         | Reserved.                                                                                                                                                                                                                                                                                                                                   |
| 0x09          | Slave ID[1]      | 7:1  | Slave ID1           | RW  | 0       | 7-bit Remote Slave Device ID 1 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID1, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|               |                  | 0    | RSVD                |     |         | Reserved.                                                                                                                                                                                                                                                                                                                                   |
| 0x0A          | Slave ID[2]      | 7:1  | Slave ID2           | RW  | 0x00    | 7-bit Remote Slave Device ID 2 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID2, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|               |                  | 0    | RSVD                |     |         | Reserved.                                                                                                                                                                                                                                                                                                                                   |
| 0x0B          | Slave ID[3]      | 7:1  | Slave ID3           | RW  | 0       | 7-bit Remote Slave Device ID 3 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID3, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|               |                  | 0    | RSVD                |     |         | Reserved.                                                                                                                                                                                                                                                                                                                                   |
| 0x0C          | Slave ID[4]      | 7:1  | Slave ID4           | RW  | 0       | 7-bit Remote Slave Device ID 4 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID4, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|               |                  | 0    | RSVD                |     |         | Reserved.                                                                                                                                                                                                                                                                                                                                   |

Copyright © 2013–2014, Texas Instruments Incorporated



| Addr<br>(Hex)    | Name           | Bits      | Field           | R/W | Default                                                                                                                                                                                                                                                                                                                                     | Description                                                                                                                                                                                                                                                                                                                                 |
|------------------|----------------|-----------|-----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0D             | Slave ID[5]    | 7:1       | Slave ID5       | RW  | 0x00                                                                                                                                                                                                                                                                                                                                        | 7-bit Remote Slave Device ID 5 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID5, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|                  |                | 0         | RSVD            |     |                                                                                                                                                                                                                                                                                                                                             | Reserved.                                                                                                                                                                                                                                                                                                                                   |
| 0x0E Slave ID[6] | 7:1            | Slave ID6 | RW              | 0   | 7-bit Remote Slave Device ID 6 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID6, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. |                                                                                                                                                                                                                                                                                                                                             |
|                  |                | 0         | RSVD            |     |                                                                                                                                                                                                                                                                                                                                             | Reserved.                                                                                                                                                                                                                                                                                                                                   |
| 0x0F             | Slave ID[7]    | 7:1       | Slave ID7       | RW  | 0x00                                                                                                                                                                                                                                                                                                                                        | 7-bit Remote Slave Device ID 7 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID7, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|                  |                | 0         | RSVD            |     |                                                                                                                                                                                                                                                                                                                                             | Reserved.                                                                                                                                                                                                                                                                                                                                   |
| 0x10             | Slave Alias[0] | 7:1       | Slave Alias ID0 | RW  | 0x00                                                                                                                                                                                                                                                                                                                                        | 7-bit Remote Slave Device Alias ID 0 Configures the decoder for detecting transactions designated for an I2C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID0 register. A value of 0 in this field disables access to the remote I2C Slave.                       |
|                  |                | 0         | RSVD            |     |                                                                                                                                                                                                                                                                                                                                             | Reserved.                                                                                                                                                                                                                                                                                                                                   |
| 0x11             | Slave Alias[1] | 7:1       | Slave Alias ID1 | RW  | 0x00                                                                                                                                                                                                                                                                                                                                        | 7-bit Remote Slave Device Alias ID 1<br>Configures the decoder for detecting<br>transactions designated for an I2C Slave<br>device attached to the remote Serializer. The<br>transaction will be remapped to the address<br>specified in the Slave ID1 register. A value of 0<br>in this field disables access to the remote I2C<br>Slave.  |
|                  |                | 0         | RSVD            |     |                                                                                                                                                                                                                                                                                                                                             | Reserved.                                                                                                                                                                                                                                                                                                                                   |
| 0x12             | Slave Alias[2] | 7:1       | Slave Alias ID2 | RW  | 0x00                                                                                                                                                                                                                                                                                                                                        | 7-bit Remote Slave Device Alias ID 2 Configures the decoder for detecting transactions designated for an I2C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID2 register. A value of 0 in this field disables access to the remote I2C Slave.                       |
|                  |                | 0         | RSVD            |     |                                                                                                                                                                                                                                                                                                                                             | Reserved.                                                                                                                                                                                                                                                                                                                                   |



| Addr<br>(Hex) | Name                       | Bits | Field                            | R/W | Default | Description                                                                                                                                                                                                                                                                                                           |
|---------------|----------------------------|------|----------------------------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x13          | Slave Alias[3]             | 7:1  | Slave Alias ID3                  | RW  | 0x00    | 7-bit Remote Slave Device Alias ID 3 Configures the decoder for detecting transactions designated for an I2C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID3 register. A value of 0 in this field disables access to the remote I2C Slave. |
|               |                            | 0    | RSVD                             |     |         | Reserved.                                                                                                                                                                                                                                                                                                             |
| 0x14          | 0x14 Slave Alias[4]        | 7:1  | Slave Alias ID4                  | RW  | 0x00    | 7-bit Remote Slave Device Alias ID 4 Configures the decoder for detecting transactions designated for an I2C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID4 register. A value of 0 in this field disables access to the remote I2C Slave. |
|               |                            | 0    | RSVD                             |     |         | Reserved.                                                                                                                                                                                                                                                                                                             |
| 0x15          | Slave Alias[5]             | 7:1  | Slave Alias ID5                  | RW  | 0x00    | 7-bit Remote Slave Device Alias ID 5 Configures the decoder for detecting transactions designated for an I2C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID5 register. A value of 0 in this field disables access to the remote I2C Slave. |
|               |                            | 0    | RSVD                             |     |         | Reserved.                                                                                                                                                                                                                                                                                                             |
| 0x16          | Slave Alias[6]             | 7:1  | Slave Alias ID6                  | RW  | 0x00    | 7-bit Remote Slave Device Alias ID 6 Configures the decoder for detecting transactions designated for an I2C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID6 register. A value of 0 in this field disables access to the remote I2C Slave. |
|               |                            | 0    | RSVD                             |     |         | Reserved.                                                                                                                                                                                                                                                                                                             |
| 0x17          | Slave Alias[7]             | 7:1  | Slave Alias ID7                  | RW  | 0x00    | 7-bit Remote Slave Device Alias ID 7 Configures the decoder for detecting transactions designated for an I2C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID7 register. A value of 0 in this field disables access to the remote I2C Slave. |
|               |                            | 0    | RSVD                             |     |         | Reserved.                                                                                                                                                                                                                                                                                                             |
| 0x18          | Parity Errors<br>Threshold | 7:0  | Parity Error<br>Threshold Byte 0 | RW  | 0       | Parity errors threshold on the Forward channel during normal information. This sets the maximum number of parity errors that can be counted using register 0x1A.  Least significant Byte.                                                                                                                             |
| 0x19          | Parity Errors<br>Threshold | 7:0  | Parity Error<br>Threshold Byte 1 | RW  | 0       | Parity errors threshold on the Forward channel during normal operation. This sets the maximum number of parity errors that can be counted using register 0x1B.  Most significant Byte.                                                                                                                                |
| 0x1A          | Parity Errors              | 7:0  | Parity Error Byte 0              | RW  | 0       | Number of parity errors in the Forward channel during normal operation. Least significant Byte.                                                                                                                                                                                                                       |
| 0x1B          | Parity Errors              | 7:0  | Parity Error Byte 1              | RW  | 0       | Number of parity errors in the Forward channel during normal operation. Most significant Byte.                                                                                                                                                                                                                        |



| Addr<br>(Hex) | Name                          | Bits | Field                 | R/W | Default | Description                                                                                                                             |
|---------------|-------------------------------|------|-----------------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------|
|               |                               | 7:4  | Rev-ID                | R   | 0       | Revision ID.<br>0x0000: Production                                                                                                      |
|               |                               | 3    | RSVD                  |     |         | Reserved.                                                                                                                               |
| 0x1C          | General Status                | 2    | Parity Error          | R   | 0       | Parity Error detected. 1: Parity Errors detected. 0: No Parity Errors.                                                                  |
| OX.10         | Control at Citatae            | 1    | Signal Detect         | R   | 0       | Serial input detected.     Serial input not detected.                                                                                   |
|               |                               | 0    | Lock                  | R   | 0       | De-Serializer CDR, PLL's clock to recovered clock frequency.  1: De-Serializer locked to recovered clock.  0: De-Serializer not locked. |
|               |                               | 7    | GPIO1 Output<br>Value | RW  | 0       | Local GPIO Output Value This value is the output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output. |
|               |                               | 6    | RSVD                  |     |         | Reserved.                                                                                                                               |
|               |                               | 5    | GPIO1 Direction       | RW  | 1       | Local GPIO Direction. 1: Input. 0: Output.                                                                                              |
| 0x1D          | GPIO[1] and<br>GPIO[0] Config | 4    | GPIO1 Enable          | RW  | 1       | GPIO Function Enable. 1: Enable GPIO operation. 0: Enable normal operation.                                                             |
| OXID          |                               | 3    | GPIO0 Output<br>Value | RW  | 0       | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output.     |
|               |                               | 2    | RSVD                  |     |         | Reserved.                                                                                                                               |
|               |                               | 1    | GPIO0 Direction       | RW  | 1       | Local GPIO Direction. 1: Input. 0: Output.                                                                                              |
|               |                               | 0    | GPIO0 Enable          | RW  | 1       | GPIO Function Enable. 1: Enable GPIO operation. 0: Enable normal operation.                                                             |
|               |                               | 7    | GPIO3 Output<br>Value | RW  | 0       | Local GPIO Output Value This value is the output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output. |
|               |                               | 6    | RSVD                  |     |         | Reserved.                                                                                                                               |
|               |                               | 5    | GPIO3 Direction       | RW  | 1       | Local GPIO Direction. 1: Input. 0: Output.                                                                                              |
| 0.45          | GPIO[3] and                   | 4    | GPIO3 Enable          | RW  | 1       | GPIO Function Enable. 1: Enable GPIO operation. 0: Enable normal operation.                                                             |
| 0x1E          | GPIO[2] Config                | 3    | GPIO2 Output<br>Value | RW  | 0       | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output.     |
|               |                               | 2    | RSVD                  |     |         | Reserved.                                                                                                                               |
|               |                               | 1    | GPIO2 Direction       | RW  | 1       | Local GPIO Direction. 1: Input. 0: Output.                                                                                              |
|               |                               | 0    | GPIO2 Enable          | RW  | 1       | GPIO Function Enable. 1: Enable GPIO operation. 0: Enable normal operation.                                                             |



| Addr<br>(Hex) | Name                    | Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Field                         | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                 |
|---------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |                         | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | OEN_OSS<br>Override           | RW  | 0       | Allows overriding OEN and OSS select coming from Pins.  1: Overrides OEN/OSS_SEL selected by pins.  0: Does NOT override OEN/OSS_SEL select by pins.                                                                                                                                                                                                        |
|               |                         | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | OEN Select                    | RW  | 0       | OEN configuration from register.                                                                                                                                                                                                                                                                                                                            |
|               |                         | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | OSS Select                    | RW  | 0       | OSS_SEL configuration from register.                                                                                                                                                                                                                                                                                                                        |
|               |                         | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MODE_OVERRID<br>E             | RW  | 0       | Allows overriding mode select bits coming from forward-channel.  1: Overrides MODE select bits.  0: Does not override MODE select bits.                                                                                                                                                                                                                     |
| 0x1F          | Mode and OSS            | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PIN_MODE_12-bit<br>HF mode    | R   | 0       | Status of mode select pin.                                                                                                                                                                                                                                                                                                                                  |
|               | Select                  | HF mode  2 PIN_MODE_10-bit mode  R 0 Status of mode select pin.  Selects 12-bit high frequency mautomatically updated by the mfrom MODE pin unless MODE_SET.  1: 12-bit high frequency mode is 0: 12-bit high frequency mode is 0: 12-bit high frequency mode is Selects 10-bit mode. This bit is updated by the mode settings frequency from mode is 10. Selects 10-bit mode. This bit is 10. Selects 10-bit mode settings frequency from mode is 10. Selects 10-bit mode settings frequency mode is 10. Selects 10-bit mode. This bit is 10. Selects 10-bit mode settings frequency frequency mode is 10. Selects 10-bit mode. This bit is 10. Selects 10-bit mode settings frequency mode is 10. Selects 10-bit mode settings frequency mode is 10. Selects 10. | Status of mode select pin.    |     |         |                                                                                                                                                                                                                                                                                                                                                             |
|               |                         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                               | RW  | 0       | Selects 12-bit high frequency mode. This bit is automatically updated by the mode settings from MODE pin unless MODE_OVERRIDE is SET.  1: 12-bit high frequency mode is selected.  0: 12-bit high frequency mode is not selected.                                                                                                                           |
|               |                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MODE_10-bit<br>mode           | RW  | 0       | Selects 10-bit mode. This bit is automatically updated by the mode settings from MODE pin unless MODE_OVERRIDE is SET.  1: Enables 10-bit mode.  0: Disables 10-bit mode.                                                                                                                                                                                   |
| 0x20          | BCC Watchdog<br>Control | 7:1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | BCC Watchdog timer            | RW  | 0       | The watchdog timer allows termination of a control channel transaction if it fails to complete within a programmed amount of time. This field sets the Bidirectional Control Channel Watchdog Timeout value in units of 2ms. This field should not be set to 0.                                                                                             |
|               |                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | BCC Watchdog<br>Timer Disable | RW  | 0       | Disable Bidirectional Control Channel Watchdog Timer.  1: Disables BCC Watchdog Timer operation.  0: Enables BCC Watchdog Timer operation.                                                                                                                                                                                                                  |
| 0x21          | I2C Control 1           | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | I2C Pass-Through<br>All       | RW  | 0       | 1: Enable Forward Control Channel pass-through of all I2C accesses to I2C IDs that do not match the Deserializer I2C ID. The I2C accesses are then remapped to address specified in register 0x06 (SER ID).  0: Enable Forward Control Channel pass-through only of I2C accesses to I2C IDs matching either the remote Serializer ID or the remote I2C IDs. |
|               |                         | 6:4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | I2C SDA Hold                  | RW  | 0       | Internal SDA Hold Time This field configures the amount of internal hold time provided for the SDA input relative to the SCL input. Units are 50ns.                                                                                                                                                                                                         |
|               |                         | 3:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | I2C Filter Depth              | RW  | 0       | I2C Glitch Filter Depth This field configures the maximum width of glitch pulses on the SCL and SDA inputs that will be rejected. Units are 10ns.                                                                                                                                                                                                           |

Product Folder Links: DS90UB913A-Q1 DS90UB914A-Q1



| Addr<br>(Hex)  | Name                       | Bits | Field                             | R/W | Default  | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------|----------------------------|------|-----------------------------------|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |                            | 7    | Forward Channel<br>Sequence Error | R   | 0        | Control Channel Sequence Error Detected This bit indicates a sequence error has been detected in forward control channel.  1: If this bit is set, an error may have occurred in the control channel operation.  0: No forward channel errors have been detected on the control channel.                                                                                                     |
|                |                            | 6    | Clear Sequence<br>Error           | RW  | 0        | Clears the Sequence Error Detect bit.                                                                                                                                                                                                                                                                                                                                                       |
|                |                            | 5    | RSVD                              |     |          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                   |
|                |                            | 4:3  | SDA Output Delay                  | RW  | 0        | SDA Output Delay This field configures output delay on the SDA output. Setting this value will increase output delay in units of 50ns. Nominal output delay values for SCL to SDA are:  00: ~350 ns 01: ~400 ns 10: ~450 ns 11: ~500 ns                                                                                                                                                     |
| 0x22           | I2C Control 2              | 2    | Local Write Disable               | RW  | 0        | Disable Remote Writes to local registers Setting this bit to a 1 will prevent remote writes to local device registers from across the control channel. This prevents writes to the Deserializer registers from an I2C master attached to the Serializer. Setting this bit does not affect remote access to I2C slaves at the Deserializer.                                                  |
|                |                            | 1    | I2C Bus Timer<br>Speedup          | RW  | 0        | Speed up I2C Bus Watchdog Timer.  1: Watchdog Timer expires after approximately 50 µs.  0: Watchdog Timer expires after approximately 1 s.                                                                                                                                                                                                                                                  |
|                |                            | 0    | I2C Bus Timer<br>Disable          | RW  | 0        | Disable I2C Bus Watchdog Timer When the I2C Watchdog Timer may be used to detect when the I2C bus is free or hung up following an invalid termination of a transaction. If SDA is high and no signaling occurs for approximately 1 second, the I2C bus will assumed to be free. If SDA is low and no signaling occurs, the device will attempt to clear the bus by driving 9 clocks on SCL. |
| 0x23           | General Purpose<br>Control | 7:0  | GPCR                              | RW  | 0        | Scratch Register.                                                                                                                                                                                                                                                                                                                                                                           |
|                |                            | 7:4  | RSVD                              |     |          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x24           | BIST Control               | 3    | BIST Pin<br>Configuration         | RW  | 1        | Bist Configured through Pin.  1: Bist configured through pin.  0: Bist configured through register bit  "reg_24[0]".                                                                                                                                                                                                                                                                        |
| UXZ4           | DIST COULUI                | 2:1  | BIST Clock Source                 | RW  | 00       | BIST Clock Source.<br>See Table 6                                                                                                                                                                                                                                                                                                                                                           |
|                |                            | 0    | BIST Enable                       | RW  | 0        | BIST Control. 1: Enabled. 0: Disabled.                                                                                                                                                                                                                                                                                                                                                      |
| 0x25           | Parity Error Count         | 7:0  | BIST Error Count                  | R   | 0        | Number of Forward channel Parity errors in the BIST mode.                                                                                                                                                                                                                                                                                                                                   |
| 0x26 -<br>0x3B |                            |      |                                   | R   | eserved. |                                                                                                                                                                                                                                                                                                                                                                                             |



| Addr<br>(Hex)  | Name                             | Bits | Field                           | R/W | Default  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------|----------------------------------|------|---------------------------------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |                                  | 7:2  | RSVD                            |     |          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0x3C           | Oscillator output divider select | 1:0  | OSC OUT<br>DIVIDER SEL          | RW  | 0        | Selects the divider for the OSC clock out on PCLK when system is not locked and selected by OEN/OSS_SEL 0x02[5]: 00: 50 M (±30%) 01: 25 M (±30%) 1X: 12.5 M (±30%)                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0x3D -<br>0x3E |                                  |      |                                 | R   | eserved. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                |                                  | 7:5  | RSVD                            |     |          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0x3F           | CML Output<br>Enable             | 4    | CML OUT Enable                  | RW  | 1        | CML Loop-through Driver is powered up.     CML Loop-through Driver is powered down.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                |                                  | 3:0  | RSVD                            |     |          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0x40           | SCL High Time                    | 7:0  | SCL High Time                   | RW  | 0x82     | I2C Master SCL High Time This field configures the high pulse width of the SCL output when the De-Serializer is the Master on the local I2C bus. Units are 50 ns for the nominal oscillator clock frequency. The default value is set to provide a minimum (4 $\mu s + 0.3 \ \mu s$ of rise time for cases where rise time is very fast) SCL high time with the internal oscillator clock running at 26 MHz rather than the nominal 20 MHz.                                                                                                                                                |
| 0x41           | SCL Low Time                     | 7:0  | SCL Low Time                    | RW  | 0x82     | I2C SCL Low Time This field configures the low pulse width of the SCL output when the De-Serializer is the Master on the local I2C bus. This value is also used as the SDA setup time by the I2C Slave for providing data prior to releasing SCL during accesses over the Bidirectional Control Channel. Units are 50 ns for the nominal oscillator clock frequency. The default value is set to provide a minimum (4.7 µs + 0.3 µs of fall time for cases where fall time is very fast) SCL low time with the internal oscillator clock running at 26 MHz rather than the nominal 20 MHz. |
|                |                                  | 7:2  | RSVD                            |     |          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0x42           | CRC Force Error                  | 1    | Force Back<br>Channel Error     | RW  | 0        | This bit introduces multiple errors into Back channel frame.     No effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                  | 0    | Force One Back<br>Channel Error | RW  | 0        | 1: This bit introduces ONLY one error into Back channel frame. Self clearing bit. 0: No effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0x43 -<br>0x4B |                                  |      |                                 | R   | eserved. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                |                                  | 7    | Pin Channel SEL<br>Override     | RW  | 0        | 0: SEL pin selects the FPD-III serial input<br>1: 0x4C[6] selects the FPD-III serial input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x4C           | SEL Register                     | 6    | Channel SEL                     | RW  | 0        | 0: Channel 0 is selected 1: Channel 1 is selected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                |                                  | 5:0  | RSVD                            |     |          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                |                                  | 7    | RSVD                            |     |          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0x4D           | AEQ Test Mode<br>Select          | 6    | AEQ Bypass                      | RW  | 0        | Bypass AEQ and use set manual EQ value using register 0x04.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                  | 5:0  | RSVD                            |     |          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



| Addr<br>(Hex) | Name     | Bits | Field                       | R/W | Default | Description                                                                                                                                                            |
|---------------|----------|------|-----------------------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x4E          | EQ Value | 7:0  | AEQ / Manual Eq<br>Readback | R   | 0x_F    | Read back the adaptive and manual Equalization value EQ level:  0000 = ~8.0 dB (minimum)  0001 = ~11.0 dB  0011 = ~12.5 dB  0111 = ~14.0 dB  1111 = ~16.0 dB (maximum) |



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The DS90UB913A and DS90UB914A were designed as a serializer/deserializer to support automotive camera designs. Automotive cameras are often located in remote positions such as bumpers or trunk lids, and a major component of the system cost is the wiring. For this reason it is desirable to minimize the wiring to the camera. This chipset allows the video data, along with a bidirectional control channel, and power to all be sent over a single coaxial cable. The chipset is also able to transmit over STP and is pin-to-pin/backwards compatible with the DS90UB913Q and DS90UB914Q.

#### 9.1.1 Power Over Coax

See application report Sending Power over Coax in DS90UB913A Designs for more details.

#### 9.1.2 Power-Up Requirements and PDB Pin

When power is applied to the serializer, the VDDIO supply needs to reach the expected operating voltage (1.8 V or 3.3 V) before the other supplies (VDDn) begin to ramp. Both the serializer and deserializer are required to delay and release the PDB Signal after VDD (VDDn and VDDIO) power supplies have settled to the recommended operating voltage. An external RC network can be connected to the PDB pin to ensure PDB arrives after all the VDD has stabilized.



Figure 40. Serializer Power-Up Sequence

#### 9.1.3 AC Coupling

The SER/DES supports only AC-coupled interconnects through an integrated DC-balanced decoding scheme. External AC-coupling capacitors must be placed in series in the FPD-Link III signal path as illustrated in Figure 41. For applications utilizing single-ended  $50-\Omega$  coaxial cable, the unused data pin (DOUT–, RIN–) should utilize a  $0.047-\mu F$  capacitor and should be terminated with a  $50-\Omega$  resistor.



Figure 41. AC-Coupled Connection (STP)

## **Application Information (continued)**



Figure 42. AC-Coupled Connection (Coaxial)

For high-speed FPD-Link III transmissions, the smallest available package should be used for the AC coupling capacitor. This will help minimize degradation of signal quality due to package parasitics. The I/O's require a 0.1-µF AC coupling capacitors to the line.

#### 9.1.4 Transmission Media

The DS90UB913A/914A chipset is intended to be used in a point-to-point configuration through a shielded twisted pair cable. The Serializer and Deserializer provide internal termination to minimize impedance discontinuities. The interconnect (cable and connectors) should have a differential impedance of  $100~\Omega$ , or a single-ended impedance of  $50~\Omega$ . The maximum length of cable that can be used is dependent on the quality of the cable (gauge, impedance), connector, board(discontinuities, power plane), the electrical environment (for example, power stability, ground noise, input clock jitter, PCLK frequency, etc). The resulting signal quality at the receiving end of the transmission media may be assessed by monitoring the differential eye opening of the serial data stream. A differential probe should be used to measure across the termination resistor at the CMLOUTP/N pins. Figure 16 illustrates the minimum eye width and eye height that is necessary for bit error free operation.

#### 9.1.5 Adaptive Equalizer – Loss Compensation

The receiver inputs provide an adaptive equalization filter in order to compensate for signal degradation from the interconnect components. There are limits to the amount of loss that can be compensated – these limits are defined by the gain curve of the equalizer. In addition, there is a minimum tolerance for loss defined by the delta between the serializer's minimum VOD and the input threshold of the deserializer (Vswing). In order to determine the maximum cable reach, factors that affect signal integrity such as jitter, skew, ISI, crosstalk, etc. need to be taken into consideration. Figure 43 illustrates the maximum allowable interconnect loss for coax/STP cable with the adaptive equalizer at various gain settings. The level of equalization can also be manually selected via register controls. The adaptive equalized output can be seen using the CMLOUTP/CMLOUTN pins in the Deserializer.



Figure 43. Adaptive Equalizer – Interconnect Loss Compensation (Coax/STP)



## 9.2 Typical Applications

#### 9.2.1 Coax Application



Figure 44. Coax Application Block Diagram

#### 9.2.1.1 Design Requirements

For the typical coax design applications, use the following as input parameters:

**Table 11. Coax Design Parameters** 

| DESIGN PARAMETER                          | EXAMPLE VALUE                                                                   |
|-------------------------------------------|---------------------------------------------------------------------------------|
| VDDIO                                     | 1.8 V or 3.3 V                                                                  |
| VDDn                                      | 1.8 V                                                                           |
| AC Coupling Capacitors for DOUT± and RIN± | 100 nF, 47 nF (For the unused data pins (DOUT-, RIN-))                          |
| PCLK Frequency                            | 50 MHz (12-bit low frequency), 75 MHz (12-bit high frequency), 100 MHz (10-bit) |

Copyright © 2013-2014, Texas Instruments Incorporated Submit Documentation Feedback



#### 9.2.1.2 Detailed Design Procedure

Figure 45 shows the typical connection of a DS90UB913A-Q1 Serializer using a coax interface.



Figure 45. DS90UB913A-Q1 Typical Connection Diagram — Pin Control (Coax)

Figure 46 shows a typical connection using a **Coax** interface to the DS90UB914A-Q1 Deserializer.





The "Optional" components shown are provisions to provide higher system noise immunity and will therefore result in higher performance.

Figure 46. DS90UB914A-Q1 Typical Connection Diagram — Pin Control (Coax)



#### 9.2.1.3 Application Curves



#### 9.2.2 STP Application



Figure 49. STP Application Block Diagram

#### 9.2.2.1 Design Requirements

For the typical STP design applications, use the following as input parameters

**Table 12. STP Design Parameters** 

| DESIGN PARAMETER                          | EXAMPLE VALUE                                                                   |
|-------------------------------------------|---------------------------------------------------------------------------------|
| VDDIO                                     | 1.8 V or 3.3 V                                                                  |
| VDDn                                      | 1.8 V                                                                           |
| AC Coupling Capacitors for DOUT± and RIN± | 100 nF                                                                          |
| PCLK Frequency                            | 50 MHz (12-bit low frequency), 75 MHz (12-bit high frequency), 100 MHz (10-bit) |



#### 9.2.2.2 Detailed Design Procedure

Figure 50 shows a typical connection of a DS90UB913A-Q1 Serializer using an STP interface.



Figure 50. DS90UB913A-Q1 Typical Connection Diagram — Pin Control (STP)



Figure 51 shows a typical connection using an STP interface to the DS90UB914A-Q1 Deserializer.



The "Optional" components shown are provisions to provide higher system noise immunity and will therefore result in higher performance.

Figure 51. DS90UB914A-Q1 Typical Connection Diagram — Pin Control (STP)



#### 9.2.2.3 Application Curves



#### 10 Power Supply Recommendations

This device is designed to operate from an input core voltage supply of 1.8 V. Some devices provide separate power and ground terminals for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Terminal description tables typically provide guidance on which circuit blocks are connected to which power terminal pairs. In some cases, an external filter may be used to provide clean power to sensitive circuits such as PLLs.



## 11 Layout

#### 11.1 Layout Guidelines

Circuit board layout and stack-up for the Ser/Des devices should be designed to provide low-noise power feed to the device. Good layout practice will also separate high frequency or high-level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance may be greatly improved by using thin dielectrics (2 to 4 mils) for power / ground sandwiches. This arrangement provides plane capacitance for the PCB power system with low-inductance parasitics, which has proven especially effective at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range of 0.01 μF to 0.1 μF. Tantalum capacitors may be in the 2.2-μF to 10-μF range. Voltage rating of the tantalum capacitors should be at least 5X the power supply voltage being used.

Surface mount capacitors are recommended due to their smaller parasitics. When using multiple capacitors per supply pin, locate the smaller value closer to the pin. A large bulk capacitor is recommend at the point of power entry. This is typically in the 50-uF to 100-uF range and will smooth low frequency switching noise. It is recommended to connect power and ground pins directly to the power and ground planes with bypass capacitors connected to the plane with via on both ends of the capacitor. Connecting power or ground pins to an external bypass capacitor will increase the inductance of the path.

A small body size X7R chip capacitor, such as 0603, is recommended for external bypass. Its small body size reduces the parasitic inductance of the capacitor. The user must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20 to 30 MHz. To provide effective bypassing, multiple capacitors are often used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, it is also a common practice to use two vias from power and ground pins to the planes, reducing the impedance at high frequency.

Some devices provide separate power for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Pin Description tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter many be used to provide clean power to sensitive circuits such as PLLs.

Use at least a four layer board with a power and ground plane. Locate LVCMOS signals away from the differential lines to prevent coupling from the LVCMOS lines to the differential lines. Closely-coupled differential lines of 100  $\Omega$  are typically recommended for differential interconnect. The closely coupled lines help to ensure that coupled noise will appear as common-mode and thus is rejected by the receivers. The tightly coupled lines will also radiate less.

Information on the WQFN style package is provided in TI Application Note: AN-1187/SNOA401.

#### 11.1.1 Interconnect Guidelines

See SNLA008 for full details.

- Use 100  $\Omega$  coupled differential pairs
- Use the S/2S/3S rule in spacings
  - - S = space between the pair
  - - 2S = space between pairs
  - 3S = space to LVCMOS signal
- Minimize the number of Vias
- Use differential connectors when operating above 500 Mbps line speed
- Maintain balance of the traces
- Minimize skew within the pair

Additional general guidance can be found in the LVDS Owner's Manual - available in PDF format from the Texas Instrument web site at: www.ti.com/lvds.



#### 11.2 Layout Example

Stencil parameters such as aperture area ratio and the fabrication process have a significant impact on paste deposition. Inspection of the stencil prior to placement of the WQFN package is highly recommended to improve board assembly yields. If the via and aperture openings are not carefully monitored, the solder may flow unevenly through the DAP. Stencil parameters for aperture opening and via locations are shown below:



Figure 54. No Pullback WQFN, Single Row Reference Diagram

Table 13. No Pullback WQFN Stencil Aperture Summary for DS90UB913A-Q1 and DS90UB914A-Q1

| DEVICE        | PIN<br>COUNT | MKT DWG | PCB I/O PAD<br>SIZE (mm) | PCB<br>PITCH<br>(mm) | PCB DAP<br>SIZE(mm) | STENCIL I/O<br>APERTURE<br>(mm) | STENCIL<br>DAP<br>APERTURE<br>(mm) | NUMBER OF<br>DAP<br>APERTURE<br>OPENINGS | GAP<br>BETWEEN<br>DAP<br>APERTURE<br>(Dim A mm) |
|---------------|--------------|---------|--------------------------|----------------------|---------------------|---------------------------------|------------------------------------|------------------------------------------|-------------------------------------------------|
| DS90UB913A-Q1 | 32           | RTV     | 0.25 x 0.6               | 0.5                  | 3.1 x 3.1           | 0.25 x 0.7                      | 1.4 x 1.4                          | 4                                        | 0.2                                             |
| DS90UB914A-Q1 | 48           | RHS     | 0.25 x 0.6               | 0.5                  | 5.1 x 5.1           | 0.25 x 0.7                      | 1.1 x 1.1                          | 16                                       | 0.2                                             |



Figure 55. 48-Pin WQFN Stencil Example of Via and Opening Placement

The following PCB layout examples are derived from the layout design of the DS90UB913A-Q1 and DS90UB914A-Q1 Evaluation Modules (SNLU135). The gerbers and source files for these EVMs can be found at TIDC378. These graphics and additional layout description are used to demonstrate both proper routing and proper solder techniques when designing in the Serializer and Deserializer.



## 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- DS90UB913A-CXEVM & DS90UB914A-CXEVM REV A User's Guide, SNLU135
- I2C over DS90UB913/4 FPD-Link III with Bidirectional Control Channel, SNLA222
- Sending Power Over Coax in DS90UB913A Designs, SNLA224
- Soldering Specifications Application Report, SNOA549
- IC Package Thermal Metrics Application Report, SPRA953
- Leadless Leadframe Package (LLP) Application Report, SNOA401
- LVDS Owner's Manual, SNLA187

#### 12.2 Related Links

Table 14 below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

#### Table 14. Related Links

| PARTS         | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|---------------|----------------|--------------|---------------------|---------------------|---------------------|--|
| DS90UB913A-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| DS90UB914A-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |  |

#### 12.3 Trademarks

All trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





11-Jul-2014

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C)         | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|----------------------|----------------|---------|
|                   | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 | ор тош <b>р</b> ( о) | (4/5)          |         |
| DS90UB913ATRTVJQ1 | ACTIVE | WQFN         | RTV     | 32   | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 105           | UB913AQ        | Samples |
| DS90UB913ATRTVRQ1 | ACTIVE | WQFN         | RTV     | 32   | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 105           | UB913AQ        | Samples |
| DS90UB913ATRTVTQ1 | ACTIVE | WQFN         | RTV     | 32   | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 105           | UB913AQ        | Samples |
| DS90UB914ATRHSJQ1 | ACTIVE | WQFN         | RHS     | 48   | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 105           | UB914AQ        | Samples |
| DS90UB914ATRHSRQ1 | ACTIVE | WQFN         | RHS     | 48   | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 105           | UB914AQ        | Samples |
| DS90UB914ATRHSTQ1 | ACTIVE | WQFN         | RHS     | 48   | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 105           | UB914AQ        | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

11-Jul-2014

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 11-Jul-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS90UB913ATRTVJQ1 | WQFN            | RTV                | 32 | 2500 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |
| DS90UB913ATRTVRQ1 | WQFN            | RTV                | 32 | 1000 | 178.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |
| DS90UB913ATRTVTQ1 | WQFN            | RTV                | 32 | 250  | 178.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |
| DS90UB914ATRHSJQ1 | WQFN            | RHS                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |
| DS90UB914ATRHSRQ1 | WQFN            | RHS                | 48 | 1000 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |
| DS90UB914ATRHSTQ1 | WQFN            | RHS                | 48 | 250  | 178.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |

www.ti.com 11-Jul-2014



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS90UB913ATRTVJQ1 | WQFN         | RTV             | 32   | 2500 | 367.0       | 367.0      | 35.0        |
| DS90UB913ATRTVRQ1 | WQFN         | RTV             | 32   | 1000 | 213.0       | 191.0      | 55.0        |
| DS90UB913ATRTVTQ1 | WQFN         | RTV             | 32   | 250  | 213.0       | 191.0      | 55.0        |
| DS90UB914ATRHSJQ1 | WQFN         | RHS             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| DS90UB914ATRHSRQ1 | WQFN         | RHS             | 48   | 1000 | 367.0       | 367.0      | 38.0        |
| DS90UB914ATRHSTQ1 | WQFN         | RHS             | 48   | 250  | 213.0       | 191.0      | 55.0        |







#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com