











CSD95375Q4M

SLPS430A - AUGUST 2013-REVISED AUGUST 2014

# **CSD95375Q4M Synchronous Buck NexFET™ Power Stage**

#### **Features**

- 93% System Efficiency at 15 A
- Max Rated Continuous Current 25 A, Peak 60 A
- High Frequency Operation (up to 2 MHz)
- High Density SON 3.5 x 4.5-mm Footprint
- Ultra-Low Inductance Package
- System Optimized PCB Footprint
- Ultra-Low Quiescent (ULQ) Current Mode
- 3.3 V and 5 V PWM Signal Compatible
- Diode Emulation Mode with FCCM
- Tri-State PWM Input
- Integrated Bootstrap Diode
- **Shoot Through Protection**
- RoHS Compliant Lead-Free Terminal Plating
- Halogen Free

# 2 Applications

- Ultrabook/Notebook DC/DC Converters
- Multiphase Vcore and DDR Solutions
- Point of Load Synchronous Buck in Networking. Telecom, and Computing Systems

# 3 Description

The CSD95375Q4M NexFET™ Power Stage is a highly optimized design for use in a high power, high density Synchronous Buck converter. This product integrates the driver IC and NexFET technology to complete the power stage switching function. The driver IC has a built-in selectable diode emulation function that enables DCM operation to improve light load efficiency. In addition, the driver IC supports ULQ mode that enables Connected Standby for Windows<sup>™</sup> 8. With the PWM input in tri-state, quiescent current is reduced to 130 µA, with immediate response. When SKIP# is held at tri-state, the current is reduced to 8 µA (typically 20 µs is required to resume switching). This combination produces a high current, high efficiency, and high speed switching device in a small 3.5 x 4.5-mm outline package. In addition, the PCB footprint has been optimized to help reduce design time and simplify the completion of the overall system design.

#### Device Information<sup>(1)</sup>

| Device       | Media        | Qty  | Package          | Ship     |  |
|--------------|--------------|------|------------------|----------|--|
| CSD95375Q4M  | 13-Inch Reel | 2500 | SON 3.5 x 4.5 mm | Tape and |  |
| CSD95375Q4MT | 7-Inch Reel  | 250  | Plastic Package  | Reel     |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.







# **Table of Contents**

| 1 | Features 1                                 |    | 7.5 SKIP# Pin                        | !              |
|---|--------------------------------------------|----|--------------------------------------|----------------|
| 2 | Applications 1                             |    | 7.6 Integrated Boost-Switch          | 10             |
| 3 | Description 1                              | 8  | Application and Implementation       | 1 <sup>•</sup> |
| 4 | Revision History2                          |    | 8.1 Application Information          | 1°             |
| 5 | Pin Configuration3                         | 9  | Layout                               | 13             |
| 6 | Specifications4                            |    | 9.1 Layout Guidelines                | 13             |
| • | 6.1 Absolute Maximum Ratings4              |    | 9.2 Layout Example                   | 14             |
|   | 6.2 Recommended Operating Conditions       | 10 | Device and Documentation Support     | 18             |
|   | 6.3 Thermal Information                    |    | 10.1 Trademarks                      | 18             |
|   | 6.4 Electrical Characteristics             |    | 10.2 Electrostatic Discharge Caution | 1              |
|   | 6.5 Typical Characteristics                |    | 10.3 Glossary                        | 18             |
| 7 | Detailed Description 8                     |    | Mechanical, Packaging, and Orderable |                |
|   | 7.1 Functional Block Diagram 8             |    | Information                          |                |
|   | 7.2 Feature Description 8                  |    | 11.1 Mechanical Drawing              | 17             |
|   | 7.3 Undervoltage Lockout Protection (UVLO) |    | 11.2 Recommended PCB Land Pattern    | 18             |
|   | 7.4 PWM Pin                                |    | 11.3 Recommended Stencil Opening     | 18             |

# 4 Revision History

| Cł | nanges from Original (August 2013) to Revision A | Pag | е |
|----|--------------------------------------------------|-----|---|
| •  | Added 7" inch reel information                   |     | 1 |
| •  | Increased V <sub>IN</sub> from 14.5 V to 16 V    |     | 4 |



# 5 Pin Configuration



# **Pin Description**

| PIN |                  | DESCRIPTION                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| NO. | NAME             | DESCRIPTION                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| 1   | SKIP#            | This pin enables the Diode Emulation function. When this pin is held Low, Diode Emulation Mode is enabled for the Sync FET. When SKIP# is High, the CSD95375Q4M operates in Forced Continuous Conduction Mode. A tri-state voltage on SKIP# puts the driver into a very low power state.                    |  |  |  |  |  |  |  |
| 2   | $V_{DD}$         | Supply Voltage to Gate Drivers and internal circuitry.                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| 3   | $P_{GND}$        | Power Ground, Needs to be connected to Pin 9 and PCB                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| 4   | $V_{SW}$         | Voltage Switching Node – pin connection to the output inductor.                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| 5   | V <sub>IN</sub>  | Input Voltage Pin. Connect input capacitors close to this pin.                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| 6   | BOOT_R           | Bootstrap capacitor connection. Connect a minimum 0.1 µF 16 V X5R, ceramic cap from BOOT to BOOT_R pins. The                                                                                                                                                                                                |  |  |  |  |  |  |  |
| 7   | BOOT             | bootstrap capacitor provides the charge to turn on the Control FET. The bootstrap diode is integrated. Boot_R is internally connected to V <sub>SW</sub> .                                                                                                                                                  |  |  |  |  |  |  |  |
| 8   | PWM              | Pulse Width modulated tri-state input from external controller. Logic Low sets Control FET gate low and Sync FET gate high. Logic High sets Control FET gate high and Sync FET gate Low. Open or High Z sets both MOSFET gates low if greater than the Tri-State Shutdown Hold-off Time (t <sub>3HT</sub> ) |  |  |  |  |  |  |  |
| 9   | P <sub>GND</sub> | Power Ground                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings (1)

 $T_A = 25^{\circ}C$  (unless otherwise noted)

|                                             |                                             | VA   | VALUE<br>MIN MAX |    |  |
|---------------------------------------------|---------------------------------------------|------|------------------|----|--|
|                                             |                                             | MIN  |                  |    |  |
| V <sub>IN</sub> to P <sub>GND</sub>         |                                             | -0.3 | 20               | V  |  |
| $V_{SW}$ to $P_{GND}$ ,                     | V <sub>IN</sub> to V <sub>SW</sub>          | -0.3 | 20               | V  |  |
| V <sub>SW</sub> to P <sub>GND</sub> ,       | V <sub>IN</sub> to V <sub>SW</sub> (<10 ns) | -7   | 23               | V  |  |
| V <sub>DD</sub> to P <sub>GND</sub>         |                                             | -0.3 | 6                | V  |  |
| PWM, SKIP#                                  | to P <sub>GND</sub>                         | -0.3 | 6                | V  |  |
| BOOT to P <sub>GNI</sub>                    | D                                           | -0.3 | 25               | V  |  |
| BOOT to P <sub>GNI</sub>                    | <sub>D</sub> (<10 ns)                       | -2   | 28               | V  |  |
| BOOT to BOO                                 | DT_R                                        | -0.3 | 6                | V  |  |
| BOOT to BOO                                 | DT_R (duty cycle <0.2%)                     |      |                  |    |  |
| EOD Datie                                   | Human Body Model (HBM)                      |      | 2000             | V  |  |
| ESD Rating                                  | Charged Device Model (CDM)                  |      | 500              | V  |  |
| Power Dissipation, P <sub>D</sub>           |                                             |      | 8                | W  |  |
| Operating Temperature Range, T <sub>J</sub> |                                             | -40  | 150              | °C |  |
| Storage Temp                                | perature Range, T <sub>stg</sub>            | -55  | 150              | °C |  |

<sup>(1)</sup> Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to Absolute Maximum rated conditions for extended periods may affect device reliability.

# 6.2 Recommended Operating Conditions

T<sub>A</sub> = 25° (unless otherwise noted)

|                                                         |                                                                                                                                 | MI | N MAX | UNIT |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----|-------|------|
| Gate Drive Voltage, V <sub>DD</sub>                     |                                                                                                                                 | 4. | 5 5.5 | V    |
| Input Supply Voltage, V <sub>IN</sub>                   |                                                                                                                                 |    | 16    | V    |
| Continuous Output Current, I <sub>OUT</sub>             | $V_{IN} = 12 \text{ V}, V_{DD} = 5 \text{ V}, V_{OUT} = 1.8 \text{ V}, \\ f_{SW} = 500 \text{ kHz}, L_{OUT} = 0.29 \mu H^{(1)}$ |    | 25    | Α    |
| Peak Output Current, I <sub>OUT-PK</sub> <sup>(2)</sup> | $f_{\text{SW}} = 500 \text{ kHz}, L_{\text{OUT}} = 0.29 \mu\text{H}^{(1)}$                                                      |    | 60    | Α    |
| Switching Frequency, $f_{SW}$                           | $C_{BST} = 0.1 \mu F (min)$                                                                                                     |    | 2000  | kHz  |
| On Time Duty Cycle                                      |                                                                                                                                 |    | 85%   |      |
| Minimum PWM On Time                                     |                                                                                                                                 | 4  | 0     | ns   |
| Operating Temperature                                   |                                                                                                                                 | -4 | 0 125 | °C   |

- (1) Measurement made with six 10-μF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins.
- (2) System conditions as defined in Note 1. Peak Output Current is applied for t<sub>p</sub> = 10 ms, duty cycle ≤1%

## 6.3 Thermal Information

 $T_A = 25$ °C (unless otherwise noted)

|                 | THERMAL METRIC                                                      | MIN | TYP | MAX  | UNIT   |
|-----------------|---------------------------------------------------------------------|-----|-----|------|--------|
| $R_{\theta JC}$ | Junction-to-Case Thermal Resistance (Top of package) <sup>(1)</sup> |     |     | 22.8 | 00/14/ |
| $R_{\theta JB}$ | Junction-to-Board Thermal Resistance <sup>(2)</sup>                 |     |     | 2.5  | °C/W   |

- R<sub>BJC</sub> is determined with the device mounted on a 1-inch² (6.45 -cm²), 2-oz (.071-mm thick) Cu pad on a 1.5-inches x 1.5-inches, 0.06-inch (1.52-mm) thick FR4 board.
- (2)  $R_{\theta JB}$  value based on hottest board temperature within 1-mm of the package.



## 6.4 Electrical Characteristics

 $T_A = 25$ °C,  $V_{DD} = POR$  to 5.5 V (unless otherwise noted)

| PARAMETER                                                                   | TEST CONDITIONS                                                                                                                                                                     | MIN TYP | MAX      | UNIT |
|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|------|
| P <sub>LOSS</sub>                                                           |                                                                                                                                                                                     | 1       | <u>'</u> |      |
| Power Loss <sup>(1)</sup>                                                   | $V_{IN} = 12 \text{ V}, V_{DD} = 5 \text{ V}, V_{OUT} = 1.8 \text{ V}, I_{OUT} = 15 \text{ A}, f_{SW} = 500 \text{ kHz}, L_{OUT} = 0.29 \mu\text{H}$ , $T_{J} = 25^{\circ}\text{C}$ | 2.2     |          | W    |
| Power Loss <sup>(2)</sup>                                                   | $V_{IN}$ = 12 V, $V_{DD}$ = 5 V, $V_{OUT}$ = 1.8 V, $I_{OUT}$ = 15 A, $f_{SW}$ = 500 kHz, $L_{OUT}$ = 0.29 $\mu$ H , $T_{J}$ = 125°C                                                | 2.6     |          | W    |
| $V_{IN}$                                                                    |                                                                                                                                                                                     |         |          |      |
| V <sub>IN</sub> Quiescent Current, I <sub>Q</sub>                           | PWM=Floating, $V_{DD} = 5 \text{ V}$ , $V_{IN} = 14.5 \text{ V}$                                                                                                                    |         | 1        | μΑ   |
| $V_{DD}$                                                                    |                                                                                                                                                                                     |         |          |      |
| Standby Supply Current, Inn                                                 | PWM = Float, SKIP# = V <sub>DD</sub> or 0 V                                                                                                                                         | 130     |          | μΑ   |
| Standby Supply Current, IDD                                                 | SKIP# = Float                                                                                                                                                                       | 8       |          | μΑ   |
| Operating Supply Current, I <sub>DD</sub>                                   | PWM = 50% Duty cycle, $f_{SW}$ = 500 kHz                                                                                                                                            | 6.4     |          | mA   |
| POWER-ON RESET AND UNDER VOLTA                                              | GE LOCKOUT                                                                                                                                                                          |         |          |      |
| Power-On Reset, V <sub>DD</sub> Rising                                      |                                                                                                                                                                                     |         | 4.15     | V    |
| UVLO, V <sub>DD</sub> Falling                                               |                                                                                                                                                                                     | 3.7     |          | V    |
| Hysteresis                                                                  |                                                                                                                                                                                     | 0.2     |          | mV   |
| PWM and SKIP# I/O Specifications                                            |                                                                                                                                                                                     |         |          |      |
| Input Impedance D                                                           | Pull Up to V <sub>DD</sub>                                                                                                                                                          | 1700    |          | ŀΟ   |
| Input Impedance, R <sub>I</sub>                                             | Pull Down (to GND)                                                                                                                                                                  | 800     |          | kΩ   |
| Logic Level High, V <sub>IH</sub>                                           |                                                                                                                                                                                     | 2.65    |          |      |
| Logic Level Low, V <sub>IL</sub>                                            |                                                                                                                                                                                     |         | 0.6      | V    |
| Hysteresis, V <sub>IH</sub>                                                 |                                                                                                                                                                                     | 0.2     |          | V    |
| Tri-State Voltage, V <sub>TS</sub>                                          |                                                                                                                                                                                     | 1.3     | 2        |      |
| Tri-state Activation Time (falling) PWM, $t_{\text{THOLD(off1)}}^{(2)}$     |                                                                                                                                                                                     | 60      |          |      |
| Tri-state Activation Time (rising) PWM,                                     |                                                                                                                                                                                     | 60      |          | ns   |
| Tri-state Activation Time (falling) SKIP#, t <sub>TSKF</sub> <sup>(2)</sup> |                                                                                                                                                                                     | 1       |          |      |
| Tri-state Activation Time (rising) SKIP#, t <sub>TSKR</sub> <sup>(2)</sup>  |                                                                                                                                                                                     | 1       |          | μs   |
| Tri-state Exit Time PWM, t <sub>3RD(PWM)</sub> (2)                          |                                                                                                                                                                                     |         | 100      | ns   |
| Tri-state Exit Time SKIP#, t <sub>3RD(SKIP#)</sub> (2)                      |                                                                                                                                                                                     |         | 50       | μs   |
| BOOTSTRAP SWITCH                                                            |                                                                                                                                                                                     |         | ,        |      |
| Forward Voltage, V <sub>FBST</sub>                                          | I <sub>F</sub> = 10 mA                                                                                                                                                              | 120     | 240      | mV   |
| Reverse Leakage, I <sub>RLEAK</sub>                                         | $V_{BST} - V_{DD} = 25 \text{ V}$                                                                                                                                                   |         | 2        | μA   |

 <sup>(1)</sup> Measurement made with six 10-μF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins.
 (2) Specified by design



# 6.5 Typical Characteristics

 $T_J = 125$ °C, unless stated otherwise.





# **Typical Characteristics (continued)**

 $T_J = 125$ °C, unless stated otherwise.



The Typical CSD95375Q4M System Characteristic curves are based on measurements made on a PCB design with dimensions of 4"
 (W) x 3.5" (L) x 0.062" (T) and 6 copper layers of 1 oz. copper thickness. See the *Application Information* section for detailed explanation.



# 7 Detailed Description

## 7.1 Functional Block Diagram



#### 7.2 Feature Description

#### 7.2.1 Powering CSD95375Q4M And Gate Drivers

An external  $V_{DD}$  voltage is required to supply the integrated gate driver IC and provide the necessary gate drive power for the MOSFETS. A 1  $\mu$ F 10 V X5R or higher ceramic capacitor is recommended to bypass  $V_{DD}$  pin to  $P_{GND}$ . A bootstrap circuit to provide gate drive power for the Control FET is also included. The bootstrap supply to drive the Control FET is generated by connecting a 100 nF 16 V X5R ceramic capacitor between BOOT and BOOT\_R pins. An optional  $R_{BOOT}$  resistor can be used to slow down the turn on speed of the Control FET and reduce voltage spikes on the  $V_{SW}$  node. A typical 1  $\Omega$  to 4.7  $\Omega$  value is a compromise between switching loss and  $V_{SW}$  spike amplitude.

#### 7.3 Undervoltage Lockout Protection (UVLO)

The undervoltage lockout (UVLO) comparator evaluates the VDD voltage level. As  $V_{VDD}$  rises, both the Control FET and Sync FET gates hold actively low at all times until  $V_{VDD}$  reaches the higher UVLO threshold ( $V_{UVLO\_H}$ )., Then the driver becomes operational and responds to PWM and SKIP# commands. If VDD falls below the lower UVLO threshold ( $V_{UVLO\_L} = V_{UVLO\_H}$  – Hysteresis), the device disables the driver and drives the outputs of the Control FET and Sync FET gates actively low. Figure 12 shows this function.





Figure 12. UVLO Operation



#### 7.4 PWM Pin

The PWM pin incorporates an input tri-state function. The device forces the gate driver outputs to low when PWM is driven into the tri-state window and the driver enters a low power state with zero exit latency. The pin incorporates a weak pull-up to maintain the voltage within the tri-state window during low-power modes. Operation into and out of tri-state mode follows the timing diagram outlined in Figure 13.

When VDD reaches the UVLO\_H level, a tri-state voltage range (window) is set for the PWM input voltage. The window is defined the PWM voltage range between PWM logic high ( $V_{IH}$ ) and logic low ( $V_{IL}$ ) thresholds. The device sets high-level input voltage and low-level input voltage threshold levels to accommodate both 3.3 V (typical) PWM drive signals.

When the PWM exits tri-state, the driver enters CCM for a period of 4 µs, regardless of the state of the SKIP# pin. Normal operation requires this time period in order for the auto-zero comparator to resume.



Figure 13. PWM Tri-State Timing Diagram

#### 7.5 SKIP# Pin

The SKIP# pin incorporates the input tri-state buffer as PWM. The function is somewhat different. When SKIP# is low, the zero crossing (ZX) detection comparator is enabled, and DCM mode operation occurs if the load current is less than the critical current. When SKIP# is high, the ZX comparator disables, and the converter enters FCCM mode. When both SKIP# and PWM are tri-stated, normal operation forces the gate driver outputs low and the driver enters a low-power state. In the low-power state, the UVLO comparator remains off to reduce quiescent current. When SKIP# is pulled low, the driver wakes up and is able to accept PWM pulses in less than 50 µs.

Table 1 shows the logic functions of UVLO, PWM, SKIP#, the Control FET Gate and the Sync FET Gate.

| UVLO     | PWM       | SKIP#     | Sync FET Gate       | Control FET Gate | MODE               |
|----------|-----------|-----------|---------------------|------------------|--------------------|
| Active   | _         | _         | Low                 | Low              | Disabled           |
| Inactive | Low       | Low       | High <sup>(1)</sup> | Low              | DCM <sup>(1)</sup> |
| Inactive | Low       | High      | High                | Low              | FCCM               |
| Inactive | High      | H or L    | Low                 | High             | _                  |
| Inactive | Tri-state | H or L    | Low                 | Low              | LQ                 |
| Inactive | _         | Tri-state | Low                 | Low              | ULQ                |

Table 1. Logic Functions of the Driver IC

<sup>(1)</sup> Until zero crossing protection occurs.



## 7.5.1 Zero Crossing (ZX) Operation

The zero crossing comparator is adaptive for improved accuracy. As the output current decreases from a heavy load condition, the inductor current also reduces and eventually arrives at a *valley*, where it touches zero current, which is the boundary between continuous conduction and discontinuous conduction modes. The SW pin detects the zero-current condition. When this zero inductor current condition occurs, the ZX comparator turns off the rectifying MOSFET.

#### 7.6 Integrated Boost-Switch

To maintain a BST-SW voltage close to VDD (to get lower conduction losses on the high-side FET), the conventional diode between the VDD pin and the BST pin is replaced by a FET which is gated by the DRVL signal.



# 8 Application and Implementation

#### 8.1 Application Information

The Power Stage CSD95375Q4M is a highly optimized design for synchronous buck applications using NexFET devices with a 5 V gate drive. The Control FET and Sync FET silicon are parametrically tuned to yield the lowest power loss and highest system efficiency. As a result, a rating method is used that is tailored towards a more systems centric environment. The high-performance gate driver IC integrated in the package helps minimize the parasitics and results in extremely fast switching of the power MOSFETs. System level performance curves such as Power Loss, Safe Operating Area and normalized graphs allow engineers to predict the product performance in the actual application.

#### 8.1.1 Power Loss Curves

MOSFET centric parameters such as  $R_{DS(ON)}$  and  $Q_{gd}$  are primarily needed by engineers to estimate the loss generated by the devices. In an effort to simplify the design process for engineers, Texas Instruments has provided measured power loss performance curves. Figure 2 plots the power loss of the CSD95375Q4M as a function of load current. This curve is measured by configuring and running the CSD95375Q4M as it would be in the final application (see Figure 14). The measured power loss is the CSD95375Q4M device power loss which consists of both input conversion loss and gate drive loss. Equation 1 is used to generate the power loss curve.

Power Loss = 
$$(V_{IN} \times I_{IN}) + (V_{DD} \times I_{DD}) - (V_{SW AVG} \times I_{OUT})$$
 (1)

The power loss curve in Figure 2 is measured at the maximum recommended junction temperature of  $T_1 = 125$ °C under isothermal test conditions.

#### 8.1.2 Safe Operating Curves (SOA)

The SOA curves in the CSD95375Q4M datasheet give engineers guidance on the temperature boundaries within an operating system by incorporating the thermal resistance and system power loss. Figure 4 and Figure 5 outline the temperature and airflow conditions required for a given load current. The area under the curve dictates the safe operating area. All the curves are based on measurements made on a PCB design with dimensions of 4" (W)  $\times$  3.5" (L)  $\times$  0.062" (T) and 6 copper layers of 1 oz. copper thickness.

#### 8.1.3 Normalized Curves

The normalized curves in the CSD95375Q4M data sheet give engineers guidance on the Power Loss and SOA adjustments based on their application specific needs. These curves show how the power loss and SOA boundaries will adjust for a given set of systems conditions. The primary Y-axis is the normalized change in power loss and the secondary Y-axis is the change is system temperature required in order to comply with the SOA curve. The change in power loss is a multiplier for the Power Loss curve and the change in temperature is subtracted from the SOA curve.



Figure 14. Power Loss Test Circuit



# **Application Information (continued)**

#### 8.1.4 Calculating Power Loss and SOA

The user can estimate product loss and SOA boundaries by arithmetic means (see the Design Example). Though the Power Loss and SOA curves in this datasheet are taken for a specific set of test conditions, the following procedure will outline the steps engineers should take to predict product performance for any set of system conditions.

#### 8.1.4.1 Design Example

Operating Conditions: Output Current ( $I_{OUT}$ ) = 10 A, Input Voltage ( $V_{IN}$ ) = 7 V, Output Voltage ( $V_{OUT}$ ) = 2.4 V, Switching Frequency ( $f_{SW}$ ) = 1,000 kHz, Output Inductor ( $I_{OUT}$ ) = 0.2  $I_{IM}$ H

## 8.1.4.2 Calculating Power Loss

- Typical Power Loss at 10 A = 1.5 W (Figure 2)
- Normalized Power Loss for switching frequency ≈ 1.04 (Figure 6)
- Normalized Power Loss for input voltage ≈ 1.02 (Figure 7)
- Normalized Power Loss for output voltage ≈ 1.11(Figure 8)
- Normalized Power Loss for output inductor ≈ 1.01 (Figure 9)
- Final calculated Power Loss = 1.5 W × 1.04 × 1.02 × 1.11 × 1.01 ≈ 1.8 W

#### 8.1.4.3 Calculating SOA Adjustments

- SOA adjustment for switching frequency ≈ 0.7°C (Figure 6)
- SOA adjustment for input voltage ≈ 0.3°C (Figure 7)
- SOA adjustment for output voltage ≈ 1.5°C (Figure 8)
- SOA adjustment for output inductor ≈ 0.2°C (Figure 9)
- Final calculated SOA adjustment = 0.7 + 0.3 + 1.8 + 0.2 ≈ 3.0°C



Figure 15. Power Stage CSD95375Q4M SOA

In the design example above, the estimated power loss of the CSD95375Q4M would increase to 1.8 W. In addition, the maximum allowable board and/or ambient temperature would have to decrease by 3.0°C. Figure 15 graphically shows how the SOA curve would be adjusted accordingly.

- 1. Start by drawing a horizontal line from the application current to the SOA curve.
- 2. Draw a vertical line from the SOA curve intercept down to the board/ambient temperature.
- 3. Adjust the SOA board/ambient temperature by subtracting the temperature adjustment value.

In the design example, the SOA temperature adjustment yields a reduction in allowable board/ambient temperature of 3.0°C. In the event the adjustment value is a negative number, subtracting the negative number would yield an increase in allowable board/ambient temperature.



# 9 Layout

## 9.1 Layout Guidelines

#### 9.1.1 Recommended PCB Design Overview

There are two key system-level parameters that can be addressed with a proper PCB design: electrical and thermal performance. Properly optimizing the PCB layout will yield maximum performance in both areas. Below is a brief description on how to address each parameter.

#### 9.1.2 Electrical Performance

The CSD95375Q4M has the ability to switch at voltage rates greater than 10 kV/µs. Special care must be then taken with the PCB layout design and placement of the input capacitors, inductor and output capacitors.

- The placement of the input capacitors relative to V<sub>IN</sub> and P<sub>GND</sub> pins of CSD95375Q4M device should have the highest priority during the component placement routine. It is critical to minimize these node lengths. As such, ceramic input capacitors need to be placed as close as possible to the V<sub>IN</sub> and P<sub>GND</sub> pins (see Figure 16). The example in Figure 16 uses 1 x 1 nF 0402 25 V and 3 x 10 μF 1206 25 V ceramic capacitors (TDK Part # C3216X5R1C106KT or equivalent). Notice there are ceramic capacitors on both sides of the board with an appropriate amount of vias interconnecting both layers. In terms of priority of placement next to the Power Stage C5, C8 and C6, C19 should follow in order.
- The bootstrap cap  $C_{BOOT}$  0.1  $\mu F$  0603 16 V ceramic capacitor should be closely connected between BOOT and BOOT\_R pins
- The switching node of the output inductor should be placed relatively close to the Power Stage CSD95375Q4M V<sub>SW</sub> pins. Minimizing the V<sub>SW</sub> node length between these two components will reduce the PCB conduction losses and actually reduce the switching noise level. (2)

#### 9.1.3 Thermal Performance

The CSD95375Q4M has the ability to use the GND planes as the primary thermal path. As such, the use of thermal vias is an effective way to pull away heat from the device and into the system board. Concerns of solder voids and manufacturability problems can be addressed by the use of three basic tactics to minimize the amount of solder attach that will wick down the via barrel:

- Intentionally space out the vias from each other to avoid a cluster of holes in a given area.
- Use the smallest drill size allowed in your design. The example in Figure 16 uses vias with a 10 mil drill hole and a 16 mil capture pad.
- Tent the opposite side of the via with solder-mask.

In the end, the number and drill size of the thermal vias should align with the end user's PCB design rules and manufacturing capabilities.

<sup>(2)</sup> Keong W. Kam, David Pommerenke, "EMI Analysis Methods for Synchronous Buck Converter EMI Root Cause Analysis", University of Missouri – Rolla



# 9.2 Layout Example



Figure 16. Recommended PCB Layout (Top Down View)



# 10 Device and Documentation Support

## 10.1 Trademarks

NexFET is a trademark of Texas Instruments. Windows is a trademark of Microsoft Corporation. All other trademarks are the property of their respective owners.

## 10.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 10.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# 11.1 Mechanical Drawing





| DIM |       | MILLIMETERS |       | INCHES    |       |       |  |  |
|-----|-------|-------------|-------|-----------|-------|-------|--|--|
| DIM | MIN   | NOM         | MAX   | MIN       | NOM   | MAX   |  |  |
| Α   | 0.800 | 0.900       | 1.000 | 0.031     | 0.035 | 0.039 |  |  |
| a1  | 0.000 | 0.000       | 0.080 | 0.000     | 0.000 | 0.003 |  |  |
| b   | 0.150 | 0.200       | 0.250 | 0.006     | 0.008 | 0.010 |  |  |
| b1  | 2.000 | 2.200       | 2.400 | 0.079     | 0.087 | 0.095 |  |  |
| b2  | 0.150 | 0.200       | 0.250 | 0.006     | 0.008 | 0.010 |  |  |
| c1  | 0.150 | 0.200       | 0.250 | 0.006     | 0.008 | 0.010 |  |  |
| D2  | 3.850 | 3.950       | 4.050 | 0.152     | 0.156 | 0.160 |  |  |
| E   | 4.400 | 4.500       | 4.600 | 0.173     | 0.177 | 0.181 |  |  |
| E1  | 3.400 | 3.500       | 3.600 | 0.134     | 0.138 | 0.142 |  |  |
| E2  | 2.000 | 2.100       | 2.200 | 0.079     | 0.083 | 0.087 |  |  |
| е   |       | 0.400 TYP   |       | 0.016 TYP |       |       |  |  |
| K   |       | 0.300 TYP   |       | 0.012 TYP |       |       |  |  |
| L   | 0.300 | 0.400       | 0.500 | 0.012     | 0.016 | 0.020 |  |  |
| L1  | 0.180 | 0.230       | 0.280 | 0.007     | 0.009 | 0.011 |  |  |
| θ   | 0.00  | _           | _     | 0.00      | _     | _     |  |  |



## 11.2 Recommended PCB Land Pattern



# 11.3 Recommended Stencil Opening



NOTE: Dimensions are in mm (inches). Stencil is 100µm thick



# PACKAGE OPTION ADDENDUM

27-Sep-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | U       | Pins | U    | Eco Plan                 | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                      | (6)              | (3)                 |              | (4/5)          |         |
| CSD95375Q4M      | ACTIVE | VSON-CLIP    | DPC     | 8    | 2500 | Pb-Free (RoHS<br>Exempt) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 150   | 95375M         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





27-Sep-2014

# PACKAGE MATERIALS INFORMATION

www.ti.com 24-Dec-2014

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CSD95375Q4M | VSON-<br>CLIP   | DPC                | 8 | 2500 | 330.0                    | 12.4                     | 3.71       | 4.71       | 1.1        | 8.0        | 12.0      | Q1               |

www.ti.com 24-Dec-2014



#### \*All dimensions are nominal

| ĺ | Device Package Type |           | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------------|-----------|-----------------|------|------|-------------|------------|-------------|--|
|   | CSD95375Q4M         | VSON-CLIP | DPC             | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com