

SLLSEF1A - SEPTEMBER 2013-REVISED SEPTEMBER 2013

## 4242-V<sub>PK</sub> Small-Footprint and Low-Power Quad Channel Digital Isolator

Check for Samples: ISO7142CC

#### **FEATURES**

- Maximum Signaling Rate: 50 Mbps (with 5V Supplies)
- Robust Design With Integrated Noise Filter
- Low Power Consumption, Typical I<sub>CC</sub> per Channel (with 3.3V Supplies):
  - 1.3 mA at 1 Mbps, 2.5 mA at 25 Mbps
- Wide Temperature Range: –55°C to 125°C
- 50 kV/µs Transient Immunity, Typical
- Long Life with SiO<sub>2</sub> Isolation Barrier
- Operates From 2.7 V, 3.3 V and 5 V Supply
- Small QSOP-16 Package

#### **APPLICATIONS**

- General-Purpose Isolation
  - Industrial Fieldbus
  - RS-232, RS-422, RS-485
  - Serial Peripheral Interface

# SAFETY AND REGULATORY APPROVALS

- 2500 V<sub>RMS</sub> Isolation for 1 minute per UL 1577 (Approved)
- 4242 V<sub>PK</sub> Isolation per DIN EN 60747-5-2 (VDE 0884 Teil 2), 566 V<sub>PK</sub> Working Voltage (Approved)
- CSA Component Acceptance Notice 5A (Approval Pending)
- IEC 60950-1 and IEC 61010-1 End Equipment Standards (Approval Pending)
- GB 4943.1-2011 and GB 8898:2011 CQC Certification (Approval Pending)

#### DESCRIPTION

ISO7142 provides galvanic isolation up to 2500  $V_{RMS}$  for 1 minute per UL and 4242  $V_{PK}$  per VDE. ISO7142 is a quad-channel isolator with two forward and two reverse-direction channels. This device is capable of maximum data rate of 50 Mbps with 5 V supplies and 40 Mbps with 3.3 V or 2.7 V supplies. ISO7142 has integrated filters on the inputs to support noise-prone applications.

Each isolation channel has a logic input and output buffer separated by a silicon dioxide ( $SiO_2$ ) insulation barrier. Used in conjunction with isolated power supplies, this device prevents noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry. This device has TTL input thresholds and can operate from 2.7 V, 3.3 V, and 5 V supplies.

#### **DEVICE INFORMATION**

# PIN CONFIGURATIONS (TOP VIEW)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Table 1. FUNCTION TABLE(1)

| INPUT<br>V <sub>CC</sub> | OUTPUT<br>V <sub>CC</sub> | INPUT<br>(INx) | OUTPUT ENABLE<br>(ENx) | OUTPUT<br>(OUTx) |
|--------------------------|---------------------------|----------------|------------------------|------------------|
|                          |                           | Н              | H or open              | Н                |
| PU                       | DU                        | L              | H or open              | L                |
| PU                       | PU                        | X              | L                      | Z                |
|                          |                           | Open           | H or open              | Н                |
| PD                       | PU                        | X              | H or open              | Н                |
| PD                       | PU                        | X              | L                      | Z                |
| PU                       | PD                        | X              | X                      | Undetermined     |

<sup>(1)</sup> PU = Powered Up ( $V_{CC} \ge 2.7 \text{ V}$ ); PD = Powered Down ( $V_{CC} \le 2.1 \text{ V}$ ); X = Irrelevant; H = High Level; L = Low Level; Z = High Impedance

#### **AVAILABLE OPTIONS**

| PRODUCT   | RATED<br>ISOLATION                  | INPUT<br>THRESHOLD | DEFAULT<br>OUTPUT | MAX DATA RATE<br>and<br>INPUT FILTER | CHANNEL<br>DIRECTION | ORDERING<br>NUMBER   |
|-----------|-------------------------------------|--------------------|-------------------|--------------------------------------|----------------------|----------------------|
|           | (4)                                 | 1.5-V TTL          |                   | 50 Mbps,                             | 2 forward,           | ISO7142CCDBQ (rail)  |
| ISO7142CC | 4242 V <sub>PK</sub> <sup>(1)</sup> | (CMOS compatible)  | High              | with noise filter integrated         | 2 reverse            | ISO7142CCDBQR (reel) |

<sup>(1)</sup> See the REGULATORY INFORMATION section for detailed Isolation Ratings

#### **ABSOLUTE MAXIMUM RATINGS**(1)

| PARAMETER                            |                                       |                          |          | MIN             | MAX                   | UNIT |
|--------------------------------------|---------------------------------------|--------------------------|----------|-----------------|-----------------------|------|
| Supply voltage <sup>(2)</sup>        | V <sub>CC1</sub> , V <sub>CC2</sub>   | CC1, V <sub>CC2</sub>    |          |                 | 6                     | V    |
| Voltage                              | INx, OUTx, ENx                        | Nx, OUTx, ENx            |          |                 | V <sub>CC</sub> + 0.5 | V    |
| Output current                       | 0                                     |                          |          |                 | ±15                   | mA   |
|                                      | Human-body model                      | ESDA / JEDEC JS-001-2012 |          |                 | ±4                    | kV   |
| Electrostatic discharge              | Field-induced charged device model    | JEDEC JESD22-C101E       | All pins |                 | ±1.5                  | kV   |
| Maximum junction temperature         | · · · · · · · · · · · · · · · · · · · |                          |          |                 | 150                   | °C   |
| Storage temperature T <sub>STG</sub> |                                       |                          |          | <del>-</del> 65 | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values.

Submit Documentation Feedback

Copyright © 2013, Texas Instruments Incorporated

www.ti.com

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                           |                                                     | MIN | TYP | MAX             | UNIT |  |
|-------------------------------------|-----------------------------------------------------|-----|-----|-----------------|------|--|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage                                      | 2.7 |     | 5.5             | V    |  |
|                                     | High-level output current (V <sub>CC</sub> ≥ 3.0 V) | -4  |     |                 | mA   |  |
| I <sub>OH</sub>                     | High-level output current (V <sub>CC</sub> < 3.0 V) | -2  |     |                 |      |  |
| I <sub>OL</sub>                     | Low-level output current                            |     |     | 4               | mA   |  |
| V <sub>IH</sub>                     | High-level input voltage                            | 2   |     | V <sub>CC</sub> | V    |  |
| V <sub>IL</sub>                     | Low-level input voltage                             | 0   |     | 0.8             | V    |  |
|                                     | Input pulse duration (V <sub>CC</sub> ≥ 4.5V)       | 20  |     |                 |      |  |
| t <sub>ui</sub>                     | Input pulse duration (V <sub>CC</sub> < 4.5V)       | 25  |     |                 | ns   |  |
| 4 / 4                               | Signaling rate (V <sub>CC</sub> ≥ 4.5V)             | 0   |     | 50              | Mana |  |
| 1 / t <sub>ui</sub>                 | Signaling rate (V <sub>CC</sub> < 4.5V)             | 0   |     | 40              | Mbps |  |
| T <sub>J</sub>                      | Junction temperature                                |     |     | 136             | °C   |  |
| T <sub>A</sub>                      | Ambient temperature                                 | -55 | 25  | 125             | °C   |  |

## THERMAL INFORMATION

|                       | TUEDMA                                      | L METRIC <sup>(1)</sup>                                                                                                           | ISO7142CC     | LINIT |
|-----------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------|-------|
|                       | I HERIMA                                    | L METRIC '                                                                                                                        | DBQ (16 Pins) | UNIT  |
| $\theta_{JA}$         | Junction-to-ambient thermal resistance      | 104.5                                                                                                                             | °C/W          |       |
| $\theta_{JC(top)}$    | Junction-to-case(top) thermal resistance    |                                                                                                                                   |               | °C/W  |
| $\theta_{JB}$         | Junction-to-board thermal resistance        |                                                                                                                                   |               | °C/W  |
| ΨЈТ                   | Junction-to-top characterization para       | meter                                                                                                                             | 18.3          | °C/W  |
| $\Psi_{JB}$           | Junction-to-board characterization pa       | arameter                                                                                                                          | 46.4          | °C/W  |
| $\theta_{JC(bottom)}$ | Junction-to-case(bottom) thermal resistance |                                                                                                                                   | n/a           | °C/W  |
| P <sub>D</sub>        | Device power dissipation                    | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C}, C_L = 15 \text{ pF}$<br>Input a 25-MHz, 50% duty cycle square wave | 170           | mW    |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: ISO7142CC



#### **ELECTRICAL CHARACTERISTICS**

 $V_{CC1}$  and  $V_{CC2}$  at 5 V  $\pm$  10% (over recommended operating conditions unless otherwise noted.)

| PARAMI              | ETER                                     | TEST CONDITIONS                                       | MIN                   | TYP | MAX | UNIT  |
|---------------------|------------------------------------------|-------------------------------------------------------|-----------------------|-----|-----|-------|
| \/                  | High-level output voltage                | I <sub>OH</sub> = -4 mA; see Figure 1                 | $V_{CCx}^{(1)} - 0.5$ |     |     | V     |
| V <sub>OH</sub>     | OH THEFT TOVOL OUTPUT VOILUGE            | $I_{OH} = -20 \mu A$ ; see Figure 1                   | $V_{CCx}^{(1)} - 0.1$ |     |     | V     |
| \/                  | V <sub>OL</sub> Low-level output voltage | I <sub>OL</sub> = 4 mA; see Figure 1                  |                       |     | 0.4 | V     |
| VOL                 | Low-level output voltage                 | $I_{OL} = 20 \mu A$ ; see Figure 1                    |                       |     | 0.1 | V     |
| V <sub>I(HYS)</sub> | Input threshold voltage hysteresis       |                                                       |                       | 480 |     | mV    |
| I <sub>IH</sub>     | High-level input current                 | $V_{IH} = V_{CC}$ at INx or ENx                       |                       |     | 10  |       |
| I <sub>IL</sub>     | Low-level input current                  | V <sub>IL</sub> = 0 V at INx or ENx                   | -10                   |     |     | μA    |
| CMTI                | Common-mode transient immunity           | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see Figure 4 | 25                    | 70  |     | kV/μs |

<sup>(1)</sup>  $V_{CCx}$  is the supply voltage,  $V_{CC1}$  or  $V_{CC2}$ , for the output channel that is being measured.

#### **SWITCHING CHARACTERISTICS**

 $V_{CC1}$  and  $V_{CC2}$  at 5 V  $\pm$  10% (over recommended operating conditions unless otherwise noted.)

| PARAME                              | TER .                                                        | TEST CONDITIONS             | MIN | TYP | MAX | UNIT |
|-------------------------------------|--------------------------------------------------------------|-----------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                       | Con Figure 4                | 15  | 21  | 38  |      |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>  | See Figure 1                |     |     | 3.5 |      |
| t <sub>sk(o)</sub> (2)              | Channel to shound output along time                          | Same-direction channels     |     |     | 1.5 | ns   |
|                                     | Channel-to-channel output skew time                          | Opposite-direction channels |     |     | 6.5 |      |
| t <sub>sk(pp)</sub> (3)             | Part-to-part skew time                                       |                             |     |     | 14  |      |
| t <sub>r</sub>                      | Output signal rise time                                      |                             |     | 2.5 |     |      |
| t <sub>f</sub>                      | Output signal fall time                                      | See Figure 1                |     | 2.1 |     | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable propagation delay, high/low-to-high impedance output |                             |     | 7   | 12  |      |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output      | See Figure 2                |     | 6   | 12  | ns   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output       |                             |     | 12  | 23  | us   |
| t <sub>fs</sub>                     | Fail-safe output delay time from input data or power loss    | See Figure 3                |     | 8   |     | μs   |
| t <sub>GR</sub>                     | Input glitch rejection time                                  |                             |     | 9.5 |     | ns   |

<sup>(1)</sup> Also known as pulse skew

## **SUPPLY CURRENT**

 $V_{CC1}$  and  $V_{CC2}$  at 5 V  $\pm$  10% (over recommended operating conditions unless otherwise noted.)

| PARAMETER                           | TEST CONDITIONS |                                                                                        | MIN | TYP  | MAX  | UNIT |
|-------------------------------------|-----------------|----------------------------------------------------------------------------------------|-----|------|------|------|
| $I_{CC1}$ , $I_{CC2}$               | Disable         | EN = 0 V                                                                               |     | 8.0  | 1.6  |      |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC to 1 Mbps    |                                                                                        |     | 3.3  | 5    |      |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps         | DC Signal: V <sub>I</sub> = V <sub>CC</sub> or 0 V,                                    |     | 4.9  | 7    | mA   |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 25 Mbps         | AC Signal: All channels switching with square wave clock input; C <sub>I</sub> = 15 pF |     | 7.3  | 10   |      |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 50 Mbps         |                                                                                        |     | 11.1 | 14.5 |      |

<sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals, and loads.



#### **ELECTRICAL CHARACTERISTICS**

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V ± 10% (over recommended operating conditions unless otherwise noted.)

| PARAME              | ETER                                     | TEST CONDITIONS                                       | MIN                                   | TYP | MAX | UNIT  |
|---------------------|------------------------------------------|-------------------------------------------------------|---------------------------------------|-----|-----|-------|
| V                   | High-level output voltage                | I <sub>OH</sub> = -4 mA; see Figure 1                 | V <sub>CCx</sub> <sup>(1)</sup> – 0.5 |     |     | V     |
| V <sub>OH</sub>     | OH Tilgit level output voltage           | $I_{OH} = -20 \mu A$ ; see Figure 1                   | $V_{CCx}^{(1)} - 0.1$                 |     |     | V     |
| V                   | V <sub>OL</sub> Low-level output voltage | I <sub>OL</sub> = 4 mA; see Figure 1                  |                                       |     | 0.4 | V     |
| VOL                 |                                          | $I_{OL} = 20 \mu A$ ; see Figure 1                    |                                       |     | 0.1 | V     |
| V <sub>I(HYS)</sub> | Input threshold voltage hysteresis       |                                                       |                                       | 460 |     | mV    |
| I <sub>IH</sub>     | High-level input current                 | $V_{IH} = V_{CC}$ at INx or ENx                       |                                       |     | 10  |       |
| I <sub>IL</sub>     | Low-level input current                  | V <sub>IL</sub> = 0 V at INx or ENx                   | -10                                   |     |     | μA    |
| CMTI                | Common-mode transient immunity           | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see Figure 4 | 25                                    | 50  |     | kV/μs |

<sup>(1)</sup>  $V_{CCx}$  is the supply voltage,  $V_{CC1}$  or  $V_{CC2}$ , for the output channel that is being measured.

#### **SWITCHING CHARACTERISTICS**

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V ± 10% (over recommended operating conditions unless otherwise noted.)

| PARAMETER                           | र                                                                 | TEST CONDITIONS                | MIN | TYP | MAX | UNIT |
|-------------------------------------|-------------------------------------------------------------------|--------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                            | One Firms 4                    | 16  | 25  | 46  |      |
| PWD <sup>(1)</sup>                  | Pulse-duration distortion  t <sub>PHL</sub> - t <sub>PLH</sub>    | See Figure 1                   |     |     | 3   |      |
|                                     |                                                                   | Same-direction Channels        |     |     | 2   | ns   |
| $t_{sk(0)}$ (2)                     | Channel-to-channel output skew time                               | Opposite-direction<br>Channels |     |     | 6.5 | 110  |
| t <sub>sk(pp)</sub> (3)             | Part-to-part skew time                                            |                                |     |     | 21  |      |
| t <sub>r</sub>                      | Output signal rise time                                           | One Firms 4                    |     | 3   |     |      |
| t <sub>f</sub>                      | Output signal fall time                                           | See Figure 1                   |     | 2.5 |     | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable propagation delay, from high/low to high-impedance output |                                |     | 9   | 14  |      |
| t <sub>PZH</sub>                    | Enable propagation delay, from high-<br>impedance to high output  | See Figure 2                   |     | 9   | 17  | ns   |
| t <sub>PZL</sub>                    | Enable propagation delay, from high-<br>impedance to low output   |                                |     | 12  | 24  | us   |
| t <sub>fs</sub>                     | Fail-safe output delay time from input data or power loss         | See Figure 3                   |     | 7   |     | μs   |
| t <sub>GR</sub>                     | Input glitch rejection time                                       |                                |     | 11  |     | ns   |

<sup>(1)</sup> Also known as pulse skew

#### **SUPPLY CURRENT**

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V  $\pm$  10% (over recommended operating conditions unless otherwise noted.)

| PARAMETER                           | TEST CONDITIONS | 1 5                                                                                    | MIN | TYP | MAX | UNIT |
|-------------------------------------|-----------------|----------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable         | EN1 = EN2 = 0 V                                                                        |     | 0.5 | 1   |      |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC to 1 Mbps    |                                                                                        |     | 2.5 | 4   |      |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps         | DC signal: V <sub>I</sub> = V <sub>CC</sub> or 0 V                                     |     | 3.5 | 5   | mA   |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 25 Mbps         | AC signal: All channels switching with square-wave clock input; C <sub>1</sub> = 15 pF |     | 5   | 7   |      |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 40 Mbps         |                                                                                        |     | 6.5 | 10  |      |

Product Folder Links: ISO7142CC

<sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



#### **ELECTRICAL CHARACTERISTICS**

V<sub>CC1</sub> and V<sub>CC2</sub> at 2.7 V (over recommended operating conditions unless otherwise noted.)

| PARAME              | TER                                | TEST CONDITIONS                                            | MIN                   | TYP | MAX | UNIT  |
|---------------------|------------------------------------|------------------------------------------------------------|-----------------------|-----|-----|-------|
| \/                  | High-level output voltage          | I <sub>OH</sub> = -2 mA; see Figure 1                      | $V_{CCx}^{(1)} - 0.3$ |     |     | V     |
| V <sub>OH</sub>     | i ligit-level output voltage       | $I_{OH} = -20 \mu A$ ; see Figure 1                        | $V_{CCx}^{(1)} - 0.1$ |     |     | V     |
| V                   | Low lovel output voltage           | I <sub>OL</sub> = 4 mA; see Figure 1                       |                       |     | 0.4 | V     |
| V <sub>OL</sub>     | Low-level output voltage           | ow-level output voltage $I_{OL} = 20 \mu A$ ; see Figure 1 |                       |     | 0.1 | V     |
| V <sub>I(HYS)</sub> | Input threshold voltage hysteresis |                                                            |                       | 360 |     | mV    |
| I <sub>IH</sub>     | High-level input current           | V <sub>IH</sub> = V <sub>CC</sub> at INx or ENx            |                       |     | 10  |       |
| I <sub>IL</sub>     | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                        | -10                   |     |     | μA    |
| CMTI                | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see Figure 4      | 25                    | 45  |     | kV/µs |

<sup>(1)</sup>  $V_{CCx}$  is the supply voltage,  $V_{CC1}$  or  $V_{CC2}$ , for the output channel that is being measured.

#### **SWITCHING CHARACTERISTICS**

V<sub>CC1</sub> and V<sub>CC2</sub> at 2.7 V (over recommended operating conditions unless otherwise noted.)

| PARAMETER                           | ł                                                                     | TEST CONDITIONS                | MIN | TYP | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------------------|--------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                | Can Figure 4                   | 18  | 28  | 50  |      |
| PWD <sup>(1)</sup>                  | Pulse-duration distortion  t <sub>PHL</sub> - t <sub>PLH</sub>        | See Figure 1                   |     |     | 3   |      |
|                                     |                                                                       | Same-direction Channels        |     |     | 3   | ns   |
| t <sub>sk(0)</sub> (2)              | Channel-to-channel output skew time                                   | Opposite-direction<br>Channels |     |     | 8.5 |      |
| t <sub>sk(pp)</sub> (3)             | Part-to-part skew time                                                |                                |     |     | 24  |      |
| t <sub>r</sub>                      | Output signal rise time                                               | Con Figure 4                   |     | 3.5 |     |      |
| t <sub>f</sub>                      | Output signal fall time                                               | See Figure 1                   |     | 2.8 |     | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable propagation delay, from high/low to high-<br>impedance output |                                |     | 10  | 15  |      |
| t <sub>PZH</sub>                    | Enable propagation delay, from high-impedance to high output          | See Figure 2                   |     | 10  | 19  | ns   |
| t <sub>PZL</sub>                    | Enable propagation delay, from high-impedance to low output           |                                |     | 12  | 23  | us   |
| t <sub>fs</sub>                     | Fail-safe output delay time from input data or power loss             | See Figure 3                   | ·   | 7   |     | μs   |
| t <sub>GR</sub>                     | Input glitch rejection time                                           |                                |     | 12  |     | ns   |

<sup>(1)</sup> Also known as pulse skew

#### **SUPPLY CURRENT**

 $V_{\text{CC1}}$  and  $V_{\text{CC2}}$  at 2.7 V (over recommended operating conditions unless otherwise noted.)

| 001 002                             | `            | ,                                                                                      |     |     |     |      |
|-------------------------------------|--------------|----------------------------------------------------------------------------------------|-----|-----|-----|------|
| PARAMETER                           | TEST CONDIT  | ONS                                                                                    | MIN | TYP | MAX | UNIT |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable      | EN1 = EN2 = 0 V                                                                        |     | 0.4 | 0.8 |      |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC to 1 Mbps |                                                                                        |     | 2.2 | 3.5 |      |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps      | DC signal: $V_1 = V_{CC}$ or 0 V                                                       |     | 3   | 4.2 | mA   |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 25 Mbps      | AC signal: All channels switching with square-wave clock input; C <sub>I</sub> = 15 pF |     | 4.2 | 5.5 |      |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 40 Mbps      |                                                                                        |     | 5.4 | 7.5 |      |

<sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup>  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals, and loads.



#### PARAMETER MEASUREMENT INFORMATION



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $t_G \leq$  50  $\Omega$ . At the input, a 50- $\Omega$  resistor is required to terminate the input-generator signal. It is not needed in an actual application.
- B.  $C_1 = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 1. Switching-Characteristics Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ .
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 2. Enable/Disable Propagation Delay-Time Test Circuit and Waveform



## PARAMETER MEASUREMENT INFORMATION (continued)



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 3. Failsafe Delay-Time Test Circuit and Voltage Waveforms



A.  $C_L = 15pF$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 4. Common-Mode Transient Immunity Test Circuit



#### **DEVICE INFORMATION**

#### **INSULATION AND SAFETY-RELATED SPECIFICATIONS**

| PARAI               | METER                                            | TEST CONDITIONS                                                                                                                          | MIN   | TYP               | MAX  | UNIT      |  |
|---------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------|------|-----------|--|
| $V_{IOTM}$          | Maximum transient overvoltage                    |                                                                                                                                          |       |                   | 4242 | $V_{PK}$  |  |
| V <sub>IORM</sub>   | Maximum working voltage                          |                                                                                                                                          |       |                   | 566  | $V_{PK}$  |  |
| V                   | Isolation voltage per UL 1577                    | V <sub>TEST</sub> = V <sub>ISO</sub> , 60 sec (qualification)                                                                            |       |                   | 2500 | $V_{RMS}$ |  |
| $V_{ISO}$           |                                                  | V <sub>TEST</sub> = 1.2 * V <sub>ISO</sub> , 1 sec (100% production)                                                                     |       |                   | 3000 | $V_{RMS}$ |  |
|                     |                                                  | After Input/Output safety test subgroup 2/3, $V_{PR} = V_{IORM} \times 1.2$ , $t = 10 \text{ s}$ , Partial discharge $< 5 \text{ pC}$    |       |                   | 679  |           |  |
| $V_{PR}$            | Input-to-output test voltage                     | Method a, After environmental tests subgroup 1, $V_{PR} = V_{IORM} \times 1.6$ , $t = 10 \text{ s}$ , Partial discharge $< 5 \text{ pC}$ |       |                   | 906  | $V_{PK}$  |  |
|                     |                                                  | Method b1, 100% production test, $V_{PR} = V_{IORM} \times 1.875$ , $t = 1 \text{ s}$ , Partial discharge < 5 pC                         |       |                   | 1061 |           |  |
| L(I01)              | Minimum air gap (clearance)                      | Shortest terminal to terminal distance through air                                                                                       | 3.7   |                   |      | mm        |  |
| L(102)              | Minimum external tracking (creepage)             | Shortest terminal to terminal distance across the package surface                                                                        | 3.7   |                   |      | mm        |  |
|                     | Minimum internal gap (internal clearance)        | Distance through the insulation                                                                                                          | 0.014 |                   |      | mm        |  |
|                     | Pollution degree                                 |                                                                                                                                          |       | 2                 |      |           |  |
| СТІ                 | Tracking resistance (comparative tracking index) | DIN IEC 60112 / VDE 0303 Part 1                                                                                                          | ≥400  |                   |      | V         |  |
| <b>D</b> (1)        | Indiation and the section of                     | V <sub>IO</sub> = 500 V, T <sub>A</sub> < 100°C                                                                                          |       | >10 <sup>12</sup> |      | 0         |  |
| R <sub>IO</sub> (1) | Isolation resistance, input to output            | $V_{IO} = 500 \text{ V}, 100^{\circ}\text{C} \le T_{A} \le \text{max}$                                                                   |       | >10 <sup>11</sup> |      | Ω         |  |
| C <sub>IO</sub> (1) | Barrier capacitance, input to output             | V <sub>I</sub> = 0.4 sin (2πft), f = 1 MHz                                                                                               |       | 2.4               |      | pF        |  |
| C <sub>I</sub> (2)  | Input capacitance                                | $V_1 = V_{CC}/2 + 0.4 \sin(2\pi ft), f = 1 \text{ MHz}, V_{CC} = 5 \text{ V}$                                                            |       | 2                 |      | pF        |  |

<sup>(1)</sup> All pins on each side of the barrier tied together creating a two-terminal device.

#### **NOTE**

Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board do not reduce this distance.

Creepage and clearance on a printed circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

#### Table 2. IEC 60664-1 RATINGS TABLE

| PARAMETER                   | TEST CONDITIONS                            | SPECIFICATION |
|-----------------------------|--------------------------------------------|---------------|
| Basic Isolation Group       | ic Isolation Group Material Group          |               |
|                             | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I–IV          |
| Installation classification | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I–III         |
|                             | Rated mains voltage ≤ 400 V <sub>RMS</sub> | I–II          |

Product Folder Links: ISO7142CC

<sup>(2)</sup> Measured from input data pin to ground.



#### **REGULATORY INFORMATION**

| VDE                                                                                                                           | UL                                                        | UL CSA                                                                |                                                                                                     |  |  |
|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|
| Certified according to DIN EN 60747-5-2                                                                                       | Recognized under 1577<br>Component Recognition<br>Program | Approved under CSA Component<br>Acceptance Notice                     | Certified according to GB<br>4943.1-2011 and GB<br>8898:2011                                        |  |  |
| Basic Insulation<br>Maximum Transient<br>Overvoltage, 4242 V <sub>PK</sub><br>Maximum Working Voltage,<br>566 V <sub>PK</sub> | Single protection, 2500 V <sub>RMS</sub> <sup>(1)</sup>   | Basic Insulation per IEC 60950-1 (2nd Ed.), and IEC 61010-1 (3rd Ed.) | Basic Insulation, Altitude ≤ 5000m, Tropical climate, 250 V <sub>RMS</sub> maximum working voltage. |  |  |
| File number: 40016131                                                                                                         | File number: E181974                                      | File number: Pending                                                  | Report Number: Pending                                                                              |  |  |

<sup>(1)</sup> Production tested ≥ 3000 Vrms for 1 second in accordance with UL 1577.

#### **IEC SAFETY LIMITING VALUES**

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the IO can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

| PAF   | RAMETER                                 | TEST CO | NDITIONS                                                                 | MIN | TYP               | MAX | UNIT |
|-------|-----------------------------------------|---------|--------------------------------------------------------------------------|-----|-------------------|-----|------|
|       |                                         |         | $\theta_{JA} = 104.5$ °C/W, $V_I = 5.5$ V, $T_J = 150$ °C, $T_A = 25$ °C |     |                   | 217 |      |
| IS    | Safety input, output, or supply current | DBQ-16  | $\theta_{JA} = 104.5$ °C/W, $V_I = 3.6$ V, $T_J = 150$ °C, $T_A = 25$ °C |     | 217<br>332<br>443 | mA  |      |
|       | our one                                 |         | $\theta_{JA} = 104.5$ °C/W, $V_I = 2.7$ V, $T_J = 150$ °C, $T_A = 25$ °C |     |                   | 443 |      |
| $T_S$ | Maximum case temperature                |         |                                                                          |     |                   | 150 | °C   |

The safety-limiting constraint is the absolute-maximum junction temperature specified in the *Absolute Maximum Ratings* table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



Figure 5. DBQ-16  $\theta_{JC}$  Thermal Derating Curve





Figure 6. Typical Application Circuit for ISO7142

Note: For detailed layout recommendations, see Application Note SLLA284, Digital Isolator Design Guide.



Figure 7. Device I/O Schematics



#### TYPICAL CHARACTERISTICS



Figure 8. ISO7142 SUPPLY CURRENT FOR ALL CHANNELS VS DATA RATE



High-Level Output Current (mA)
Figure 9. HIGH-LEVEL OUTPUT VOLTAGE
vs HIGH-LEVEL OUTPUT CURRENT



Figure 10. LOW-LEVEL OUTPUT VOLTAGE vs LOW-LEVEL OUTPUT CURRENT



Figure 11. V<sub>CC</sub> UNDERVOLTAGE THRESHOLD vs FREE-AIR TEMPERATURE



Figure 12. PROPAGATION DELAY TIME vs FREE-AIR TEMPERATURE



Figure 13. INPUT GLITCH REJECTION TIME vs FREE-AIR TEMPERATURE



## **TYPICAL CHARACTERISTICS (continued)**



Figure 14. PEAK-PEAK OUTPUT JITTER vs DATA RATE



Figure 15. TYPICAL EYE DIAGRAM AT 40 MBPS, PRBS 2<sup>16</sup> - 1, 2.7-V OPERATION



Figure 16. TYPICAL EYE DIAGRAM AT 40 MBPS, PRBS 2<sup>16</sup> - 1, 3.3-V OPERATION



Figure 17. TYPICAL EYE DIAGRAM AT 50 MBPS, PRBS 2<sup>16</sup> - 1, 5-V OPERATION



## **REVISION HISTORY**

| Ch | nanges from Original (September 2013) to Revision A                                                                  | Page |
|----|----------------------------------------------------------------------------------------------------------------------|------|
| •  | Deleted the MIN value of -55°C from T <sub>J</sub> in the RECOMMENDED OPERATING CONDITIONS table                     | 3    |
| •  | Changed the TYP value of C <sub>I</sub> From: 3.5 To: 2 pF in the INSULATION AND SAFETY-RELATED SPECIFICATIONS table |      |
| •  | Changed the CSA column description for Basic Insulation                                                              | 10   |
| •  | Changed Figure 7                                                                                                     | 11   |



## PACKAGE OPTION ADDENDUM

25-Mar-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| ISO7142CCDBQ     | ACTIVE | SSOP         | DBQ                | 16   | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | 7142C                | Samples |
| ISO7142CCDBQR    | ACTIVE | SSOP         | DBQ                | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | 7142C                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

25-Mar-2014

| n no event shall TI's liability arising out of such | information exceed the total purchas | e price of the TI part(s) at issue in thi | s document sold by TI to ( | Customer on an annual basis. |
|-----------------------------------------------------|--------------------------------------|-------------------------------------------|----------------------------|------------------------------|
| , ,                                                 | '                                    | 1 ( )                                     | ,                          |                              |

## PACKAGE MATERIALS INFORMATION

www.ti.com 21-Aug-2014

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO7142CCDBQR | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 21-Aug-2014



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO7142CCDBQR | SSOP         | DBQ             | 16   | 2500 | 367.0       | 367.0      | 35.0        |

## DBQ (R-PDSO-G16)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AB.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# AMEYA360 Components Supply Platform

## **Authorized Distribution Brand:**

























## Website:

Welcome to visit www.ameya360.com

## Contact Us:

## > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

## > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

## Customer Service :

Email service@ameya360.com

## Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com