

# 400 MHz Low Power 2:8 Fan-Out Buffer with Universal Inputs and Outputs

Check for Samples: CDCUN1208LP

#### **FEATURES**

- Support PCIE gen1, gen2, gen3
- Configuration Options (via pins or SPI/I<sup>2</sup>C):
  - Input Type (HCSL, LVDS, LVCMOS)
  - Output Type (HCSL, LVDS, LVCMOS)
  - Signal Edge Rate (Slow, Medium, Fast)
  - Clock Input Divide Value (/1, /2, /4, /8) IN2 only
- Low Power Consumption and Power Management Features Including 1.8V Operation and Output Enable Control
- Integrated Voltage Regulators Improve PSNR
- Excellent Additive Jitter Performance
  - 200 fs RMS (10kHz-20MHz), LVDS at 100MHz
  - 160 fs RMS (10kHz-20MHz), HCSL at 100MHz

- Maximum Operating Frequency:
  - Differential Mode: up to 400 MHz
  - LVCMOS Mode: up to 250 MHz
- ESD Protection Exceeds 2kV HBM, 500V CDM
- Industrial Temperature Range (-40°C to 85°C)
- Wide Supply Range (1.8V, 2.5V, or 3.3V)

#### **APPLICATIONS**

- Communications Systems (Ethernet, PCI Express)
- Computing Systems (Ethernet, PCIe, USB)
- Consumer (Set top boxes, video equipment)
- Office Automation

### **DESCRIPTION**

The CDCUN1208LP is a 2:8 fan-out buffer featuring a wide operating supply range, two universal differential/single-ended inputs, and universal outputs (HCSL, LVDS, or LVCMOS) with edge rate control. The clock buffer supports PCIE gen1, gen2 and gen3. One of the device inputs includes a divider that provides divide values of /1, /2, /4, or /8. The CDCUN1208LP is offered in a 32 pin QFN package reducing the solution footprint. The device is flexible and easy to use. The state of certain pins determines device configuration at power up. Alternately, the CDCUN1208LP provides a SPI/I<sup>2</sup>C port with which a host processor controls device settings. The CDCUN1208LP delivers excellent additive jitter performance, and low power consumption. The output section includes four dedicated supply pins enabling the operation of output ports from different power supply domains. This provides the ability to clock devices switching at different LVCMOS levels without the need for external logic level translation circuitry.



Figure 1. CDCUN1208LP Applications – HCSL and LVDS Fan-Out Buffer Mode



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



Figure 2. CDCUN1208LP Typical Application Example – LVCMOS Output Mode





# PIN FUNCTIONS(1)

| NAME   | PIN<br>NUMBER | DESCRIPTION                                                                                                                                                                                                                                                                                       |
|--------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND    | Thermal Pad   | Power supply ground and thermal relief                                                                                                                                                                                                                                                            |
| VDD    | 5             | Device Power Supply, Provides power to the input section and clock distribution section. Use a power supply voltage that corresponds to the switching levels of clock input(s) (i.e. 1.8V, 2.5V, or 3.3V).                                                                                        |
| MODE   | 30            | Device Control Mode Select  OPEN = Device Configured via pins (Pin Mode)  HIGH = Device Configured via I <sup>2</sup> C  LOW = Device Configured via SPI  Note: For information on control via the serial interface (I <sup>2</sup> C/ SPI), see DEVICE CONTROL USING THE HOST INTERFACE section. |
| DIVIDE | 1             | Input Divider Pin Control (HIGH = /4, LOW = /2, OPEN = /1)                                                                                                                                                                                                                                        |
| OE     | 32            | Device Output Enable HIGH = Enable, LOW = Disable                                                                                                                                                                                                                                                 |
| ERC    | 31            | Output Edge Rate Control HIGH = Medium, LOW = Slow, OPEN = Fast                                                                                                                                                                                                                                   |
| INSEL  | 2             | Input Multiplexer Control                                                                                                                                                                                                                                                                         |
| ITTP   | 8             | Input Type Select (HIGH = HCSL, LOW = LVDS, OPEN = LVCMOS)                                                                                                                                                                                                                                        |
| IN1P   | 3             | Universal Input 1 – Positive Terminal                                                                                                                                                                                                                                                             |
| IN1N   | 4             | Universal Input 1 – Negative Terminal, Ground if using IN1 in single-ended mode                                                                                                                                                                                                                   |
| IN2P   | 6             | Universal Input 2 – Positive Terminal                                                                                                                                                                                                                                                             |
| IN2N   | 7             | Universal Input 2 – Negative Terminal, Ground if using IN2 in single-ended mode                                                                                                                                                                                                                   |
| OTTP   | 19            | Output Type Select (HIGH = HCSL, LOW = LVDS, OPEN = LVCMOS)                                                                                                                                                                                                                                       |
| OUT1P  | 9             | Output 1 – Positive Terminal                                                                                                                                                                                                                                                                      |
| OUT1N  | 10            | Output 1 – Negative Terminal                                                                                                                                                                                                                                                                      |
| VDDO1  | 11            | Output Power Supply – OUT1, OUT2                                                                                                                                                                                                                                                                  |
| OUT2P  | 12            | Output 2 – Positive Terminal                                                                                                                                                                                                                                                                      |

This pin list applies to operation of the device in pin mode. In host mode, certain pins take on an alternate function as outlined in Table 9.



# PIN FUNCTIONS<sup>(1)</sup> (continued)

| NAME  | PIN<br>NUMBER | DESCRIPTION                                                                                                                     |
|-------|---------------|---------------------------------------------------------------------------------------------------------------------------------|
| OUT2N | 13            | Output 2 – Negative Terminal                                                                                                    |
| VDDO2 | 14            | Output Power Supply – OUT3, OUT4; Output bank OUT1 – OUT4 regulator power supply (apply power if any of OUT1 – OUT4 are needed) |
| OUT3P | 15            | Output 3 – Positive Terminal                                                                                                    |
| OUT3N | 16            | Output 3 – Negative Terminal                                                                                                    |
| OUT4P | 17            | Output 4 – Positive Terminal                                                                                                    |
| OUT4N | 18            | Output 4 – Negative Terminal                                                                                                    |
| OUT5P | 20            | Output 5 – Positive Terminal                                                                                                    |
| OUT5N | 21            | Output 5 – Negative Terminal                                                                                                    |
| VDDO3 | 22            | Output Power Supply - OUT5, OUT6                                                                                                |
| OUT6P | 23            | Output 6 – Positive Terminal                                                                                                    |
| OUT6N | 24            | Output 6 – Negative Terminal                                                                                                    |
| OUT7P | 25            | Output 7 – Positive Terminal                                                                                                    |
| OUT7N | 26            | Output 7 – Negative Terminal                                                                                                    |
| VDDO4 | 27            | Output Power Supply – OUT7, OUT8 Output bank OUT5 – OUT8 regulator power supply (apply power if any of OUT5 – OUT8 are needed)  |
| OUT8P | 28            | Output 8 – Positive Terminal                                                                                                    |
| OUT8N | 29            | Output 8 – Negative Terminal                                                                                                    |

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGED DEVICES | FEATURES                                      |
|----------------|------------------|-----------------------------------------------|
| -40°C to 85°C  | CDCUN1208LPRHBT  | 32-pin QFN (RHB) package, small tape and reel |
| –40°C to 85°C  | CDCUN1208LPRHBR  | 32-pin QFN (RHB) package, tape and reel       |

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                     | VALUE                      | UNIT |
|------------------|-------------------------------------|----------------------------|------|
| $V_{DDxx}$       | Supply voltage range <sup>(2)</sup> | -0.5 to 4.6                | V    |
| $V_{IN}$         | Input voltage range (3)             | $-0.5$ to $V_{DDIx} + 0.5$ | V    |
| V <sub>OUT</sub> | Output voltage range <sup>(3)</sup> | $-0.5$ to $V_{DDOx} + 0.5$ | V    |
| I <sub>IN</sub>  | Input current                       | 20                         | mA   |
| I <sub>OUT</sub> | Output current                      | 50                         | mA   |
| T <sub>STG</sub> | Storage temperature range           | -65 to 150                 | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

Submit Documentation Feedback

Copyright © 2012–2013, Texas Instruments Incorporated

<sup>(2)</sup> All supply voltages must be supplied simultaneously

<sup>(3)</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



#### THERMAL INFORMATION

|                  |                                              | CDCUN1208LP |       |
|------------------|----------------------------------------------|-------------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                | QFN32       | UNITS |
|                  |                                              | 32 PINS     |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 32.5        |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 24.2        |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 6.6         | 90044 |
| Ψлт              | Junction-to-top characterization parameter   | 0.3         | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter | 6.6         |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 1.6         |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### RECOMMENDED OPERATING CONDITIONS

 $T_{\Delta} = -40^{\circ}C \text{ TO } 85^{\circ}C$ 

|                 |                            |           | MIN   | NOM | MAX   | UNIT |
|-----------------|----------------------------|-----------|-------|-----|-------|------|
| POWER           | SUPPLIES <sup>(1)(2)</sup> |           |       |     |       |      |
| V <sub>DD</sub> | DC Power Supply - Core     | 1.8V Mode | 1.7   | 1.8 | 1.9   | V    |
| $V_{DDOx}$      | DC Power Supply - Output   | 1.8V Mode | 1.7   | 1.8 | 1.9   | V    |
| $V_{DD}$        | DC Power Supply - Core     | 2.5V Mode | 2.375 | 2.5 | 2.625 | V    |
| $V_{DDOx}$      | DC Power Supply - Output   | 2.5V Mode | 2.375 | 2.5 | 2.625 | V    |
| $V_{DD}$        | DC Power Supply - Core     | 3.3V Mode | 2.97  | 3.3 | 3.63  | V    |
| $V_{DDOx}$      | DC Power Supply - Output   | 3.3V Mode | 2.97  | 3.3 | 3.63  | V    |
| TEMPER          | RATURE                     |           |       |     | ,     |      |
| T <sub>A</sub>  | Free- Air Temperature      |           | -40   |     | 85    | °C   |

<sup>(1)</sup> For proper device operation, the core power supply voltage (pin 5) must be applied either before the application of any output power supply or simultaneously with the application of the output power supplies. The application of an output power supply prior to the application of the core power supply could result in improper device behavior.

Table 1. CDCUN1208LP Power Consumption ( $T_A = -40$ °C to 85°C)

|                              |        | DE | ICE SE | TTINGS | (See Tab | le 2) <sup>(1)</sup> |        | TEST                                                           |                                                                   | MAX CURRENT                                    | MAX CURRENT     |      |
|------------------------------|--------|----|--------|--------|----------|----------------------|--------|----------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------|-----------------|------|
| PARAMETER                    | MODE   | OE | ERC    | ОТТР   | INSEL    | ITTP                 | PD Bit | CONFIGURATION                                                  | DESCRIPTION                                                       | $V_{DD}=1.8V$ $f_{OUT}=f_{in}=100 \text{ MHz}$ | $V_{DD} = 3.3V$ | UNIT |
| I <sub>PD1.8,3.3</sub>       | L or H | L  | х      | x      | x        | L                    | н      | Host Configuration<br>Mode<br>(see Host<br>Configuration Mode) | Device Power Down                                                 | 3                                              | 4               | mA   |
| I <sub>CORE1.8,3.3</sub>     | 0      | L  | Х      | Х      | Х        | L                    | Х      | Figure 19a,b,c                                                 | Device Outputs Off                                                | 26                                             | 35              | mA   |
| I <sub>HCSL1.8,3.3</sub>     | 0      | Н  | 0      | Н      | L        | 0                    | х      | Figure 19a                                                     | HCSL Buffer Current<br>Consumption (2)                            | 23                                             | 23              | mA   |
| I <sub>LVDS1.8,3.3</sub>     | 0      | Н  | 0      | L      | L        | 0                    | х      | Figure 19b                                                     | LVDS Buffer Current<br>Consumption (2)                            | 9                                              | 9               | mA   |
| I <sub>LVCMOS1.8,3.3</sub>   | 0      | Н  | 0      | 0      | L        | 0                    | х      | Figure 19c                                                     | LVCMOS Buffer<br>Current Consumption<br>(one side) <sup>(2)</sup> | 8                                              | 11              | mA   |
| I <sub>DEV-HCSL1.8,3.3</sub> | 0      | Н  | 0      | Н      | L        | 0                    | х      | Figure 19a                                                     | Device Current<br>Consumption – HCSL<br>Mode                      | 200                                            | 200             | mA   |
| I <sub>DEV-LVDS1.8,3.3</sub> | 0      | I  | 0      | L      | L        | 0                    | х      | Figure 19b                                                     | Device Current<br>Consumption – LVDS<br>Mode                      | 80                                             | 90              | mA   |

<sup>(1)</sup> H = Input High, L = Input Low; O = Input Open

Copyright © 2012–2013, Texas Instruments Incorporated

<sup>(2)</sup> A minimum V<sub>DD</sub> slew rate of 6500V/s should be obtained to ensure proper device functionality in Pin Mode. If the ambient temperature of the device is >0°C, the slew rate can be as slow as 5000V/s. In Host Mode (I<sup>2</sup>C/SPI), the V<sub>DD</sub> slew rate is not limited, if the Reset bit gets toggled after V<sub>DD</sub> ramp.

<sup>(2)</sup> Buffer current consumption values represent the average of the current drawn by V<sub>DDO1</sub>, V<sub>DDO2</sub>, V<sub>DDO3</sub>, and V<sub>DDO4</sub> divided by 8 (differential mode) or 16 (single-ended mode).



#### Table 1. CDCUN1208LP Power Consumption ( $T_A = -40^{\circ}\text{C}$ to 85°C) (continued)

|                                | $R \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | MAX CURRENT |     |      |       |      |        |            |               |     |                                             |      |
|--------------------------------|----------------------------------------------------------|-------------|-----|------|-------|------|--------|------------|---------------|-----|---------------------------------------------|------|
| PARAMETER                      | MODE                                                     | OE          | ERC | ОТТР | INSEL | ITTP | PD Bit | _          |               | 00  | $V_{DD} = 3.3V$ $f_{OUT} = f_{in} = 100MHz$ | UNIT |
| I <sub>DEV-LVCMOS1.8,3.3</sub> | 0                                                        | Н           | 0   | 0    | L     | 0    | ×      | Figure 19c | Consumption - | 130 | 210                                         | mA   |

# DIGITAL INPUT ELECTRICAL CHARACTERISTICS – OE (SCL), INSEL, ITTP, OTTP, DIVIDE (SDA/MOSI), ERC(ADDR/CS), MODE

 $T_{\Delta} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ 

|                       | PARAMETER                       | TEST CONDITIONS                                                    | MIN  | TYP MAX | UNIT |
|-----------------------|---------------------------------|--------------------------------------------------------------------|------|---------|------|
| LVCMOS I              | NPUT                            |                                                                    | ,    | 1       |      |
| V <sub>IL1.8</sub>    | Low level LVCMOS input voltage  | V <sub>DD</sub> = 1.8 V                                            |      | 0.7     | V    |
| V <sub>IH1.8</sub>    | High level LVCMOS input voltage | V <sub>DD</sub> = 1.8 V                                            | 1.35 |         | V    |
| V <sub>IOPEN1.8</sub> | OPEN level LVCMOS input voltage | V <sub>DD</sub> = 1.8 V                                            | 0.75 | 1.2     | V    |
| $V_{\text{IL}2.5}$    | Low level LVCMOS input voltage  | V <sub>DD</sub> = 2.5 V                                            |      | 0.7     | V    |
| V <sub>IH2.5</sub>    | High level LVCMOS input voltage | V <sub>DD</sub> = 2.5 V                                            | 1.71 |         | V    |
| V <sub>IOPEN2.5</sub> | OPEN level LVCMOS input voltage | V <sub>DD</sub> = 2.5 V                                            | 1.0  | 1.6     | V    |
| V <sub>IL3.3</sub>    | Low level LVCMOS input voltage  | V <sub>DD</sub> = 3.3 V                                            |      | 1.0     | V    |
| V <sub>IH3.3</sub>    | High level LVCMOS input voltage | V <sub>DD</sub> = 3.3 V                                            | 2.3  |         | V    |
| V <sub>IOPEN3.3</sub> | OPEN level LVCMOS input voltage | V <sub>DD</sub> = 3.3 V                                            | 1.3  | 1.9     | V    |
| I <sub>IL</sub>       | Low level LVCMOS input current  | $V_{DD} = V_{DDmax}, V_{ILCMOS} = 0 V$                             |      | -120    | μΑ   |
| I <sub>IH</sub>       | High level LVCMOS input current | V <sub>DD</sub> = V <sub>DDmax</sub> , V <sub>IHCMOS</sub> = 1.9 V |      | 65      | μΑ   |
| C <sub>I</sub>        | LVCMOS Input capacitance        |                                                                    |      | 6       | pF   |
| V <sub>IK</sub>       | Digital input clamp voltage     | $V_{DD} = 1.7V, I_{I} = -18 \text{ mA}$                            |      | -1.2    | V    |

#### **UNIVERSAL INPUT (IN1, IN2) CHARACTERISTICS**

 $V_{DD} = 1.8V, 2.5V, 3.3V, T_A = -40^{\circ}C \text{ to } 85^{\circ}C$ 

|                      | PARAMETER                 | TEST CONDITIONS                                    | MIN                 | TYP MAX               | UNIT |
|----------------------|---------------------------|----------------------------------------------------|---------------------|-----------------------|------|
| SINGLE-E             | NDED MODE                 |                                                    |                     |                       |      |
| f <sub>IN1,2</sub>   | Input frequency           | Single ended <sup>(1)</sup>                        | 0.008               | 250                   | MHz  |
| V <sub>IH</sub>      | Input voltage - high      | 250 MHz                                            | $0.7 \times V_{DD}$ | $V_{DD}$              | V    |
| V <sub>IL</sub>      | Input voltage - low       | 250 MHz                                            |                     | 0.2 × V <sub>DD</sub> | V    |
| DIFFEREN             | NTIAL MODE                | ,                                                  | •                   |                       |      |
| f <sub>INDIFF</sub>  | Input frequency           |                                                    | 0.008               | 400                   | MHz  |
| 1) /                 | land and a                | V <sub>DD</sub> = 2.5 V, 3.3 V                     | 0.15                | 1.6                   | V    |
| V <sub>IN-DIFF</sub> | Input swing               | V <sub>DD</sub> = 1.8 V                            | 0.15                | 1                     | V    |
|                      |                           | ITTP = LVDS, V <sub>DD</sub> = 3.3 V               | 0.8                 | 2.5                   |      |
| $V_{CM}$             | Input common mode voltage | ITTP = LVDS, V <sub>DD</sub> = 2.5 V, 1.8 V        | 0.8                 | V <sub>DD</sub> - 0.3 | V    |
|                      |                           | ITTP = HCSL                                        | -0.15               | 0.75                  |      |
| GENERAL              | CHARACTERISTICS           |                                                    |                     |                       |      |
| I <sub>IH</sub>      | Input current - high      | V <sub>DD</sub> = 3.63 V, V <sub>IH</sub> = 3.63 V |                     | 30                    | μA   |
| I <sub>IL</sub>      | Input current - low       | V <sub>DD</sub> = 3.63 V, V <sub>IL</sub> = 0 V    |                     | -30                   | μA   |
| ΔV/ΔΤ                | Input edge rate           | 20%–80%                                            | 0.75                |                       | V/ns |
| DC <sub>IN</sub>     | Input duty cycle          |                                                    | 40                  | 60%                   |      |
| C <sub>IN</sub>      | Input capacitance         |                                                    |                     | 3.5                   | pF   |

<sup>(1)</sup> When using an input in single-ended mode, ground the negative terminal (IN1N and/or IN2N) and drive the positive terminal (IN1P and/or IN2P).

Product Folder Links : CDCUN1208LP



# **CLOCK OUTPUT BUFFER CHARACTERISTICS (OUTPUT MODE = LVDS)**

Unless otherwise noted,  $V_{DDOX} = 1.8V$ , 2.5V, 3.3V;  $T_A = -40$ °C to 85°C. See Figure 9, Figure 10, and Figure 11.

|                                | PARAMETER                                                     | TEST CONDITIONS                                                                                     | MIN   | TYP | MAX   | UNIT      |
|--------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------|-----|-------|-----------|
| f <sub>OUT</sub>               | Output frequency                                              |                                                                                                     | 0.008 |     | 400   | MHz       |
| V                              | Output common mode voltage,<br>VDDOx = 2.5/3.3 V              | R <sub>L</sub> = 100 Ω                                                                              | 1.125 | 1.2 | 1.275 | V         |
| V <sub>CM</sub>                | Output common mode voltage,<br>VDDOx = 1.8 V                  | R <sub>L</sub> = 100 Ω                                                                              |       | 0.9 |       | V         |
| V <sub>OD</sub>                | Differential output voltage                                   | $R_L = 100 \Omega$ , single-ended Pk-Pk                                                             | 250   | 400 | 550   | mV        |
| $\Delta V_{OD}$                | Change in magnitude of VOD for complementary output states    | R <sub>L</sub> = 100 Ω                                                                              | -50   |     | 50    | mV        |
| V <sub>ring</sub>              | Output overshoot and undershoot                               | Percentage of output amplitude VOD                                                                  |       |     | 20%   |           |
| Vos                            | Output AC common mode                                         | $V_{IN, DIFF, PP} = 0.9V, R_L = 100 \Omega, 2 pF$                                                   |       |     | 150   | mVP-P     |
| т                              | Additive jitter <sup>(1)</sup>                                | $f_{out}$ = 100 MHz, 10k-20M integration bandwidth, $R_L$ = 100 $\Omega$                            |       |     | 200   | fs, rms   |
| T <sub>ADDJIT</sub>            | Additive litter                                               | $f_{out}$ = 400 MHz, 10k-20M integration bandwidth, $R_L$ = 100 $\Omega$                            |       |     | 180   | 15, 11115 |
|                                |                                                               | ERC = Slow, 20% to 80%, $Z_L = 100\Omega$ , 1pF, $V_{DDOx} = 3.3V$                                  |       | 800 |       |           |
|                                |                                                               | ERC = Slow, 20% to 80%, $Z_L = 100\Omega$ , 1pF, $V_{DDOx} = 1.8V$                                  |       | 700 |       |           |
| t <sub>R</sub> /t <sub>F</sub> | Output rise/fall time                                         | ERC = Medium., 20% to 80%, $Z_L = 100\Omega$ , 1pF, $V_{DDOx} = 3.3V$                               |       | 600 |       | ps        |
|                                |                                                               | ERC = Medium., 20% to 80%, $Z_L = 100\Omega$ , 1pF, $V_{DDOx} = 1.8V$                               |       | 500 |       |           |
|                                |                                                               | ERC = Fast, 20% to 80%, Z <sub>L</sub> = 100Ω, 1 pF                                                 |       | 300 |       |           |
| ODC                            | Output Duty Cycle                                             | 50/50 Input duty cycle                                                                              | 45%   |     | 55%   |           |
| I <sub>SP</sub>                | Output Short Circuit Current (single ended)                   | Shorted to GND                                                                                      | -24   |     | 24    | mA        |
| I <sub>PN</sub>                | Output Short Circuit Current (differential)                   | Complementary outputs shorted together                                                              |       |     | 12    | mA        |
| _                              | Description Dalay                                             | ERC set to high rate. Input $t_r$ , $t_f > 0.6$ V/ns, $R_L = 100\Omega$ , $V_{DD} = 2.5$ V, $3.3$ V |       |     | 3.3   |           |
| T <sub>DLYO</sub>              | Propagation Delay                                             | ERC set to high rate. Input $t_r$ , $t_f > 0.6$ V/ns, $R_L = 100\Omega$ , $V_{DD} = 1.8$ V          |       |     | 3.8   | ns        |
| t <sub>SKEW</sub>              | Skew between outputs                                          | ERC set to high rate. Input $t_r$ , $t_f$ > 0.6 V/ns, Equal VDDOx, $R_L$ = $100\Omega$              |       | 35  | 50    | ps        |
| t <sub>OE</sub>                | Output enable to stable clock output                          | Pin mode. f <sub>out</sub> = 100 MHz, device in active mode with outputs disabled, OE asserted      |       | 20  |       | μs        |
| t <sub>PD</sub>                | PD de-asserted to stable clock output                         | Host mode, f <sub>out</sub> = 100 MHz, device in power down mode, PD de-asserted                    |       | 20  |       | μs        |
| t <sub>PU</sub>                | Time from power applied to stable clock output <sup>(2)</sup> | Pin mode, $f_{out}$ = 100 MHz, OE asserted, measured from time $V_{DD}$ is valid to stable output.  |       | 1   |       | ms        |

<sup>(1)</sup>  $t_{Rfin} = t_{Ffin} > 0.6 \text{ V/ns.}$ (2) Parameter depends significantly on power supply design and supply voltage rise time.



#### **CLOCK OUTPUT BUFFER CHARACTERISTICS (OUTPUT MODE = HCSL)**

Unless otherwise noted,  $V_{DDOx} = 1.8V$ , 2.5V, 3.3V;  $T_A = -40^{\circ}$ C to 85°C. See Figure 12, Figure 13, and Figure 14. Supporting PCIE gen1, gen2, gen3.

|                      | PARAMETER                                                              | TEST CONDITIONS                                                                                   | MIN   | TYP | MAX  | UNIT       |
|----------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|-----|------|------------|
| f <sub>OUT</sub>     | Output frequency                                                       |                                                                                                   | 0.008 |     | 400  | MHz        |
| Vmax                 | Absolute maximum output voltage <sup>(1)</sup>                         | See Figure 3                                                                                      |       |     | 1.15 | V          |
| Vmin                 | Absolute minimum output voltage <sup>(2)</sup>                         | See Figure 3                                                                                      | -0.3  |     |      | V          |
| \/                   | Single ended output voltage –                                          | $R_L$ = single ended to GND = 50 $\Omega$ , $C_L$ = 2pF, VDDOx = 2.5V, 3.3V See Figure 12         | 600   |     |      | m\/        |
| V <sub>OH</sub>      | high <sup>(3)</sup>                                                    | $R_L$ = single ended to GND = 50 $\Omega$ , $C_L$ = 2pF, VDDOx = 1.8V See Figure 12               | 550   |     |      | mV         |
| V <sub>OL</sub>      | Single ended output voltage – low <sup>(3)</sup>                       | $R_L$ = single ended to GND = 50 $\Omega$ , $C_L$ = 2pF, See Figure 12                            |       |     | 150  | mV         |
| V <sub>CROSS</sub>   | Output crossing point voltage (3)                                      | See Figure 3                                                                                      | 250   |     | 550  | mV         |
| V <sub>CROSSΔ</sub>  | V <sub>CROSS</sub> Total variation <sup>(3)</sup>                      | See Figure 4                                                                                      |       |     | 140  | mV         |
| V <sub>RB</sub>      | Ring back voltage margin <sup>(3)</sup>                                | See Figure 5                                                                                      | -100  |     | 100  | mV         |
| T <sub>STABLE</sub>  | Time before V <sub>RB</sub> is Allowed <sup>(3)</sup> , <sup>(4)</sup> | See Figure 5                                                                                      | 500   |     |      | ps         |
| V <sub>OS</sub>      | Output AC common mode                                                  | $V_{IN,\;DIFF,\;PP}$ = 0.9V, $R_L$ = single ended to GND = 50 $\Omega$ , 2 pF                     |       | 75  | 125  | $mV_{P-P}$ |
| T <sub>jitHCSL</sub> | Additive jitter, input set to HCSL <sup>(5)</sup>                      | f <sub>OUT</sub> = 100 MHz, 10k-20M integration bandwidth.<br>Differential Measurement            |       |     | 380  | fs, rms    |
| T <sub>jitLVDS</sub> | Additive jitter, input set to LVDS <sup>(5)</sup>                      | f <sub>OUT</sub> = 100 MHz, 10k-20M integration bandwidth.<br>Differential Measurement            |       |     | 280  | fs, rms    |
|                      |                                                                        | Slow, +150mV differential, See Figure 6, V <sub>DDOx</sub> = 3.3V                                 |       | 300 |      |            |
|                      |                                                                        | Slow, +150mV differential, See Figure 6, V <sub>DDOx</sub> = 1.8V                                 |       | 230 |      |            |
| $t_R/t_F$            | Output rise/fall time (6)                                              | Med., +150mV differential, See Figure 6, V <sub>DDOx</sub> = 3.3V                                 |       | 240 |      | ps         |
|                      |                                                                        | Med., +150mV differential, See Figure 6, V <sub>DDOx</sub> = 1.8V                                 |       | 180 |      |            |
|                      |                                                                        | Fast, +150mV differential, See Figure 6                                                           |       | 140 |      |            |
| TM <sub>RF</sub>     | Output rise/fall time matching                                         | See Figure 7                                                                                      |       |     | 20%  |            |
| ODC                  | Output duty cycle <sup>(7)</sup>                                       | Differential Measurement, See Figure 8                                                            | 45%   |     | 55%  |            |
| T <sub>DLYO</sub>    | Propagation delay                                                      | ERC set to high rate. Input $t_r$ , $t_f > 0.6$ V/ns, $V_{DD} = 2.5$ V, 3.3V                      |       |     | 3.8  | ns         |
| 52.0                 | , ,                                                                    | ERC set to high rate. Input $t_r$ , $t_f > 0.6$ V/ns, $V_{DD} = 1.8$ V                            |       |     | 4.3  |            |
| t <sub>SKEW</sub>    | Skew between outputs <sup>(8)</sup>                                    | Differential Measurement, Input t <sub>r</sub> , t <sub>f</sub> > 0.6 V/ns                        |       | 35  | 50   | ps         |
| t <sub>OE</sub>      | Output enable to stable clock output                                   | Pin mode, f <sub>out</sub> = 100 MHz, device in active mode with outputs disabled, OE asserted    |       | 2   |      | μs         |
| t <sub>PD</sub>      | PD de-asserted to stable clock output                                  | Host mode, f <sub>out</sub> = 100 MHz, device in power down mode, PD de-asserted                  |       | 15  |      | μs         |
| t <sub>PU</sub>      | Time from power applied to stable clock output (9)                     | Pin mode, $f_{out} = 100$ MHz, OE asserted, measured from time $V_{DD}$ is valid to stable output |       | 1   |      | ms         |

- (1) Single-ended measurement includes overshoot. Measurement is taken at load capacitors C<sub>L</sub> (see Figure 12).
- (2) Single-ended measurement, includes undershoot Measurement is taken at load capacitors  $\bar{C}_L$  (see Figure 12).
- (3) Measurement is taken at load capacitors C<sub>L</sub> (see Figure 12). If VDDOx = 1.8V, the specified minimum V<sub>OH</sub> is 550 mV.
- (4) TSTABLE is the time the differential clock must maintain a minimum ±150 mV differential voltage after rising/falling edges before it is allowed to droop back into the VRB ±100 mV differential range. See Figure 5.
- (5)  $t_{Rfin} = t_{Ffin} \ge 0.6 \text{ V/ns}.$
- (6) Measured from -150 mV to +150 mV on the differential waveform. The signal must be monotonic through the measurement region for rise and fall time. The 300 mV measurement window is centered on the differential zero crossing. Slow is 0.53V/ns, medium is 1.05V/ns, and fast is 2.1V/ns. The PCIe CEM spec. has a window of 0.6V/ns to 4V/ns.
- (7) Assumes input duty cycle = 50%.
- (8) Skew measured between identical output types with identical loads, identical output power supplies, and identical edge rate settings.
- (9) Parameter depends significantly on power supply design and supply voltage rise time.

Submit Documentation Feedback

Copyright © 2012–2013, Texas Instruments Incorporated





Figure 3. HCSL Crossing Point Voltage



Figure 4. HCSL Variation of VCROSS over all Rising Clock Edges



Figure 5. HCSL Ring Back Margin and Timing



Figure 6. HCSL Rise Fall Time and Edge Speed



Figure 7. HCSL Rise Fall Time Matching

Copyright © 2012–2013, Texas Instruments Incorporated





Figure 8. HCSL Duty Cycle

10



#### CLOCK OUTPUT BUFFER ELECTRICAL CHARACTERISTICS (OUTPUT MODE = LVCMOS)

Unless otherwise noted,  $V_{DDOx}$  as shown in Table sections,  $T_A = -40$ °C to 85°C. ERC = Fast. For test configurations, see Figure 15 and Figure 16.

|                                     | PARAMETER                                          | TEST CONDITIONS                                                                                    | MIN    | TYP | MAX | UNIT     |
|-------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------|--------|-----|-----|----------|
| 3.3V MODE                           | <u> </u>                                           |                                                                                                    | •      |     |     |          |
| f <sub>out</sub>                    | Output frequency range                             |                                                                                                    | 0.0008 |     | 250 | MHz      |
|                                     |                                                    | V <sub>DDOx</sub> = 2.97 V, I <sub>OH</sub> = -0.1 mA (All ERC Settings)                           | 2.9    | 2.9 |     | V        |
|                                     |                                                    | V <sub>DDOx</sub> = 2.97 V, I <sub>OH</sub> = -5 mA (ERC = SLOW)                                   | 0.4    |     |     | .,       |
| \ /                                 | LVCMOS High-level output                           | $V_{DDOx} = 2.97 \text{ V}, I_{OH} = -8 \text{ mA (ERC = MED, FAST)}$                              | 2.4    |     |     | V        |
| $V_{OH}$                            | voltage                                            | $V_{DDOx} = 2.97 \text{ V}, I_{OH} = -6 \text{ mA (ERC = SLOW)}$                                   |        | 2.2 |     |          |
|                                     |                                                    | $V_{DDOx} = 2.97 \text{ V}, I_{OH} = -10 \text{ mA (ERC = MED)}$                                   | 2.2    |     |     | V        |
|                                     |                                                    | $V_{DDOx} = 2.97 \text{ V}, I_{OH} = -12 \text{ mA (ERC = FAST)}$                                  |        |     |     |          |
|                                     |                                                    | V <sub>DDOx</sub> = 2.97 V, I <sub>OL</sub> = 0.1 mA (All ERC Settings)                            |        |     | 0.1 | V        |
|                                     |                                                    | $V_{DDOx} = 2.97 \text{ V}, I_{OL} = 5 \text{ mA (ERC = SLOW)}$                                    |        |     | 0.5 | V        |
| \/                                  | LVCMOS Low-level output                            | $V_{DDOx} = 2.97 \text{ V}, I_{OL} = 8 \text{ mA (ERC = MED, FAST)}$                               |        |     | 0.5 |          |
| V <sub>OL</sub>                     | voltage                                            | $V_{DDOx} = 2.97 \text{ V}, I_{OL} = 6 \text{ mA (ERC = SLOW)}$                                    |        |     |     |          |
|                                     |                                                    | $V_{DDOx} = 2.97 \text{ V}, I_{OL} = 10 \text{ mA (ERC = MED)}$                                    |        | 0.8 |     | V        |
|                                     |                                                    | $V_{DDOx} = 2.97 \text{ V}, I_{OL} = 12 \text{ mA (ERC = FAST)}$                                   |        |     |     |          |
|                                     | LVCMOS High-level output current                   | $V_{DDOx} = 3.3 \text{ V}, V_{O} = 0.5 \text{ V}; T_{A} = 25^{\circ}\text{C}$                      | -73    |     |     |          |
| I <sub>OH</sub>                     |                                                    | $V_{DDOx} = 3.3 \text{ V}, V_{O} = 1.0 \text{ V}; T_{A} = 25^{\circ}\text{C}$                      | -64    |     | mA  |          |
|                                     |                                                    | V <sub>DDOx</sub> = 3.3 V, V <sub>O</sub> = 1.65 V; T <sub>A</sub> = 25°C                          |        | -49 |     |          |
|                                     |                                                    | $V_{DDOx} = 3.3 \text{ V}, V_{O} = 2.8 \text{ V}; T_{A} = 25^{\circ}\text{C}$                      |        | 78  |     |          |
| $I_{OL}$                            | LVCMOS Low-level output current                    | $V_{DDOx} = 3.3 \text{ V}, V_{O} = 2.3 \text{ V}; T_{A} = 25^{\circ}\text{C}$                      | 72     |     |     | mA       |
|                                     |                                                    | $V_{DDOx} = 3.3 \text{ V}, V_{O} = 1.65 \text{ V}; T_{A} = 25^{\circ}\text{C}$                     |        | 58  |     |          |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay                                  |                                                                                                    |        | 5   |     | ns       |
|                                     |                                                    | ERC = Slow, 20% to 80%, $f_{out}$ = 100 MHz, $C_L$ = 8 pF                                          |        | 1.2 |     | V/ns     |
| t <sub>SLEW-RATE</sub>              | Output rise/fall slew rate                         | ERC = Medium 20% to 80%, $f_{out}$ = 100 MHz, $C_L$ = 8 pF                                         |        | 3   |     | <u> </u> |
|                                     |                                                    | ERC = Fast, 20% to 80%, f <sub>out</sub> = 250 MHz, C <sub>L</sub> = 8 pF                          |        | 6   |     | <u> </u> |
| t <sub>jitt-add</sub>               | Additive Jitter                                    | f <sub>OUT</sub> = 100 MHz, 10k-20M integration bandwidth                                          |        |     | 280 | fs       |
| t <sub>sk(o)</sub>                  | Output Skew <sup>(1)</sup>                         |                                                                                                    | 90     |     | ps  |          |
| odc                                 | Output Duty Cycle (2), (3)                         | f <sub>OUT</sub> = 100 MHz; Pdiv = 1                                                               | 45%    |     | 55% |          |
| t <sub>OE</sub>                     | Output enable to stable clock output               | Pin mode. f <sub>out</sub> = 100 MHz, device in active mode with outputs disabled, OE asserted     | 2      |     | μs  |          |
| t <sub>PD</sub>                     | PD de-asserted to stable clock output              | Host mode, f <sub>out</sub> = 100 MHz, device in power down mode, PD de-asserted                   | 10     |     | μs  |          |
| t <sub>PU</sub>                     | Time from power applied to stable clock output (4) | Pin mode, $f_{out} = 100$ MHz, OE asserted, measured from time $V_{DD}$ is valid to stable output. |        | 1   |     | ms       |

The  $t_{sk(o)}$  specification is only valid for equal loading with identical edge rates and output supply voltages.. Assumes 50% duty cycle at the input(s) odc depends on output rise and fall time  $(t_R/t_F)$ .

Parameter depends significantly on power supply design and supply voltage rise time.



#### CLOCK OUTPUT BUFFER ELECTRICAL CHARACTERISTICS (OUTPUT MODE = LVCMOS) (Continued)

Unless otherwise noted,  $V_{DDOx}$  as shown in Table sections,  $T_A = -40^{\circ}\text{C}$  to 85°C. ERC = Fast. For test configurations, see Figure 15 and Figure 16.

|                                     | PARAMETER                                          | TEST CONDITIONS                                                                                                  | MIN        | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------|-----|-----|------|
| 2.5V MODE                           | Ē                                                  |                                                                                                                  |            |     | ,   |      |
| f <sub>out</sub>                    | Output frequency range                             |                                                                                                                  | 0.00<br>08 |     | 250 | MHz  |
|                                     |                                                    | V <sub>DDOx</sub> = 2.375 V, I <sub>OH</sub> = -0.1 mA (All ERC Settings)                                        | 2.2        |     |     |      |
|                                     |                                                    | $V_{DDOx} = 2.375 \text{ V}, I_{OH} = -4 \text{ mA (ERC = SLOW)}$                                                | 4.7        |     |     | .,   |
| $V_{OH}$                            | LVCMOS High-level output voltage                   | $V_{DDOx} = 2.375 \text{ V}, I_{OH} = -6 \text{ mA (ERC = MED, FAST)}$                                           | 1.7        |     |     | V    |
|                                     | Voltage                                            | $V_{DDOx} = 2.375 \text{ V}, I_{OH} = -5 \text{ mA (ERC = SLOW)}$                                                | 4.0        |     |     | .,   |
|                                     |                                                    | $V_{DDOx} = 2.375 \text{ V}, I_{OH} = -8 \text{ mA (ERC = MED, FAST)}$                                           | 1.6        |     |     | V    |
|                                     |                                                    | V <sub>DDOx</sub> = 2.375 V, I <sub>OL</sub> = 0.1 mA (All ERC Settings)                                         |            |     | 0.1 | V    |
|                                     |                                                    | $V_{DDOx} = 2.375 \text{ V}, I_{OH} = 4 \text{ mA (ERC = SLOW)}$                                                 |            |     | 0.5 | ٧    |
| $V_{OL}$                            | LVCMOS Low-level output voltage                    | $V_{DDOx} = 2.375 \text{ V}, I_{OH} = 6 \text{ mA (ERC = MED, FAST)}$                                            |            |     |     |      |
|                                     | Voltage                                            | $V_{DDOx} = 2.375 \text{ V}, I_{OH} = 5 \text{ mA (ERC = SLOW)}$                                                 |            |     | 0.7 | V    |
|                                     |                                                    | V <sub>DDOx</sub> = 2.375 V, I <sub>OL</sub> = 10 mA (ERC = MED, FAST)                                           |            |     |     |      |
|                                     | LVCMOS High-level output current                   | V <sub>DDOx</sub> = 2.5 V, V <sub>O</sub> = 0.5 V; T <sub>A</sub> = 25°C                                         | -45        |     |     | mA   |
| I <sub>OH</sub>                     |                                                    | $V_{DDOx} = 2.5 \text{ V}, V_{O} = 0.9 \text{ V}; T_{A} = 25^{\circ}\text{C}$                                    |            | -39 |     |      |
|                                     |                                                    | $V_{DDOx} = 2.5 \text{ V}, V_{O} = 1.25 \text{ V}; T_{A} = 25^{\circ}\text{C}$                                   | -32        |     |     |      |
|                                     | LVCMOS Low-level output current                    | $V_{DDOx} = 2.5 \text{ V}, V_{O} = 2.0 \text{ V}; T_{A} = 25^{\circ}\text{C}$                                    |            | 50  |     |      |
| $I_{OL}$                            |                                                    | $V_{DDOx} = 2.5 \text{ V}, V_{O} = 1.65 \text{ V}; T_{A} = 25^{\circ}\text{C}$ 47                                |            |     | mA  |      |
|                                     |                                                    | $V_{DDOx} = 2.5 \text{ V}, V_{O} = 1.25 \text{ V}; T_{A} = 25^{\circ}\text{C}$                                   | 40         |     |     |      |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                  |                                                                                                                  |            | 5.5 |     | ns   |
|                                     |                                                    | ERC = Slow, 20% to 80%, f <sub>out</sub> = 100 MHz, C <sub>L</sub> = 8 pF                                        |            | 8.0 |     |      |
| t <sub>SLEW-RATE</sub>              | Output rise/fall slew rate                         | ERC = Medium 20% to 80%, f <sub>out</sub> = 100 MHz, C <sub>L</sub> = 8 pF                                       |            | 1.4 |     | V/ns |
|                                     |                                                    | ERC = Fast, 20% to 80%, f <sub>out</sub> = 250 MHz, C <sub>L</sub> = 8 pF                                        |            | 4   |     |      |
| t <sub>jitt-add</sub>               | Additive jitter                                    | f <sub>OUT</sub> = 100 MHz, 10k-20M integration bandwidth                                                        |            |     | 280 | fs   |
| t <sub>sk(o)</sub>                  | Output skew <sup>(1)</sup>                         |                                                                                                                  |            |     | 90  | ps   |
| odc                                 | Output Duty Cycle (2)(3)                           | f <sub>OUT</sub> = 100 MHz; Pdiv = 1                                                                             | 45%        |     | 55% |      |
| t <sub>OE</sub>                     | Output enable to stable clock output               | Pin mode. f <sub>out</sub> = 100 MHz, device in active mode with outputs disabled, OE asserted                   | 2          |     | μs  |      |
| t <sub>PD</sub>                     | PD de-asserted to stable clock output              | Host mode, f <sub>out</sub> = 100 MHz, device in power down mode, PD de-asserted                                 |            | 10  |     | μs   |
| t <sub>PU</sub>                     | Time from power applied to stable clock output (4) | Pin mode, f <sub>out</sub> = 100 MHz, OE asserted, measured from time V <sub>DD</sub> is valid to stable output. |            | 1   |     | ms   |

<sup>(1)</sup> The  $t_{sk(0)}$  specification is only valid for equal loading with identical edge rates and output supply voltages.. (2) Assumes 50% duty cycle at the input(s)

odc depends on output rise and fall time (t<sub>R</sub>/t<sub>F</sub>).

Parameter depends significantly on power supply design and supply voltage rise time.



#### CLOCK OUTPUT BUFFER ELECTRICAL CHARACTERISTICS (OUTPUT MODE = LVCMOS) (Continued)

Unless otherwise noted,  $V_{DDOx}$  as shown in Table sections,  $T_A = -40$ °C to 85°C. ERC = Fast. For test configurations, see Figure 15 and Figure 16.

|                           | PARAMETER                                                     | TEST CONDITIONS                                                                                    | MIN      | TYP | MAX | UNITS |
|---------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------|-----|-----|-------|
| 1.8V MODE                 | <u> </u>                                                      |                                                                                                    | •        |     | ',  |       |
| f <sub>out</sub>          | Output Frequency Range                                        |                                                                                                    | 0.0008   |     | 250 | MHz   |
|                           |                                                               | V <sub>DDOx</sub> = 1.7 V, I <sub>OH</sub> = -0.1 mA (All ERC Settings)                            | 1.6      |     |     |       |
|                           |                                                               | V <sub>DDOx</sub> = 1.7 V, I <sub>OH</sub> = -1.5 mA (ERC = SLOW)                                  |          |     |     |       |
|                           |                                                               | $V_{DDOx} = 1.7 \text{ V}, I_{OH} = -3 \text{ mA (ERC = MED)}$                                     | 1.4      | 1.4 |     | V     |
| $V_{OH}$                  | LVCMOS High-level output voltage                              | $V_{DDOx} = 1.7 \text{ V}, I_{OH} = -4 \text{ mA (ERC = FAST)}$                                    |          |     |     |       |
|                           | vollage                                                       | $V_{DDOx} = 1.7 \text{ V}, I_{OH} = -3 \text{ mA (ERC = SLOW)}$                                    |          |     |     |       |
|                           |                                                               | $V_{DDOx} = 1.7 \text{ V}, I_{OH} = -5 \text{ mA (ERC = MED)}$                                     | 1.1      |     |     | V     |
|                           |                                                               | $V_{DDOx} = 1.7 \text{ V}, I_{OH} = -8 \text{ mA (ERC = FAST)}$                                    |          |     |     |       |
|                           |                                                               | V <sub>DDOx</sub> = 1.7 V, I <sub>OL</sub> = 0.1 mA (All ERC Settings)                             |          |     | 0.1 | V     |
|                           |                                                               | $V_{DDOx} = 1.7 \text{ V}, I_{OL} = 2 \text{ mA (ERC = SLOW)}$                                     |          |     |     |       |
|                           | LVCMOS Low-level output voltage                               | $V_{DDOx} = 1.7 \text{ V}, I_{OL} = 3 \text{ mA (ERC = MED)}$                                      |          | 0.3 |     | V     |
| $V_{OL}$                  |                                                               | $V_{DDOx} = 1.7 \text{ V}, I_{OL} = 4 \text{ mA (ERC = FAST)}$                                     |          |     |     |       |
|                           |                                                               | $V_{DDOx} = 1.7 \text{ V}, I_{OL} = 3 \text{ mA (ERC = SLOW)}$                                     | 0.6      |     |     | V     |
|                           |                                                               | $V_{DDOx} = 1.7 \text{ V}, I_{OL} = 5 \text{ mA (ERC = MED)}$                                      |          |     | 0.6 |       |
|                           |                                                               | $V_{DDOx} = 1.7 \text{ V}, I_{OL} = 8 \text{ mA (ERC} = \text{FAST)}$                              |          |     |     |       |
| Land                      | LVCMOS High-level output current                              | $V_{DDOx} = 1.8 \text{ V}, V_{O} = 0.5 \text{ V}; T_{A} = 25^{\circ}\text{C}$                      | -23      |     | mA  |       |
| I <sub>OH</sub>           |                                                               | $V_{DDOx} = 1.8 \text{ V}, V_{O} = 0.9 \text{ V}; T_{A} = 25^{\circ}\text{C}$                      |          | -18 |     | mA    |
|                           | LVCMOS Low-level output current                               | $V_{DDOx} = 1.8 \text{ V}, V_{O} = 1.4 \text{ V}; T_{A} = 25^{\circ}\text{C}$                      | 27<br>23 |     |     | mA    |
| l <sub>OL</sub>           |                                                               | $V_{DDOx} = 1.8 \text{ V}, V_{O} = 0.9 \text{ V}; T_{A} = 25^{\circ}\text{C}$                      |          |     | mA  |       |
| $t_{\rm PLH},t_{\rm PHL}$ | Propagation delay                                             |                                                                                                    |          | 6.8 |     | ns    |
|                           |                                                               | ERC = Slow, 20% to 80%, $f_{out}$ = 100 MHz, $C_L$ = 8 pF                                          |          | 0.5 |     |       |
| t <sub>SLEW-RATE</sub>    | Output rise/fall slew rate                                    | ERC = Medium 20% to 80%, $f_{out}$ = 100 MHz, $C_L$ = 8 pF                                         |          | 0.8 |     | V/ns  |
|                           |                                                               | ERC = Fast, 20% to 80%, $f_{out}$ = 250 MHz, $C_L$ = 8 pF                                          | 2.7      |     |     |       |
| t <sub>jitt-add</sub>     | Additive jitter                                               | f <sub>OUT</sub> = 100 MHz, 10k-20M integration bandwidth                                          |          |     | 350 | fs    |
| t <sub>sk(o)</sub>        | Output skew <sup>(1)</sup>                                    |                                                                                                    | 130      |     | ps  |       |
| odc                       | Output duty cycle (2), (3)                                    | f <sub>OUT</sub> = 100 MHz; Pdiv = 1, ERC = MED, FAST                                              | 45%      |     | 55% |       |
| t <sub>OE</sub>           | Output enable to stable clock output                          | Pin mode. f <sub>out</sub> = 100 MHz, device in active mode with outputs disabled, OE asserted     | 2        |     | μs  |       |
| t <sub>PD</sub>           | PD de-asserted to stable clock output                         | Host mode, f <sub>out</sub> = 100 MHz, device in power down mode, PD de-asserted                   |          | 10  |     | μs    |
| t <sub>PU</sub>           | Time from power applied to stable clock output <sup>(4)</sup> | Pin mode, $f_{out}$ = 100 MHz, OE asserted, measured from time $V_{DD}$ is valid to stable output. |          | 1   |     | ms    |

The  $t_{sk(o)}$  specification is only valid for equal loading with identical edge rates and output supply voltages. Assumes 50% duty cycle at the input(s)

<sup>(3)</sup> odc depends on output rise and fall time  $(t_R/t_F)$ .

Parameter depends significantly on power supply design and supply voltage rise time.

#### **TEST CONFIGURATIONS**



Figure 9. CDCUN1208LP LVDS Output - Test Setup



Figure 10. CDCUN1208LP LVDS Output - Propagation Delay/Skew Measurement Setup



Figure 11. CDCUN1208LP LVDS Output - Phase Noise/Jitter Measurement Setup

Figure 12 shows the configuration used to measure the HCSL buffer characteristics. Either single ended probes with math or differential probes can be used for differential measurements. The  $50\Omega$  differential trace length is up to 15 inches.



Figure 12. CDCUN1208LP HCSL Output – Measurement Configuration with Load





Figure 13. CDCUN1208LP HCSL Output - Propagation Delay/Skew Measurement



Figure 14. CDCUN1208LP HCSL Output - Phase Noise/Jitter Measurement Configuration



Figure 15. CDCUN1208LP LVCMOS Output - Measurement Configuration



Figure 16. CDCUN1208LP LVCMOS Output – Phase Noise/Jitter Measurement Setup





Figure 17. CDCUN1208LP Universal Input - Differential Mode Measurement Setup



Figure 18. CDCUN1208LP Universal Input - Single-Ended Mode Measurement Setup



Figure 19. CDCUN1208LP Power Consumption Measurement Setup



#### PERFORMANCE CHARACTERISTICS



Figure 20. High Level Output Voltage vs. Current - LVCMOS Mode

Figure 21. Low Level Output Voltage vs. Current - LVCMOS Mode





Figure 22. CDCUN1208LP LVCMOS Signal Swing Characteristics (3.3V Mode)

Figure 23. CDCUN1208LP LVCMOS Signal Swing Characteristics (2.5V Mode)





V<sub>DD</sub> = 3.3 V, ERC = FAST, T<sub>A</sub> = 25°C

C<sub>L</sub> = 10 pF

C<sub>L</sub> = 0 pF

O 50 100 150 200 250 300 350 400

f<sub>OUT</sub> - MHz

Figure 24. CDCUN1208LP LVCMOS Signal Swing Characteristics (1.8V Mode)

Figure 25. CDCUN1208LP LVCMOS Capacitive Load Drive Characteristics (3.3V Mode)





Figure 26. CDCUN1208LP LVCMOS Capacitive Load Drive Characteristics (2.5V Mode)

Figure 27. CDCUN1208LP LVCMOS Capacitive Load Drive Characteristics (1.8V Mode)



#### **FUNCTIONAL DESCRIPTION**

#### **DEVICE CONTROL USING CONFIGURATION PINS**

Figure 28 illustrates and Table 2 lists the CDCUN1208LP device settings using the configuration pins. Some pins sense three different states (HIGH, LOW, OPEN) according to Figure 28 and DIGITAL INPUT ELECTRICAL CHARACTERISTICS – OE (SCL), INSEL, ITTP, OTTP, DIVIDE (SDA/MOSI), ERC(ADDR/CS), MODE. The device samples the state of the pins at power up and configures the device accordingly. Certain pins including INSEL and OE are sampled continuously; thus changes of state of INSEL or OE controls the device instantly.



Figure 28. CDCUN1208LP Pin Configuration Overview

Table 2. CDCUN1208LP Pin Configuration Summary

| PIN NAME    | PIN NUMBER     | DEFINITION                  | DEVICE CONFIGURATION DETAILS |  |  |  |
|-------------|----------------|-----------------------------|------------------------------|--|--|--|
| DEVICE OUT  | DEVICE OUTPUTS |                             |                              |  |  |  |
| OTTP        | 19             | Output Type Setting         | See Table 3                  |  |  |  |
| ERC         | 31             | Edge Rate Control           | See Table 4                  |  |  |  |
| OE          | 32             | Device Global Output Enable | See Table 5                  |  |  |  |
| DEVICE INPU | DEVICE INPUTS  |                             |                              |  |  |  |
| ITTP        | 8              | Input Type Setting          | See Table 6                  |  |  |  |
| DIVIDE      | 1              | IN2 Input Divider Control   | See Table 7                  |  |  |  |
| INSEL       | 2              | Input Multiplexer Setting   | See Table 8                  |  |  |  |

Copyright © 2012–2013, Texas Instruments Incorporated



#### **Configuration of Output Type (OTTP)**

Table 3 shows how to set the output buffer type using the OTTP pin. This setting affects all device outputs equally. Certain combinations of output buffers include a dedicated power supply pin which must be properly bypassed. If the device output configuration is set to LVCMOS, then the supply voltage applied establishes the switching thresholds corresponding to the supply provided according to CLOCK OUTPUT BUFFER ELECTRICAL CHARACTERISTICS (OUTPUT MODE = LVCMOS). For example, if OUT1 and OUT2 are supplied with a 1.8V power supply via the VDDO1 pin, the switching thresholds are set to the 1.8V logic domain. The system may have other logic supplies (1.8V, 2.5V, or 3.3V) connected to the device on different output buffer supply domains simultaneously. This enables the device to clock devices operating on different supplies without the need for external logic level translation buffers. The CDCUN1208LP automatically adjusts the switching thresholds corresponding to these common logic power supply voltages. For more information regarding the power supplies for the output section, see DEVICE POWER SUPPLY CONNECTIONS AND SEQUENCING.

Table 3. CDCUN1208LP Pin Configuration of Output Type

| OTTP (Pin 19) | OUTPUT TYPE |
|---------------|-------------|
| LOW           | LVDS        |
| HIGH          | HCSL        |
| OPEN          | LVCMOS      |

#### Configuration of Edge Rate Control (ERC)

The CDCUN1208LP supports Edge Rate Control (ERC) used to tailor jitter and EMI performance from device outputs. Table 4 shows the edge rate control setting. This setting affects all device outputs equally. Each edge rate setting is unique to the output buffer type selected as described in CLOCK OUTPUT BUFFER CHARACTERISTICS (OUTPUT MODE = LVDS), CLOCK OUTPUT BUFFER CHARACTERISTICS (OUTPUT MODE = LVCMOS), and CLOCK OUTPUT BUFFER ELECTRICAL CHARACTERISTICS (OUTPUT MODE = LVCMOS).

Table 4. CDCUN1208LP Pin Configuration of Output Edge Rate

| ERC (Pin 31) | OUTPUT EDGE RATE |
|--------------|------------------|
| LOW          | SLOW             |
| HIGH         | MEDIUM           |
| OPEN         | FAST             |

#### **Control of Output Enable (OE)**

Table 5 shows how the output enable pin controls the device outputs. The OE pin is sampled continuously so that the application may turn on/off the output buffers at any time.

Table 5. CDCUN1208LP Pin Control of Output Enable

| OE (Pin 32) | OUTPUT ENABLE           |  |
|-------------|-------------------------|--|
| LOW         | DISABLED in Tri-State   |  |
| HIGH        | ENABLED                 |  |
| OPEN        | RESERVED <sup>(1)</sup> |  |

(1) Leaving the Output Enable pin OPEN will cause the CDCUN1208LP to malfunction. This pin must be driven high or low at all times



#### **INPUT PORTS (IN1, IN2)**

#### **Configuration of the Input Type (ITTP)**

Table 6 describes how to set the input buffers to the appropriate switching levels using the ITTP pin. For proper input termination, see Figure 44.

Table 6. CDCUN1208LP Pin Control of Input Type (ITTP)

| ITTP (Pin 8) | ITTP SETTING |  |
|--------------|--------------|--|
| LOW          | LVDS         |  |
| HIGH         | HCSL         |  |
| OPEN         | LVCMOS       |  |

#### Configuration of the IN2 Divider (INDIV)

Table 7 describes how to set the input divider using the DIVIDE pin. If the /8 setting is desired, then this feature is accessed via the host configuration method only refer to section DEVICE CONTROL USING THE HOST INTERFACE.

Table 7. CDCUN1208LP Pin Control of INDIV Divider

| DIVIDE (Pin 1) | INDIV DIVIDER SETTING |
|----------------|-----------------------|
| LOW            | /2                    |
| HIGH           | /4                    |
| OPEN           | /1                    |



#### **SMART INPUT MULTIPLEXER (INMUX)**

The Smart Multiplexer supports manual and automatic switching between IN1 and IN2. If enabled, the Smart Multiplexer switches automatically between clock inputs based on a prioritization scheme shown in Table 8. If using the Smart Multiplexer Auto Mode, the frequencies of the clocks applied to the smart multiplexer via IN1 and IN2 (via the divider) may differ by up to 20%. The phase relationship between clock inputs has no restriction. The smart multiplexer includes signal conditioning that provides glitch suppression. (1)

Upon the detection of a loss of signal on the input with higher priority, the smart multiplexer switches over to the other clock input on the first incoming rising edge. During this switching operation, the output of the smart multiplexer is low. Upon restoration of the higher priority clock, the smart multiplexer waits until it detects four complete cycles from the higher priority clock prior to switching the output of the smart multiplexer back to the higher priority clock. During this switching operation, the output of the smart multiplexer remains high until the next falling edge as shown in Figure 29.

#### Pin Configuration of the Smart Input Multiplexer (INMUX)

Table 8 shows how to control the Smart Input Multiplexer. In Pin Configuration mode, the INSEL pin is sampled continuously so that the application may select the input clock at any time.

Table 8. Control of INMUX via the INSEL Pin

| INSEL(Pin 2) | IN1 BUFFER SETTING                                                                                                                            | IN2 BUFFER SETTING           |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--|--|
| LOW          | ON and selected by INSEL Multiplexer                                                                                                          | OFF                          |  |  |
| HIGH         | OFF                                                                                                                                           | ON and selected by INSEL Mux |  |  |
| OPEN         | Smart Multiplexer selects input. IN1 is the primary input (it has the highest priority, therefore if it is the smart multiplexer selects IN1) |                              |  |  |



Figure 29. CDCUN1208LP Smart Multiplexer Operation

(1) This implementation does not implement a phase build-out mechanism; rather, analog filtering insuring a smooth transition at device outputs.

Product Folder Links : CDCUN1208LP

22



#### DEVICE CONTROL USING THE HOST INTERFACE

Host configuration mode affords a greater degree of flexibility. Unlike pin configuration mode in which the pin settings affect the entire device, host configuration mode enables the user to apply different settings to each input and output port as depicted in Figure 30. This includes the ability to mix and match output type, edge rate control, and output enable settings. The host interface is enabled/selected by strapping the MODE pin either high (for I<sup>2</sup>C) or low (for SPI) and resetting the device. Additional device features are accessible only through the host interface as well. For instance, the user can configure the input divider (IDIV) to /8 in host configuration mode only. Additionally, the system can power down the device through device registers.

#### **OE and INSEL in Host Configuration Mode**

In host configuration mode, the OE pin is no longer available; therefore buffers are controlled individually via the host interface. The input multiplexer can be controlled either via the pin or via the device registers in accordance with Table 11.



Figure 30. CDCUN1208LP Host Configuration – Typical Application



When the host interface is enabled, certain pins take on alternative functions according to Table 9.

Table 9. CDCUN1208LP Host Configuration Pins

| PIN NAME<br>IN<br>HOST MODE | ALT PIN NAME<br>IN PIN MODE<br>(MODE = OPEN) | PIN<br>NUMBER | PIN NAME IN HOST PROGRAMMING MODE<br>(MODE/Pin 30 is tied high or low)                     | PIN NAME IN PIN CONFIGURATION<br>MODE<br>(only if MODE/Pin 30 is OPEN) |
|-----------------------------|----------------------------------------------|---------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| MODE                        |                                              | 30            | Programming Mode<br>$1 = I^2C$ , $0 = SPI$ , OPEN = Pins (alternative description applies) |                                                                        |
| SDA/MOSI                    | DIVIDE                                       | 1             | Host Interface Data (I <sup>2</sup> C), SPI MasterOutput Slave Input (Data In)             | Input Divider Pin Control                                              |
| MISO                        | OTTP                                         | 19            | SPI Master Input Slave Output (DataOut)                                                    | Output Type (OTTP) Pin Control                                         |
| SCL                         | OE                                           | 32            | Host Interface Clock                                                                       | Device Output Enable<br>1 = Enable, 0 = Disable                        |
| ADDR/CS                     | ERC                                          | 31            | Host Interface Address (I <sup>2</sup> C)/Chip Select (SPI)                                | Output Edge Rate Control<br>1 = Fast, 0 = Slow, OPEN = Medium          |

The CDCUN1208LP samples the MODE pin after the device exits the power on reset (POR) state. The device is placed in the RESET state in one of two ways: a power on reset (POR) circuit automatically resets the device after power is applied; or through the RESET bit (R15[1]) in register memory (see Table 11). This RESET bit is only accessable in host configuration mode. If the MODE pin (pin 11) is open (no connection), then the device is placed in the pin configuration mode and all settings are determined by the state of various pins according to Table 2 and Figure 28. If the MODE pin is low, then device enables the SPI interface; and, if MODE is high, then I<sup>2</sup>C is enabled.



Figure 31. CDCUN1208LP Pin and Host Configuration Mode



#### **DEVICE REGISTERS**

Device Registers: Register 00-07

Register 00: OUT1 Register 01: OUT2 Register 02: OUT3 Register 03: OUT4 Register 04: OUT5 Register 05: OUT6 Register 06: OUT7 Register 07: OUT8

#### Table 10. CDCUN1208LP Register 0-7 Bit Definitions

| RAM BIT | BIT NAME       | RELATED BLOCK                                                                                                                | DESCRIPTION / FUNCTION                                                      | POWER UP CONDITION                                                                     |                                                                                                                                               |   |
|---------|----------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---|
| 15      |                |                                                                                                                              |                                                                             |                                                                                        |                                                                                                                                               |   |
| 14      |                |                                                                                                                              |                                                                             |                                                                                        |                                                                                                                                               |   |
| 13      | TI RESERVED    |                                                                                                                              | TI RESERVED                                                                 |                                                                                        |                                                                                                                                               |   |
| 12      |                |                                                                                                                              |                                                                             |                                                                                        |                                                                                                                                               |   |
| 11      |                |                                                                                                                              |                                                                             |                                                                                        |                                                                                                                                               |   |
| 10      | OUTx_CMOS_MODE |                                                                                                                              | OUTx CMOS MODE  1 – both sides pseudo differential  0 – both sides in phase | 0                                                                                      |                                                                                                                                               |   |
| 9       |                |                                                                                                                              | OUTx Edge Rate Control                                                      | 0                                                                                      |                                                                                                                                               |   |
| 8       | OUTx_ERC[2:0]  |                                                                                                                              | 111 – Medium                                                                | 0                                                                                      |                                                                                                                                               |   |
| 7       |                |                                                                                                                              | 100 - Fast<br>000 - Slow                                                    | 0                                                                                      |                                                                                                                                               |   |
| 6       | TI DECEDI/ED   | TI DEGEDICED                                                                                                                 | 0                                                                           |                                                                                        |                                                                                                                                               |   |
| 5       | TI RESERVED    |                                                                                                                              | TI RESERVED                                                                 | 0                                                                                      |                                                                                                                                               |   |
| 4       | OUTx_OE[1:0]   | Reg 00: OUT1<br>Reg 01: OUT2<br>Reg 02: OUT3<br>Reg 03: OUT4<br>Reg 04: OUT5<br>Reg 05: OUT6<br>Reg 06: OUT7<br>Reg 08: OUT8 | Reg 01: OUT2<br>Reg 02: OUT3<br>Reg 03: OUT4<br>Reg 04: OUT5                | Reg 01: OUT2 C<br>Reg 02: OUT3 1<br>Reg 03: OUT4 2<br>Reg 04: OUT5 0<br>Reg 05: OUT6 0 | OUTx Output Enable OTTP = LVCMOS 11 - OUT1P: ON   OUT1N: ON 10 - OUT1P: ON  OUT1N: OFF 01 - OUT1P: OFF  OUT1N: ON 00 - OUT1P: OFF  OUT1N: OFF | 0 |
| 3       |                |                                                                                                                              | OTTP = Differential (LVDS, HCSL)  00 - OFF  11 - ON                         | 0                                                                                      |                                                                                                                                               |   |
| 2       |                |                                                                                                                              | OUTx Output Type                                                            | 0                                                                                      |                                                                                                                                               |   |
| 1       | OUTx_OTTP[1:0] |                                                                                                                              |                                                                             | 11 – HCSL<br>10 – Reserved<br>01 – LVCMOS<br>00 - LVDS                                 | 0                                                                                                                                             |   |
| 0       | OUTx_PD        |                                                                                                                              | OUTx Buffer 1 – Disabled in Tri-State 0 - Enabled                           | 0                                                                                      |                                                                                                                                               |   |

Copyright © 2012–2013, Texas Instruments Incorporated



#### Table 11. CDCUN1208LP Registers 11–15 Bit Definitions

| REGISTER<br>ADDRESS | RAM BIT | BIT NAME    | RELATED BLOCK                              | DESCRIPTION / FUNCTION                                                                                                            | POWER UP<br>CONDITION |
|---------------------|---------|-------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------|
|                     | 15      | TI RESERVED |                                            |                                                                                                                                   |                       |
|                     | 14      | TI RESERVED |                                            |                                                                                                                                   |                       |
|                     | 13      | TI RESERVED |                                            |                                                                                                                                   |                       |
|                     | 12      | TI RESERVED |                                            |                                                                                                                                   |                       |
|                     | 11      | TI RESERVED |                                            |                                                                                                                                   |                       |
|                     | 10      | TI RESERVED |                                            |                                                                                                                                   |                       |
|                     | 9       | TI RESERVED |                                            |                                                                                                                                   |                       |
|                     | 8       | TI RESERVED |                                            |                                                                                                                                   | 0                     |
|                     | 7       | TI RESERVED |                                            |                                                                                                                                   | 0                     |
|                     | 6       | TI RESERVED |                                            |                                                                                                                                   | 0                     |
|                     | 5       | IN_DIV[1]   |                                            | Input Divider Control                                                                                                             | 0                     |
| 11                  | 4 IN_I  | IN_DIV[0]   | Input<br>(IN2 – Divider)                   | 1 1 = /8<br>1 0 = /4<br>0 1 = /2<br>0 0 = /1                                                                                      | 0                     |
|                     | 3       | IN_TYPE[1]  |                                            | Input Type                                                                                                                        | 0                     |
|                     | 2       | IN_TYPE[0]  | Input <sup>(1)</sup><br>(IN1 and IN2 Type) | 1 1 = HCSL<br>1 0 = LVCMOS<br>0 1 = LVCMOS<br>0 0 = LVDS                                                                          | 0                     |
|                     | 1       | INSEL[1]    |                                            | Input Multiplexer Control                                                                                                         | 0                     |
|                     | 0       | INSEL[0]    | Input<br>(Multiplexer)                     | 1 1 = Control via INSEL pin<br>1 0 = Smart MUX Enabled, IN<br>1=Primary<br>0 1 = IN2 Buffer Selected<br>0 0 = IN1 Buffer Selected | 0                     |
| 12-14               | ALL     | TI RESERVED |                                            |                                                                                                                                   |                       |
|                     | 2-15    | TI RESERVED |                                            |                                                                                                                                   |                       |
| 15                  | 1       | RESET       |                                            | Device Reset 1 = Reset Device 0 = Run Device                                                                                      | 0                     |
|                     | 0       | PD          |                                            | Device Power Down  1 = Device is powered down  0 = Device is active                                                               | 0                     |

<sup>(1)</sup> When configuring device inputs as LVCMOS, apply the signal-ended clock signal to INxP and leave INxN either floating or ground it. The power supply voltage (1.8V, 2.5V, or 3.3V) applied to V<sub>DD</sub> (pin 5) establishes the switching thresholds for IN1 and IN2 in LVCMOS mode.



#### HOST INTERFACE HARDWARE INFORMATION

#### **SPI Communication**

A SPI communication link includes a master and one or more slaves. Table 9 lists the four signal lines that form a SPI communication link. Figure 32 shows the format for SPI messages. The SPI master (host) initiates communication by asserting SCS low. Information on SDI/SDO is latched on each rising edge of SCL. The first bit transmitted on SDI establishes the direction of the SPI transfer. Next, the master transmits the address to be written/read (up to 15 bits). If the operation is a write, the master transmits 16 data bits on SDI. If the transfer is a read, the slave transmits 16 data bits on SDO (the master continues to clock the transfer via SCL). Figure 34 and Table 12 show the timing specifications for SPI.



Figure 32. SPI Message Format

#### **CDCUN1208LP SPI Addressing**

Figure 33 shows how to construct the address field for SPI messages to/from the CDCUN1208LP. The device is assigned a 4-bit fixed address (0001b). In order for the host to communicate with the CDCUN1208LP, the address must include this fixed value in the correct position for the device to recognize the message.



Figure 33. CDCUN1208LP Device Addressing - SPI Mode



#### Writing to the CDCUN1208LP

To initiate a SPI data transfer, the master (host) asserts the SCS (serial chip select) pin low (see Figure 32). The first rising edge of the clock signal (SCL) transfers the bit presented on the SDI pin of the CDCUN1208LP. This bit signals if a read (first bit high) or a write (first bit low) will transpire. The master shifts data to the slave with each rising edge of SCL. Following the W/R bit are 4 fixed bits followed by 11 bits that specify the address of the target register in the register file (see Figure 33). The 16 bits that follow are the data payload. If the master sends an incomplete message, (i.e. the master de-asserts the SCS pin high prior to a complete message transmission), then the slave aborts the transfer, and device makes no changes to the register file or the hardware. The master signals the slave of the completed transfer and disables the SPI port by de-asserting the SCS pin high.

#### Reading from the CDCUN1208LP

As with the write operation, the master first initiates a SPI transfer by asserting the SCS pin low. The host signals a read operation by shifting a logical high in the first bit position, signaling the slave that the master is initiating a read data transfer from the slave. Thereafter, the master specifies the address of interest according to Figure 33. During the 16 clock cycles that follow, the slave presents the data from the register specified in the first half of the message on the SDO pin. The master signals the slave that the transfer is complete by de-asserting the SCS pin high.

#### **Block Write/Read Operation**

The CDCUN1208LP supports a block write and block read operation. The master need only specify the lowest address of the sequence of addresses that the host needs to access. The CDCUN1208LP will automatically increment the internal register address pointer if the SCS pin remains active low after the SPI port finishes the initial 32-bit transmission sequence. Each transmission of 16 bits (a data payload width) results in the slave automatically incrementing the address pointer (provided the SCS pin remains active low for all sequences).



Figure 34. SPI Timing Diagram

#### **Table 12. SPI Timing Specifications**

| SYMBOL             | PARAMETER                   | MIN | TYP | MAX | UNITS |
|--------------------|-----------------------------|-----|-----|-----|-------|
| f <sub>Clock</sub> | Clock frequency for the SCL |     |     | 20  | MHz   |
| t <sub>1</sub>     | SCS to SCL setup time       | 10  |     |     | ns    |
| t <sub>2</sub>     | SDI to SCL setup time       | 10  |     |     | ns    |
| t <sub>3</sub>     | SDO to SCL hold time        | 10  |     |     | ns    |
| t <sub>4</sub>     | SCL high duration           | 25  |     |     | ns    |
| t <sub>5</sub>     | SCL low duration            | 25  |     |     | ns    |
| t <sub>6</sub>     | SCL to SDO Setup time       | 10  |     |     | ns    |
| t <sub>7</sub>     | SCS pulse width             | 20  |     |     | ns    |
| t <sub>8</sub>     | SCL to SCS release time     | 10  |     |     | ns    |

Product Folder Links : CDCUN1208LP



#### I<sup>2</sup>C Communication

The CDCUN1208LP incorporates an I<sup>2</sup>C port compliant with I<sup>2</sup>C Bus Specification V2.1 (7-bit addressing). Some highlights are contained herein to provide clarity with respect to how communication between the host and the CDCUN1208LP is facilitated. The I<sup>2</sup>C bus comprises two signals (clock – SCL, and data – SDA). I<sup>2</sup>C implements a master-slave protocol and supports multi-master implementations. Unlike SPI that implements a chip select signal for device level addressing and separate data signals for transmit and receive, I<sup>2</sup>C embeds the device address in the serial data stream. Because of this, devices that reside on the I<sup>2</sup>C must have a unique bus address. I<sup>2</sup>C also uses the protocol to control the direction of data flow through the data signaling line.

#### **Message Transmission**

#### Data and Address Bits

When transmitting address or data bits, the transmitter must only change the state of SDA when SCL is low. During the time that SCL is high, SDA must be stable (no transitions).



Figure 35. I<sup>2</sup>C Data/Address Bit Transmission

#### Special Symbols – Start (S) and Stop (P)

Messages are framed by the master by generating a START and a STOP symbol. The START symbol is signaled by transitioning the SDA line from high to low while the SCL line is high. The STOP symbol is signaled by transitioning the SDA line from low to high while the SCL line is high.



Figure 36. I<sup>2</sup>C Bus START and STOP Symbol Generation

#### Special Symbols – Acknowledge (ACK)

The acknowledge symbol must be sent by the receiver during the 9<sup>th</sup> clock cycle after the transmitter sends a byte of data. The transmitter allows the SDA pin to go high and the receiver pulls the line low to acknowledge the receipt of the byte (leaving the SDA high indicates that the byte was not received). If this occurs the transmitter issues a STOP and retransmits the message. If the receiver is not prepared to receive another byte, it can suspend transmission by holding the SDA line low during the ACK time slot. When the receiver is ready to receive another byte, it releases the SDA line.



#### Generic Message Frame

Figure 37 shows a typical format for I<sup>2</sup>C messages. The message frame is bracketed by the START and STOP symbols (both generated by the master). If a START symbol has not been transmitted, then the bus is considered 'available'. If a START symbol has been transmitted and a STOP symbol has not been transmitted, the bus is considered 'busy'. The first 8 bits transmitted include the R/W bit and a 7-bit I<sup>2</sup>C address field. The reception of each byte grouping that is transmitted must be acknowledged by the receiver. Next, the high byte of the data pay load is transmitted (MSB first) followed by an acknowledgement by the receiver. Finally the low byte is sent. After acknowledgement, the master sends a STOP symbol to end the message frame.



Figure 37. I<sup>2</sup>C Message Format

#### CDCUN1208LP Message Format

Figure 38 shows the format of addressing and flow control for I<sup>2</sup>C messages to/from the CDCUN1208LP. A message includes two address fields. The I<sup>2</sup>C Address is used to support multiple devices on the bus (each device must have a unique I<sup>2</sup>C address). The Register Address specifies which register of the device identified by the I<sup>2</sup>C Address is to be written/read.



Figure 38. CDCUN1208LP I<sup>2</sup>C Message - Addressing

#### CDCUN1208LP Device Addressing (PC Address)

Figure 38 outlines the construction of the I<sup>2</sup>C Address shown in Figure 37. The highest 6 bits are assigned to the target device family (are unique to a specific target device family) and are 'hard wired'. The lowest address bit (A0) corresponds to address bit that can be set via pin 31 on the CDCUN1208LP (see Table 9). This allows up to two CDCUN1208LPs to reside on the same I<sup>2</sup>C bus. The next 8 bits transmitted is called the Register Address.



#### CDCUN1208LP Device Addressing (Register Address)

Likewise, Figure 38 shows the format of the register address field of the I<sup>2</sup>C message. The first bit determines if the transfer is a byte or a block (more than one byte). The CDCUN1208LP register width is 16 bits (2 bytes), therefore, generally block addressing is used to access each register in its entirety. Because the I<sup>2</sup>C protocol requires that the slave address is a 7-bit field, the leading 3-bits are all '0' while the trailing 4-bits specify the device register of interest.

#### I<sup>2</sup>C Master/Slave Handshaking

Figure 39 shows the handshaking between the master (host) and the slave (CDCUN1208LP) that the I<sup>2</sup>C protocol supports. In all cases, the master drives the SCL (clock line); however, depending on the direction of transfer/acknowledgement, the master or the slave device drives SDA (data line).



Figure 39. I<sup>2</sup>C Master/Slave Handshaking Example

#### **Block Read/Write**

For "Block Write/Read" operations, the bytes are accessed in sequential order from lowest to highest byte (with most significant bit first) with the ability to stop after any complete byte has been transferred. The start address of the transfer is specified in the same way a single word transfer is initiated.

Product Folder Links : CDCUN1208LP



#### I<sup>2</sup>C Timing

Figure 40 and Table 13 provide details regarding the timing requirements for I<sup>2</sup>C:



Figure 40. I<sup>2</sup>C Timing Diagram

# Table 13. I<sup>2</sup>C Timing Requirements

| SYMBOL                 | PARAMETER                                        | MIN | MAX  | UNITS |
|------------------------|--------------------------------------------------|-----|------|-------|
| f <sub>SCL</sub>       | SCL clock frequency                              | 0   | 100  | kHz   |
| t <sub>su(START)</sub> | START setup time (SCL high before SDA low)       | 4.7 |      | μs    |
| t <sub>h(START)</sub>  | START hold time (SCL low after SDA low)          | 4.0 |      | μs    |
| t <sub>w(SCLL)</sub>   | SCL low-pulse duration                           | 4.7 |      | μs    |
| t <sub>w(SCLH)</sub>   | SCL high-pulse duration                          | 4.0 |      | μs    |
| t <sub>h(SDA)</sub>    | SDA hold time (SDA valid after SCL low)          | 0   | 3.45 | μs    |
| t <sub>su(SDA)</sub>   | SDA setup time                                   | 250 |      | ns    |
| t <sub>r</sub>         | SCL / SDA input rise time                        |     | 1000 | ns    |
| t <sub>f</sub>         | SCL / SDA input fall time                        |     | 300  | ns    |
| t <sub>su(STOP)</sub>  | STOP setup time                                  | 4.0 |      | μs    |
| t <sub>BUS</sub>       | Bus free time between a STOP and START condition | 4.7 |      | μs    |



#### APPLICATION INFORMATION

#### **PCI EXPRESS APPLICATIONS**

Texas Instruments offers a complete clock solution for PCI Express applications. The CDCUN1208LP can be used to fan out the 100MHz clock signal provided by the CDCM9102 as depicted in Figure 41.



Figure 41. Clock Solution for PCIE Express Applications

Figure 42 shows a typical application in which the receiver is off board. The PCIe Specification (CEM2.0) requires that all source termination is on the motherboard (not on the daughter card). For this reason, the termination resistors are placed as shown. Additionally, source resistors are employed to eliminate ringing. In this case,  $Z_{\rm I}$  can vary between  $40\Omega$  and  $60\Omega$  and  $R_{\rm S}$  can range from  $22\Omega$  to  $33\Omega$ .



Figure 42. Typical Configuration - Off Board Receiver

Figure 43 shows a typical application in which the receiver is on-board. In this case, series resistors are not required to eliminate ringing as proper termination is achieved. In this case two termination resistors,  $Z_L = 49.9\Omega$  are placed close to the receiver.



Figure 43. Typical Configuration – On Board Connection



#### DEVICE POWER SUPPLY CONNECTIONS AND SEQUENCING

VDD (pin 5) is the core power supply of the device while VDDOx (pins 11, 14, 22, and 27) provide power for the output sections. The core supply must be present either before the application of the output power supplies or be present simultaneously. Applying an output power supply voltage on any of the VDDOx pins prior to the application of power to the core supply pin will potentially result in improper device operation.

VDDO2 (pin 14) and VDDO4 (pin 27) provide power for OUT1/OUT2 and OUT7/OUT8 respectively. Additionally, these pins provide power to integrated voltage regulators that condition power for two banks of outputs. For example, the regulator associated with OUT1–OUT4 receives power from the VDDO2 pin. Consequently, if the application requires one or two outputs from a bank of four, then the application must use OUT3/OUT4 and apply power via VDDO2 (1). Likewise, the regulator that conditions power for OUT5–OUT8 receives power from VDDO4 (pin 27). If the application uses subset of OUT5–OUT8, then OUT7/OUT8 must be used. For example, if the application will use 6 of the 8 output channels, then VDDO1, VDDO2, and VDDO4 (along with OUT1–OUT4, and OUT7–OUT8) must be used. If the application requires the use of 7 of the 8 output channels, the VDDO1–VDDO4 are used, and OUT1–OUT7 or OUT1–OUT6 and OUT8 could be used.

#### **DEVICE INPUTS (IN1, IN2)**

Figure 44 shows how to interface certain common signaling formats to the device inputs of the CDCUN1208LP. This entails both proper signal termination as well as input buffer configuration via the input type (ITTP) pin.



Figure 44. Common Interfaces to Device Inputs – DC Coupling

(1) If OUT1 or OUT2 are used and VDDO1 is powered but not VDDO2, the CDCUN1208LP will not function properly. Likewise, if OUT5 or OUT6 are used and VDDO3 is powered but not VDDO4, then the device will not function properly either.



#### **REVISION HISTORY**

| Changes from Original (May 2012) to Revision A                                                                                                                | Page                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| Added Feature: Support PCIE gen1, gen2, gen3                                                                                                                  | 1                                     |
| Added Feature:160 fs RMS (10kHz-20MHz), HCSL at 100MHz                                                                                                        | 1                                     |
| <ul> <li>Added text to the Description: "The clock buffer supports PCIE gen1, gen2 and g</li> </ul>                                                           | jen3." 1                              |
| <ul> <li>Added text to the CLOCK OUTPUT BUFFER CHARACTERISTICS table: "Support</li> </ul>                                                                     | orting PCIE gen1, gen2, gen3." 8      |
| Changed Table 5 From: DISABLED To: DISABLED in Tri_State                                                                                                      | 20                                    |
| <ul> <li>Changed Table 10 From: Disabled To: Disabled in Tri_State for OUTx_PD</li> </ul>                                                                     | 25                                    |
| Added text and Figure 41 to the PCI EXPRESS APPLICATIONS section                                                                                              |                                       |
| Changes from Revision A (January 2013) to Revision B                                                                                                          | Page                                  |
| Added slew rate note to RECOMMENDED OPERATING CONDITIONS                                                                                                      | 5                                     |
| <ul> <li>Changed V<sub>IOPEN1.8</sub> from 0.9 V to 0.75 V in DIGITAL INPUT ELECTRICAL CHARA<br/>ITTP, OTTP, DIVIDE (SDA/MOSI), ERC(ADDR/CS), MODE</li> </ul> | · · · · · · · · · · · · · · · · · · · |
| Changed Fast to Medium and Medium to Fast in Figure 28                                                                                                        |                                       |



#### PACKAGE OPTION ADDENDUM

27-Jul-2013

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| CDCUN1208LPRHBR  | ACTIVE     | VQFN         | RHB                | 32   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | UN<br>1208LP         | Samples |
| CDCUN1208LPRHBT  | ACTIVE     | VQFN         | RHB                | 32   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | UN<br>1208LP         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 27-Jul-2013

#### TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCUN1208LPRHBR | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| CDCUN1208LPRHBT | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

www.ti.com 27-Jul-2013



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCUN1208LPRHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| CDCUN1208LPRHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |

# RHB (S-PVQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RHB (S-PVQFN-N32)

#### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters



# RHB (S-PVQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com