

# Microprocessor Supervisory Circuits

## **Data Sheet**

# ADM8690/ADM8691/ADM8695

#### **FEATURES**

Upgrade for the ADM690, ADM691, ADM695 and for the MAX690, MAX691, MAX695

Specified over temperature Low power consumption: 0.7 mW Precision voltage monitor Reset assertion down to 1 V Vcc

Low switch on resistance: 0.7  $\Omega$  normal, 7  $\Omega$  in backup

High current drive: 100 mA

Watchdog timer: 100 ms, 1.6 sec, or adjustable

Standby current: 400 nA

Automatic battery backup power switching Extremely fast gating of chip enable signals (3 ns)

Voltage monitor for power fail Available in TSSOP package

#### **APPLICATIONS**

Microprocessor systems Computers Controllers Intelligent instruments Automotive systems

#### **PRODUCT HIGHLIGHTS**

The ADM8690 is available in 8-lead PDIP and SOIC packages and provides the following functions:

- 1. Power-on reset output during power-up, power-down, and brownout conditions. The  $\overline{RESET}$  output remains operational with  $V_{CC}$  as low as 1 V.
- Battery backup switching for CMOS RAM, CMOS microprocessor, or other low power logic.
- Reset pulse if the optional watchdog timer is not toggled within a specified time.
- 4. 1.3 V threshold detector for power-fail warning, low battery detection, or to monitor a power supply other than 5 V.

The ADM8691 and ADM8695 are available in 16-lead PDIP and small outline packages (including TSSOP) and provide three additional functions:

- 1. Write protection of CMOS RAM or EEPROM.
- 2. Adjustable reset and watchdog timeout periods.
- 3. Separate watchdog timeout, backup battery switchover, and low  $V_{\text{\tiny CC}}$  status outputs.

#### **FUNCTIONAL BLOCK DIAGRAMS**



Figure 1. ADM8690



Figure 2. ADM8691/ADM8695

| TABL | .E 0 | )F ( | COI | VT | EN | TS |
|------|------|------|-----|----|----|----|
|      |      |      |     |    |    |    |

| Features1                                                 |
|-----------------------------------------------------------|
| Applications1                                             |
| Product Highlights1                                       |
| Functional Block Diagrams1                                |
| Revision History2                                         |
| General Description3                                      |
| Specifications4                                           |
| Absolute Maximum Ratings 6                                |
| ESD Caution                                               |
| Pin Configurations and Function Descriptions7             |
| Typical Performance Characteristics9                      |
| Circuit Information11                                     |
| Battery Switchover Section11                              |
| Power-Fail RESET Output11                                 |
| Watchdog Timer RESET                                      |
| Watchdog Output (WDO) (ADM8691/ADM8695)13                 |
| CE Gating and RAM Write Protection (ADM8691/ADM8695)13    |
| REVISION HISTORY                                          |
| 12/11—Rev. B to Rev. C                                    |
| Deleted ADM8692 and ADM8693Throughout Changes to Table 47 |
| Change to Power-Fail RESET Output Section                 |
| Changes to ADM8691/ADM8695 Applications Section 17        |
| Updated Outline Dimensions                                |
| Changes to Ordering Guide                                 |
| 6/11—Rev. A to Rev. B                                     |
| Deleted ADM8694Throughout                                 |
| Updated Figure 11, Figure 12, and Figure 139              |
|                                                           |

| Power-Fail Warning Comparator                  | 14 |
|------------------------------------------------|----|
| Applications Information                       | 15 |
| Increasing the Drive Current                   | 15 |
| Using a Rechargeable Battery for Backup        | 15 |
| Adding Hysteresis to the Power-Fail Comparator | 15 |
| Monitoring the Status of the Battery           | 15 |
| Alternate Watchdog Input Drive Circuits        | 16 |
| Typical Applications                           | 17 |
| ADM8690 Applications                           | 17 |
| ADM8691/ADM8695 Applications                   | 17 |
| RESET Output                                   | 18 |
| Power-Fail Detector                            | 18 |
| RAM Write Protection                           | 18 |
| Watchdog Timer                                 | 18 |
| Outline Dimensions                             | 19 |
| Ordering Guide                                 | 22 |
|                                                |    |
|                                                |    |
|                                                |    |

| Deleted ADM8694                             | Throughout |
|---------------------------------------------|------------|
| Updated Figure 11, Figure 12, and Figure 13 | 9          |
| Updated Outline Dimensions                  | 18         |

#### 9/06—Rev. 0 to Rev. A

| Updated Format                      | Universa |
|-------------------------------------|----------|
| Changes to Absolute Maximum Ratings | t        |
| Updated Ordering Guide              | 20       |

#### 2/97—Revision 0: Initial Version

#### **GENERAL DESCRIPTION**

The ADM8690/ADM8691/ADM8695 supervisory circuits offer complete single-chip solutions for power supply monitoring and battery control functions in microprocessor systems. These functions include microprocessor reset, backup battery switchover, watchdog timer, CMOS RAM write protection, and power failure warning. The complete family provides a variety of configurations to satisfy most microprocessor system requirements.

The ADM8690/ADM8691/ADM8695 are fabricated using an advanced epitaxial CMOS process that combines low power consumption (0.7 mW), extremely fast chip enable gating (3 ns), and high reliability.  $\overline{RESET}$  assertion is guaranteed with  $V_{\rm CC}$  as low as 1 V. In addition, the power switching circuitry is designed for minimal voltage drop, thereby permitting increased output current drive of up to 100 mA without the need for an external pass transistor.

See Table 1 for a product selection guide listing the characteristics of each device. To place an order, see the Ordering Guide.

**Table 1. Product Selection Guide** 

| Part No. | Nominal Reset<br>Time | Nominal V <sub>cc</sub><br>Reset Threshold | Nominal Watchdog<br>Timeout Period | Battery Backup<br>Switching | Base Drive,<br>Ext PNP | Chip Enable<br>Signals |
|----------|-----------------------|--------------------------------------------|------------------------------------|-----------------------------|------------------------|------------------------|
| ADM8690  | 50 ms                 | 4.65 V                                     | 1.6 sec                            | Yes                         | No                     | No                     |
| ADM8691  | 50 ms or ADJ          | 4.65 V                                     | 100 ms, 1.6 sec, ADJ               | Yes                         | Yes                    | Yes                    |
| ADM8695  | 200 ms or ADJ         | 4.65 V                                     | 100 ms, 1.6 sec, ADJ               | Yes                         | Yes                    | Yes                    |

# **SPECIFICATIONS**

 $V_{\text{CC}}$  = full operating range,  $V_{\text{BATT}}$  = 2.8 V,  $T_{\text{A}}$  =  $T_{\text{MIN}}$  to  $T_{\text{MAX}}$ , unless otherwise noted.

Table 2.

| Parameter                                                   | Min                       | Тур                       | Max   | Unit    | Test Conditions/Comments                                          |
|-------------------------------------------------------------|---------------------------|---------------------------|-------|---------|-------------------------------------------------------------------|
| BATTERY BACKUP SWITCHING                                    |                           | -                         |       |         |                                                                   |
| Vcc Operating Voltage Range                                 | 4.75                      |                           | 5.5   | V       |                                                                   |
| V <sub>BATT</sub> Operating Voltage Range                   | 2.0                       |                           | 4.25  | V       |                                                                   |
| V <sub>OUT</sub> Output Voltage                             | V <sub>CC</sub> – 0.005   | $V_{CC} - 0.0025$         |       | V       | I <sub>OUT</sub> = 1 mA                                           |
|                                                             | V <sub>CC</sub> – 0.2     | $V_{CC} - 0.125$          |       | V       | I <sub>Ουτ</sub> ≤ 100 mA                                         |
| Vou⊤ in Battery Backup Mode                                 | V <sub>BATT</sub> - 0.005 | $V_{\text{BATT}} - 0.002$ |       | V       | $I_{OUT} = 250  \mu A, V_{CC} < V_{BATT} - 0.2  V$                |
| Supply Current (Excludes I <sub>OUT</sub> )                 |                           | 140                       | 200   | μΑ      | Ι <sub>ΟυΤ</sub> = 100 μΑ                                         |
| Supply Current in Battery Backup Mode                       |                           | 0.4                       | 1     | μA      | $V_{CC} = 0 \text{ V}, V_{BATT} = 2.8 \text{ V}$                  |
| Battery Standby Current                                     |                           |                           |       | ,       | $5.5 \text{ V} > \text{V}_{CC} > \text{V}_{BATT} + 0.2 \text{ V}$ |
| + = Discharge, - = Charge                                   | -0.1                      |                           | +0.02 | μΑ      | T <sub>A</sub> = 25°C                                             |
| Battery Switchover Threshold                                |                           | 70                        |       | mV      | Power-up                                                          |
| V <sub>CC</sub> – V <sub>BATT</sub>                         |                           | 50                        |       | mV      | Power-down                                                        |
| Battery Switchover Hysteresis                               |                           | 20                        |       | mV      |                                                                   |
| BATT ON Output Voltage                                      |                           |                           | 0.3   | V       | I <sub>SINK</sub> = 3.2 mA                                        |
| BATT ON Output Short-Circuit Current                        |                           | 55                        |       | mA      | BATT ON = $V_{OUT}$ = 4.5 V, sink current                         |
| Jan Con Garpar Short Chean Can Ch                           | 0.5                       | 2.5                       | 25    | μΑ      | BATT ON = 0 V, source current                                     |
| RESET AND WATCHDOG TIMER                                    | 1 0.0                     |                           |       | Pr. 1   | 27.11. 61.1 61, 56 41.62 641. 611.                                |
| Reset Voltage Threshold                                     | 4.5                       | 4.65                      | 4.73  | V       |                                                                   |
| Reset Threshold Hysteresis                                  | 1.5                       | 40                        | 1.75  | mV      |                                                                   |
| Reset Timeout Delay                                         |                           | 40                        |       | 1117    |                                                                   |
| ADM8690 and ADM8691                                         | 35                        | 50                        | 70    | ms      | OSC SEL = high                                                    |
| ADM8695                                                     | 140                       | 200                       | 280   | ms      | OSC SEL = high                                                    |
| Watchdog Timeout Period, Internal                           | 1.0                       | 1.6                       | 2.25  | Seconds | Long period                                                       |
| Oscillator                                                  | 1.0                       |                           | 2.23  | Seconds |                                                                   |
|                                                             | 70                        | 100                       | 140   | ms      | Short period                                                      |
| Watchdog Timeout Period, External Clock                     | 3840                      | 4064                      | 4097  | Cycles  | Long period                                                       |
|                                                             | 768                       | 1011                      | 1025  | Cycles  | Short period                                                      |
| Minimum WDI Input Pulse Width                               | 50                        |                           |       | ns      | $V_{IL} = 0.4 \text{ V}, V_{IH} = 3.5 \text{ V}$                  |
| $\overline{RESET}$ Output Voltage at $V_{CC} = 1 \text{ V}$ |                           | 4                         | 20    | mV      | $I_{SINK} = 10 \mu A$ , $V_{CC} = 1 V$                            |
| RESET, LOW LINE Output Voltage                              |                           | 0.05                      | 0.4   | V       | $I_{SINK} = 1.6 \text{ mA}, V_{CC} = 4.25 \text{ V}$              |
|                                                             | 3.5                       |                           |       | V       | $I_{SOURCE} = 1 \mu A$                                            |
| RESET, WDO Output Voltage                                   |                           |                           | 0.4   | V       | I <sub>SINK</sub> = 1.6 mA                                        |
|                                                             | 3.5                       |                           |       | V       | Isource = 1 µA                                                    |
| Output Short-Circuit Source Current                         | 1                         | 10                        | 25    | μΑ      | ·                                                                 |
| Output Short-Circuit Sink Current                           |                           | 25                        |       | mA      |                                                                   |
| WDI Input Threshold <sup>1</sup>                            |                           |                           |       |         |                                                                   |
| Logic Low                                                   |                           |                           | 0.8   | V       |                                                                   |
| Logic High                                                  | 3.5                       |                           |       | V       |                                                                   |
| WDI Input Current                                           |                           | 1                         | 10    | μΑ      | WDI = V <sub>OUT</sub>                                            |
| ·                                                           | -10                       | -1                        |       | μA      | WDI = 0 V                                                         |
| POWER-FAIL DETECTOR                                         |                           |                           |       | 1       |                                                                   |
| PFI Input Threshold                                         | 1.25                      | 1.3                       | 1.35  | V       | V <sub>cc</sub> = 5 V                                             |
| PFI Input Current                                           | -25                       | ±0.01                     | +25   | nA      |                                                                   |
| PFO Output Voltage                                          |                           |                           | 0.4   | V       | I <sub>SINK</sub> = 3.2 mA                                        |
| , ,                                                         | 3.5                       |                           |       | V       | Isource = 1 µA                                                    |
| PFO Short-Circuit Source Current                            | 1                         | 3                         | 25    | μΑ      | $PFI = Iow, \overline{PFO} = 0 V$                                 |
| PFO Short-Circuit Sink Current                              | ,                         | 25                        |       | mA      | $PFI = high, \overline{PFO} = V_{OUT}$                            |
| i i o bhoir-chean bhili caileill                            |                           | 23                        |       | 1111/   | 111 - 111911, F1 0 - VOUT                                         |

# **Data Sheet**

# ADM8690/ADM8691/ADM8695

| Parameter                                | Min                    | Тур | Max | Unit | Test Conditions/Comments                |
|------------------------------------------|------------------------|-----|-----|------|-----------------------------------------|
| CHIP ENABLE GATING                       |                        |     |     |      |                                         |
| CE <sub>IN</sub> Threshold               |                        |     | 8.0 | V    | V <sub>IL</sub>                         |
|                                          | 3.0                    |     |     | V    | V <sub>IH</sub>                         |
| CE <sub>IN</sub> Pull-Up Current         |                        | 3   |     | μΑ   |                                         |
| CE <sub>OUT</sub> Output Voltage         |                        |     | 0.4 | V    | $I_{SINK} = 3.2 \text{ mA}$             |
|                                          | V <sub>OUT</sub> - 1.5 |     |     | V    | I <sub>SOURCE</sub> = 3.0 mA            |
|                                          | $V_{\text{OUT}}-0.05$  |     |     | V    | $I_{SOURCE} = 1 \mu A$ , $V_{CC} = 0 V$ |
| CE Propagation Delay                     |                        | 3   | 7   | ns   |                                         |
| OSCILLATOR                               |                        |     |     |      |                                         |
| OSC IN Input Current                     |                        | ±2  |     | μΑ   |                                         |
| OSC SEL Input Pull-Up Current            |                        | 5   |     | μΑ   |                                         |
| OSC IN Frequency Range                   | 0                      |     | 500 | kHz  | OSC SEL = 0 V                           |
| OSC IN Frequency with External Capacitor |                        | 4   |     | kHz  | OSC SEL = 0 V, $C_{OSC}$ = 47 pF        |

 $<sup>^{1}</sup>$  WDI is a three-level input that is internally biased to 38% of  $V_{CC}$  and has an input impedance of approximately 5 M $\Omega$ .

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

Table 3.

| Table 3.                             |                                                    |
|--------------------------------------|----------------------------------------------------|
| Parameter                            | Rating                                             |
| V <sub>CC</sub>                      | -0.3 V to +6 V                                     |
| $V_{BATT}$                           | −0.3 V to +6 V                                     |
| All Other Inputs                     | $-0.3 \text{ V to V}_{\text{OUT}} + 0.5 \text{ V}$ |
| Input Current                        |                                                    |
| Vcc                                  | 200 mA                                             |
| $V_{BATT}$                           | 50 mA                                              |
| GND                                  | 20 mA                                              |
| Digital Output Current               | 20 mA                                              |
| Power Dissipation, 8-Lead PDIP       | 400 mW                                             |
| $\theta_{JA}$ Thermal Impedance      | 120°C/W                                            |
| Power Dissipation, 8-Lead SOIC       | 400 mW                                             |
| $\theta_{JA}$ Thermal Impedance      | 120°C/W                                            |
| Power Dissipation, 16-Lead PDIP      | 600 mW                                             |
| $\theta_{JA}$ Thermal Impedance      | 135°C/W                                            |
| Power Dissipation, 16-Lead TSSOP     | 600 mW                                             |
| $\theta_{JA}$ Thermal Impedance      | 158°C/W                                            |
| Power Dissipation, 16-Lead SOIC_N    | 600 mW                                             |
| $\theta_{JA}$ Thermal Impedance      | 110°C/W                                            |
| Power Dissipation, 16-Lead SOIC_W    | 600 mW                                             |
| $\theta_{JA}$ Thermal Impedance      | 73°C/W                                             |
| Operating Temperature Range          |                                                    |
| Industrial (A Version)               | -40°C to +85°C                                     |
| Lead Temperature (Soldering, 10 sec) | 300°C                                              |
| Storage Temperature Range            | −65°C to +150°C                                    |
|                                      |                                                    |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. ADM8690 Pin Configuration, 8-Lead PDIP and 8-Lead SOIC\_N



Figure 4. ADM8691/ADM8695 Pin Configuration, 16-Lead PDIP, 16-Lead SOIC\_N, 16-Lead SOIC\_W, and 16-Lead TSSOP

#### **Table 4. Pin Function Descriptions**

| Pin No.                 |    |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------|----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8-Lead 16-Lead Mnemonic |    | Mnemonic          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8                       | 1  | V <sub>BATT</sub> | Backup Battery Input. VBATT or VCC is internally switched to VOUT, depending on which is at the highest potential.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1                       | 2  | V <sub>OUT</sub>  | Output Voltage. $V_{CC}$ or $V_{BATT}$ is internally switched to $V_{OUT}$ , depending on which is at the highest potential. $V_{OUT}$ can supply up to 100 mA to power CMOS RAM. Connect $V_{OUT}$ to $V_{CC}$ if $V_{OUT}$ and $V_{BATT}$ are not used.                                                                                                                                                                                                                                                                                                                                                                                             |
| 2                       | 3  | Vcc               | Power Supply Input. 5 V nominal. $V_{CC}$ or $V_{BATT}$ is internally switched to $V_{OUT}$ , depending on which is at the highest potential.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3                       | 4  | GND               | Ground. This is the 0 V ground reference for all signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| N/A                     | 5  | BATT ON           | Logic Output. BATT ON goes high when $V_{\text{OUT}}$ is internally switched to the $V_{\text{BATT}}$ input. It goes low when $V_{\text{OUT}}$ is internally switched to $V_{\text{CC}}$ . The output typically sinks 35 mA and can directly drive the base of an external PNP transistor to increase the output current above the 100 mA rating of $V_{\text{OUT}}$ .                                                                                                                                                                                                                                                                                |
| N/A                     | 6  | LOW LINE          | Logic Output. $\overline{\text{LOW LINE}}$ goes low when $V_{CC}$ falls below the reset threshold. It returns high as soon as $V_{CC}$ rises above the reset threshold.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| N/A                     | 7  | OSC IN            | Oscillator Logic Input. When OSC SEL is low, OSC IN can be driven by an external clock signal, or an external capacitor can be connected between OSC IN and GND. This sets both the reset active pulse timing and the watchdog timeout period (see Table 5 and Figure 17 through Figure 20). When OSC SEL is high or floating, the internal oscillator is enabled and the reset active time is fixed at 50 ms typical (ADM8691) or 200 ms typical (ADM8695). In this mode, the OSC IN pin selects either the fast (100 ms) or slow (1.6 sec) watchdog timeout period. In both modes, the timeout period immediately after a reset is 1.6 sec typical. |
| N/A                     | 8  | OSC SEL           | Logic Oscillator Select Input. When OSC SEL is unconnected (floating) or driven high, the internal oscillator sets the reset active time and watchdog timeout period. When OSC SEL is low, the external oscillator input, OSC IN, is enabled (see Table 5). OSC SEL has a 5 µA internal pull-up.                                                                                                                                                                                                                                                                                                                                                      |
| 4                       | 9  | PFI               | Power-Fail Input. PFI is the noninverting input to the power-fail comparator. When PFI is less than 1.3 V, PFO goes low. Connect PFI to GND or V <sub>OUT</sub> when not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5                       | 10 | PFO               | Power-Fail Output. $\overline{PFO}$ is the output of the power-fail comparator. It goes low when PFI is less than 1.3 V. The comparator is turned off and $\overline{PFO}$ goes low when $V_{CC}$ is below $V_{BATT}$ .                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 6                       | 11 | WDI               | Watchdog Input. WDI is a three-level input. If WDI remains either high or low for longer than the watchdog timeout period, RESET pulses low and WDO goes low. The timer is reset with each transition on the WDI line. The watchdog timer can be disabled if WDI is left floating or is driven to midsupply.                                                                                                                                                                                                                                                                                                                                          |
| N/A                     | 12 | СЕоит             | Logic Output. $\overline{CE}_{OUT}$ is a gated version of the $\overline{CE}_{IN}$ signal. $\overline{CE}_{OUT}$ tracks $\overline{CE}_{IN}$ when $V_{CC}$ is above the reset threshold. If $V_{CC}$ is below the reset threshold, $\overline{CE}_{OUT}$ is forced high. See Figure 21 and Figure 22.                                                                                                                                                                                                                                                                                                                                                 |
| N/A                     | 13 | CEIN              | Logic Input. Input to the $\overline{\text{CE}}$ gating circuit. When not in use, connect this pin to GND or $V_{\text{OUT}}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| N/A                     | 14 | WDO               | Logic Output. The watchdog output, WDO, goes low if WDI remains either high or low for longer than the watchdog timeout period. WDO is set high by the next transition at WDI. If WDI is unconnected or at midsupply, the watchdog timer is disabled and WDO remains high. WDO also goes high when LOW LINE goes low.                                                                                                                                                                                                                                                                                                                                 |

| Pin No.  8-Lead 16-Lead Mnemonic |    |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|----------------------------------|----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                  |    | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 7                                | 15 | RESET    | Logic Output. RESET goes low if $V_{CC}$ falls below the reset threshold or if the watchdog timer is not serviced within its timeout period. The reset threshold is typically 4.65 V. RESET remains low for 50 ms (ADM8690/ADM8691) or 200 ms (ADM8695) after $V_{CC}$ returns above the threshold. RESET also goes low for 50 ms (ADM8690/ADM8691) or 200 ms (ADM8695) if the watchdog timer is enabled but not serviced within its timeout period. The RESET pulse width can be adjusted on the ADM8691/ADM8695, as shown in Table 5. The RESET output has an internal 3 $\mu$ A pull-up and can either connect to an open-collector reset bus or directly drive a CMOS gate without an external pull-up resistor. |  |  |
| N/A                              | 16 | RESET    | Logic Output. RESET is an active high output. It is the inverse of RESET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Vouт vs. Iouт, Normal Operation



Figure 6. V<sub>OUT</sub> vs. I<sub>OUT</sub>, Battery Backup



Figure 7. Reset Output Voltage vs. Supply Voltage



Figure 8. PFI Input Threshold vs. Temperature



Figure 9. Reset Active Time vs. Temperature



Figure 10. Reset Voltage Threshold vs. Temperature



Figure 11. Power-Fail Comparator Response Time, Falling



Figure 12. Power-Fail Comparator Response Time, Rising



Figure 13. Power-Fail Comparator Response Time with Pull-Up Resistor

# CIRCUIT INFORMATION BATTERY SWITCHOVER SECTION

The battery switchover circuit compares  $V_{\rm CC}$  to the  $V_{\rm BATT}$  input and connects  $V_{\rm OUT}$  to whichever is higher. Switchover occurs when  $V_{\rm CC}$  is 50 mV higher than  $V_{\rm BATT}$  as  $V_{\rm CC}$  falls, and when  $V_{\rm CC}$  is 70 mV greater than  $V_{\rm BATT}$  as  $V_{\rm CC}$  rises. This 20 mV hysteresis prevents repeated rapid switching if  $V_{\rm CC}$  falls very slowly or remains nearly equal to the battery voltage.



Figure 14. Battery Switchover Schematic

During normal operation, with  $V_{CC}$  higher than  $V_{BATT},\,V_{CC}$  is internally switched to  $V_{OUT}$  through an internal PMOS transistor switch. This switch has a typical on resistance of 0.7  $\Omega$  and can supply up to 100 mA at the  $V_{OUT}$  terminal.  $V_{OUT}$  is normally used to drive a RAM memory bank, requiring instantaneous currents of greater than 100 mA. If this is the case, a bypass capacitor should be connected to  $V_{OUT}$ . The capacitor provides the peak current transients to the RAM. A capacitance value of 0.1  $\mu F$  or greater can be used.

If the continuous output current requirements at  $V_{\rm OUT}$  exceed 100 mA or if a lower  $V_{\rm CC}-V_{\rm OUT}$  voltage differential is desired, an external PNP pass transistor can be connected in parallel with the internal transistor. The BATT ON output (ADM8691/ADM8695) can directly drive the base of the external transistor (see Figure 24).

A 7  $\Omega$  MOSFET switch connects the  $V_{\text{BATT}}$  input to  $V_{\text{OUT}}$  during battery backup. This MOSFET has very low input-to-output differential (dropout voltage) at the low current levels required for battery backup of CMOS RAM or other low power CMOS circuitry. The supply current in battery backup is typically 0.4  $\mu A$ .

The ADM8690/ADM8691/ADM8695 operate with battery voltages from 2.0 V to 4.25 V. High value capacitors, either standard electrolytic or the farad-size, double-layer capacitors, can also be used for short-term memory backup. A small charging current of typically 10 nA (0.1  $\mu$ A maximum) flows out of the V<sub>BATT</sub> terminal. This current is useful for maintaining rechargeable batteries in a fully charged condition. This extends the life of the backup battery by compensating for its self-discharge current. Also note that this current poses no problem when lithium batteries are used for backup because the maximum charging current (0.1  $\mu$ A) is safe for even the smallest lithium cells.

If the battery switchover section is not used,  $V_{BATT}$  should be connected to GND and  $V_{OUT}$  should be connected to  $V_{CC}$ .

#### POWER-FAIL RESET OUTPUT

RESET is an active low output that provides a RESET signal to the microprocessor whenever  $V_{\text{CC}}$  is at an invalid level. When  $V_{\text{CC}}$  falls below the reset threshold, the  $\overline{\text{RESET}}$  output is forced low. The nominal reset voltage threshold is 4.65 V.



Figure 15. Power-Fail Reset Timing

On power-up,  $\overline{RESET}$  remains low for 50 ms (200 ms for the ADM8695) after  $V_{CC}$  rises above the appropriate reset threshold. This allows time for the power supply and microprocessor to stabilize. On power-down, the  $\overline{RESET}$  output remains low with  $V_{CC}$  as low as 1 V. This ensures that the microprocessor is held in a stable shutdown condition.

The RESET active time is adjustable on the ADM8691/ ADM8695 by using an external oscillator or by connecting an external capacitor to the OSC IN pin. See Table 5 and Figure 17 through Figure 20.

The guaranteed minimum and maximum reset thresholds for the ADM8690/ADM8691/ADM8695 are 4.5 V and 4.73 V. The ADM8690/ADM8691/ADM8695 are, therefore, compatible with 5 V supplies with a +10%, –5% tolerance. The reset threshold comparator typically has 40 mV of hysteresis. The response time of the reset voltage comparator is less than 1  $\mu s$ . If glitches are present on the  $V_{\rm CC}$  line that could cause spurious reset pulses,  $V_{\rm CC}$  should be decoupled close to the device.

In addition to RESET, the ADM8691/ADM8695 provide an active high RESET output. This output is the complement of RESET and is intended for processors that require an active high reset signal.

93-006

#### WATCHDOG TIMER RESET

The watchdog timer circuit monitors the activity of the microprocessor to check that it is not stalled in an indefinite loop. An output line on the processor is used to toggle the watchdog input (WDI) line. If this line is not toggled within the selected timeout period, a RESET pulse is generated.

The nominal watchdog timeout period is preset at 1.6 sec on the ADM8690. The ADM8691/ADM8695 can be configured for a fixed timeout period—short (100 ms) or long (1.6 sec)—or for an adjustable timeout period. Some systems are unable to service the watchdog timer immediately after a reset; in this case, if the short period is selected for the ADM8691/ADM8695, the device automatically selects the long timeout period directly after a reset is issued. The watchdog timer is restarted at the end of a reset, regardless of whether the reset was caused by lack of activity on WDI or by Vcc falling below the reset threshold.

The normal (short) timeout period becomes effective following the first transition of WDI after RESET has gone inactive. The watchdog timeout period restarts with each transition on the WDI pin. To ensure that the watchdog timer does not time out, either a high-to-low or low-to-high transition on the WDI pin must occur by the end of the minimum timeout period. If WDI remains permanently high or low, reset pulses are issued after each long (1.6 sec) timeout period. The watchdog monitor can be deactivated by allowing the watchdog input (WDI) to float or by connecting it to midsupply.

On the ADM8690 the watchdog timeout period is fixed at 1.6 sec, and the reset pulse width is fixed at 50 ms. The ADM8691/ADM8695 allow these times to be adjusted, as shown in Table 5. Figure 17, Figure 18, Figure 19, and Figure 20 show the various oscillator configurations that can be used to adjust the reset pulse width and watchdog timeout period.



- t₁ = RESET TIME
- $\dot{t}_2$  = NORMAL (SHORT) WATCHDOG TIMEOUT PERIOD
- t3 = WATCHDOG TIMEOUT PERIOD IMMEDIATELY FOLLOWING A RESET

Figure 16. Watchdog Timeout Period and Reset Active Time

The internal oscillator is enabled when OSC SEL is high or floating. In this mode, OSC IN selects either the 1.6 sec watchdog timeout period or the 100 ms watchdog timeout period. When OSC IN is connected high or left floating, the 1.6 sec timeout period is selected; when OSC IN is connected low, the 100 ms timeout period is selected. In either case, the timeout period is 1.6 sec immediately after a reset. This gives the microprocessor time to reinitialize the system. If OSC IN is low, the 100 ms watchdog timeout period becomes effective after the first transition of WDI. The software should be written such that the input/output port driving WDI is left in its power-up reset state until the initialization routines are completed and the microprocessor is able to toggle WDI at the minimum watchdog timeout period of 70 ms.

Table 5. ADM8691 and ADM8695 Reset Pulse Width and Watchdog Timeout Selections

|                  |                      | Watchdog Timeout Period |                         | Reset Active     | e Period         |
|------------------|----------------------|-------------------------|-------------------------|------------------|------------------|
| OSC SEL OSC IN   |                      | Normal                  | Immediately After Reset | ADM8691          | ADM8695          |
| Low <sup>1</sup> | External clock input | 1024 CLKs               | 4096 CLKs               | 512 CLKs         | 2048 CLKs        |
| Low <sup>1</sup> | External capacitor   | 400 ms × C/47 pF        | 1.6 sec × C/47 pF       | 200 ms × C/47 pF | 520 ms × C/47 pF |
| Floating or high | Low                  | 100 ms                  | 1.6 sec                 | 50 ms            | 200 ms           |
| Floating or high | Floating or high     | 1.6 sec                 | 1.6 sec                 | 50 ms            | 200 ms           |

<sup>&</sup>lt;sup>1</sup> When the OSC SEL pin is low, OSC IN can be driven by an external clock signal, or an external capacitor (C) can be connected between OSC IN and GND. The nominal internal oscillator frequency is 10.24 kHz. The nominal oscillator frequency with an external capacitor is f<sub>OSC</sub> (Hz) = 184,000/C (pF).

#### WATCHDOG OUTPUT (WDO) (ADM8691/ADM8695)

The watchdog output ( $\overline{WDO}$  pin on the ADM8691/ADM8695) provides a status output that goes low if the watchdog timer times out and remains low until set high by the next transition on the watchdog input.  $\overline{WDO}$  is also set high when  $V_{CC}$  goes below the reset threshold.



Figure 17. External Clock Source



Figure 18. External Capacitor



Figure 19. Internal Oscillator (1.6 Second Watchdog)



Figure 20. Internal Oscillator (100 ms Watchdog)

# CE GATING AND RAM WRITE PROTECTION (ADM8691/ADM8695)

The ADM8691/ADM8695 include memory protection circuitry that ensures the integrity of data in memory by preventing write operations when  $V_{\rm CC}$  is at an invalid level. Two additional pins  $(\overline{CE}_{\rm IN}$  and  $\overline{CE}_{\rm OUT})$  can be used to control the chip enable or write inputs of CMOS RAM. When  $V_{\rm CC}$  is present,  $\overline{CE}_{\rm OUT}$  is a buffered replica of  $\overline{CE}_{\rm IN}$ , with a 3 ns propagation delay. When  $V_{\rm CC}$  falls below the reset voltage threshold or  $V_{\rm BATT}$ , an internal gate forces  $\overline{CE}_{\rm OUT}$  high, independent of  $\overline{CE}_{\rm IN}$ .

 $\overline{CE}_{OUT}$  typically drives the  $\overline{CE}$ ,  $\overline{CS}$ , or write input of battery backed-up CMOS RAM. This ensures the integrity of the data in memory by preventing write operations when  $V_{CC}$  is at an invalid level. Similar protection of EEPROMs can be achieved using the  $\overline{CE}_{OUT}$  pin to drive the store or write inputs.



Figure 21. Chip Enable Gating



t<sub>1</sub> = RESET TIME V1 = RESET VOLTAGE THRESHOLD LOW V2 = RESET VOLTAGE THRESHOLD HIGH HYSTERESIS = V2 – V1

Figure 22. Chip Enable Timing

#### POWER-FAIL WARNING COMPARATOR

An additional comparator is provided for early warning of failure in the microprocessor power supply. The power-fail input (PFI) is compared to an internal 1.3 V reference. The power-fail output (PFO) goes low when the voltage at PFI is less than 1.3 V.

Typically, PFI is driven by an external voltage divider that senses either the unregulated dc input to the system 5 V regulator or the regulated 5 V output. The voltage divider ratio can be chosen such that the voltage at PFI falls below 1.3 V several milliseconds before the 5 V power supply falls below the reset threshold.

PFO is normally used to interrupt the microprocessor so that data can be stored in RAM and the shutdown procedure executed before power is lost.



Figure 23. Power-Fail Comparator

Table 6. Input and Output Status in Battery Backup Mode

| Signal            | Status                                                                                                                                                                                                                       |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| V <sub>OUT</sub>  | V <sub>OUT</sub> is connected to V <sub>BATT</sub> via an internal PMOS switch.                                                                                                                                              |  |  |  |
| RESET             | Logic low.                                                                                                                                                                                                                   |  |  |  |
| RESET             | Logic high. The open circuit output voltage is equal to V <sub>OUT</sub> .                                                                                                                                                   |  |  |  |
| <b>LOW LINE</b>   | Logic low.                                                                                                                                                                                                                   |  |  |  |
| BATT ON           | Logic high. The open circuit voltage is equal to V <sub>OUT</sub> .                                                                                                                                                          |  |  |  |
| WDI               | WDI is ignored. It is internally disconnected from its internal pull-up resistor and does not source or sink current as long as its input voltage is between GND and Vout. The input voltage does not affect supply current. |  |  |  |
| WDO               | Logic high. The open circuit voltage is equal to V <sub>OUT</sub> .                                                                                                                                                          |  |  |  |
| PFI               | The power-fail comparator is turned off and has no effect on the power-fail output.                                                                                                                                          |  |  |  |
| PFO               | Logic low.                                                                                                                                                                                                                   |  |  |  |
| CEIN              | $\overline{\text{CE}}_{\text{IN}}$ is ignored. It is internally disconnected from its internal pull-up resistor and does not source or sink current as long as                                                               |  |  |  |
|                   | its input voltage is between GND and Vout. The input voltage does not affect supply current.                                                                                                                                 |  |  |  |
| CE <sub>OUT</sub> | Logic high. The open circuit voltage is equal to Vouт.                                                                                                                                                                       |  |  |  |
| OSC IN            | OSC IN is ignored.                                                                                                                                                                                                           |  |  |  |
| OSC SEL           | OSC SEL is ignored.                                                                                                                                                                                                          |  |  |  |

# APPLICATIONS INFORMATION INCREASING THE DRIVE CURRENT

If the continuous output current requirements at  $V_{\rm OUT}$  exceed 100 mA, or if a lower  $V_{\rm CC}-V_{\rm OUT}$  voltage differential is desired, an external PNP pass transistor can be connected in parallel with the internal transistor. The BATT ON output (ADM8691/ADM8695) can directly drive the base of the external transistor.



Figure 24. Increasing the Drive Current

#### **USING A RECHARGEABLE BATTERY FOR BACKUP**

If a capacitor or a rechargeable battery is used for backup, the charging resistor should be connected to  $V_{\text{OUT}}$  to eliminate the discharge path that would exist during power-down if the resistor were connected to  $V_{\text{CC}}$ .



Figure 25. Rechargeable Battery

# ADDING HYSTERESIS TO THE POWER-FAIL COMPARATOR

For increased noise immunity, hysteresis can be added to the power-fail comparator. Because the comparator circuit is noninverting, hysteresis can be added simply by connecting a resistor between the  $\overline{PFO}$  output and the PFI input, as shown in Figure 26. When  $\overline{PFO}$  is low, Resistor R3 sinks current from the summing junction at the PFI pin. When  $\overline{PFO}$  is high, the series combination of R3 and R4 sources current into the PFI summing junction. This results in differing trip levels for the comparator.



Figure 26. Adding Hysteresis to the Power-Fail Comparator

#### MONITORING THE STATUS OF THE BATTERY

The power-fail comparator can be used to monitor the status of the backup battery instead of the power supply, if desired (see Figure 27). The PFI input samples the battery voltage and generates an active low  $\overline{PFO}$  signal when the battery voltage drops below a selected threshold. It may be necessary to apply a test load to determine the loaded battery voltage. This is done under processor control using  $\overline{CE}_{OUT}$ . Because  $\overline{CE}_{OUT}$  is forced high during the battery backup mode, the test load is not applied to the battery while it is in use, even if the microprocessor is not powered.



Figure 27. Monitoring the Battery Status

#### **ALTERNATE WATCHDOG INPUT DRIVE CIRCUITS**

The watchdog feature can be enabled and disabled under program control by driving WDI with a three-state buffer (see Figure 28). When three-stated, the WDI input floats, thereby disabling the watchdog timer.



Figure 28. Enabling and Disabling the Watchdog Input

This circuit is not entirely foolproof, and it is possible for a software fault to erroneously three-state the buffer, preventing the ADM8690/ADM8691/ADM8695 from detecting that the microprocessor is no longer operating correctly. In most cases, a better method is to extend the watchdog period rather than disable the watchdog.

For the ADM8691/ADM8695, the watchdog period can be extended under program control using the circuit shown in Figure 29. When the control input is high, the OSC SEL pin is low and the watchdog timeout is set by the external capacitor. A  $0.01~\mu F$  capacitor sets a watchdog timeout delay of 100~sec. When the control input is low, the OSC SEL pin is driven high, selecting the internal oscillator. The 100~ms or the 1.6~sec period is chosen, depending on which diode is used, as shown in Figure 29. With D1 inserted, the internal timeout is set to 100~ms; with D2 inserted, the timeout is set to 1.6~sec.



Figure 29. Extending the Watchdog Period

#### TYPICAL APPLICATIONS

#### **ADM8690 APPLICATIONS**

Figure 30 shows the ADM8690 in a typical power monitoring, battery backup application.  $V_{\text{OUT}}$  powers the CMOS RAM. Under normal operating conditions with  $V_{\text{CC}}$  present,  $V_{\text{OUT}}$  is internally connected to  $V_{\text{CC}}$ . If a power failure occurs,  $V_{\text{CC}}$  decays and  $V_{\text{OUT}}$  is switched to  $\overline{V}_{\text{BATT}}$ , thereby maintaining power for the CMOS RAM. A  $\overline{\text{RESET}}$  pulse is also generated when  $V_{\text{CC}}$  falls below 4.65 V for the ADM8690.  $\overline{\text{RESET}}$  remains low for 50 ms after  $V_{\text{CC}}$  returns to 5 V.



Figure 30. ADM8690 Typical Application, Circuit A

The watchdog timer input (WDI) monitors an input/output line from the microprocessor system. This line must be toggled once every 1.6 sec to verify correct software execution. Failure to toggle the line indicates that the microprocessor system is not correctly executing its program and may be tied up in an endless loop. If this happens, a reset pulse is generated to initialize the microprocessor.

If the watchdog timer is not needed, the WDI input should be left floating.

The power-fail input, PFI, monitors the input power supply via a resistive divider network. The voltage on the PFI input is compared with a precision 1.3 V internal reference. If the input voltage drops below 1.3 V, a power-fail output  $(\overline{PFO})$  signal is generated. This signal warns of an impending power failure and can be used to interrupt the processor so that the system can be shut down in an orderly fashion. The resistors in the sensing network are ratioed to give the desired power-fail threshold voltage  $(V_T)$ .

$$V_T = (1.3 R1/R2) + 1.3 V$$
  
 $R1/R2 = (V_T/1.3) - 1$ 

Figure 31 shows a similar application, but in this case the PFI input monitors the unregulated input to the 7805 voltage regulator. This circuit provides an earlier warning of an impending power failure. It is useful with processors that operate at low speeds or where there are a significant number of housekeeping tasks to be completed before the power is lost.



Figure 31. ADM8690 Typical Application, Circuit B

#### **ADM8691/ADM8695 APPLICATIONS**

Figure 32 shows a typical connection for the ADM8691/ADM8695. CMOS RAM is powered from  $V_{\rm OUT}.$  When 5 V power is present, this voltage is routed to  $V_{\rm OUT}.$  If  $V_{\rm CC}$  fails,  $V_{\rm BATT}$  is routed to  $V_{\rm OUT}.$   $V_{\rm OUT}$  can supply up to 100 mA from  $V_{\rm CC}$ , but if more current is required, an external PNP transistor can be added. When  $V_{\rm CC}$  is higher than  $V_{\rm BATT},$  the BATT ON output goes low, providing up to 35 mA of base drive for the external transistor. A 0.1  $\mu F$  capacitor is connected to  $V_{\rm OUT}$  to supply the transient currents for CMOS RAM. When  $V_{\rm CC}$  is lower than  $V_{\rm BATT},$  an internal 20  $\Omega$  MOSFET connects the backup battery to  $V_{\rm OUT}.$ 



Figure 32. ADM8691/ADM8695 Typical Application

#### **RESET OUTPUT**

The internal voltage detector monitors  $V_{\rm CC}$  and generates a  $\overline{RESET}$  output to hold the microprocessor reset line low when  $V_{\rm CC}$  is below 4.65 V. An internal timer holds  $\overline{RESET}$  low for 50 ms (200 ms for the ADM8695) after  $V_{\rm CC}$  rises above 4.65 V. This prevents repeated toggling of  $\overline{RESET}$ , even if the 5 V power drops out and recovers with each power line cycle.

The crystal oscillator normally used to generate the clock for microprocessors can take several milliseconds to stabilize. Because most microprocessors need several clock cycles to reset,  $\overline{RESET}$  must be held low until the microprocessor clock oscillator has started. The power-up  $\overline{RESET}$  pulse lasts 50 ms (200 ms for the ADM8695) to allow for this oscillator start-up time. If a different reset pulse width is required, a capacitor should be connected to OSC IN, or an external clock can be used (see Table 5 and Figure 17 through Figure 20). The manual reset switch and the 0.1  $\mu F$  capacitor connected to the reset line can be omitted if a manual reset is not needed. An inverted, active high RESET output is also available on the ADM8691/ ADM8695.

#### **POWER-FAIL DETECTOR**

The 5 V V<sub>CC</sub> power line is monitored via a resistive potential divider connected to the power-fail input (PFI). When the voltage at PFI falls below 1.3 V, the power-fail output (PFO) drives the processor's NMI input low. For example, if a power-fail threshold of 4.8 V is set with Resistor R1 and Resistor R2 and V<sub>CC</sub> falls from 4.8 V to 4.65 V, the microprocessor has time to save data into RAM. An earlier power-fail warning can be generated if the unregulated dc input to the 5 V regulator is available for monitoring. This allows more time for microprocessor housekeeping tasks to be completed before power is lost.

#### **RAM WRITE PROTECTION**

The ADM8691/ADM8695  $\overline{CE}_{OUT}$  line drives the chip select inputs of the CMOS RAM.  $\overline{CE}_{OUT}$  follows  $\overline{CE}_{IN}$  as long as  $V_{CC}$  is above the 4.65 V reset threshold.

If  $V_{CC}$  falls below the reset threshold,  $\overline{CE}_{OUT}$  goes high, independent of the logic level at  $\overline{CE}_{IN}$ . This prevents the microprocessor from writing erroneous data into RAM during power-up, power-down, brownouts, and momentary power interruptions.

#### **WATCHDOG TIMER**

The microprocessor drives the watchdog input (WDI) with an input/output line. When OSC IN and OSC SEL are unconnected, the microprocessor must toggle the WDI pin once every 1.6 sec to verify proper software execution. If a hardware or software failure occurs such that WDI is not toggled, the ADM8691 issues a 50 ms (200 ms for the ADM8695) RESET pulse after 1.6 sec. This typically restarts the microprocessor power-up routine. A new RESET pulse is issued every 1.6 sec until WDI is again strobed. If a different watchdog timeout period is required, a capacitor should be connected to OSC IN or an external clock can be used (see Table 5 and Figure 17 through Figure 20).

The watchdog output  $(\overline{WDO})$  goes low if the watchdog timer is not serviced within its timeout period. After  $\overline{WDO}$  goes low, it remains low until a transition occurs at WDI. The watchdog timer feature can be disabled by leaving WDI unconnected.

The  $\overline{RESET}$  output has an internal 3  $\mu A$  pull-up and can either connect to an open-collector reset bus or directly drive a CMOS gate without an external pull-up resistor.

## **OUTLINE DIMENSIONS**



#### **COMPLIANT TO JEDEC STANDARDS MS-001**

CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.

Figure 33. 8-Lead Plastic Dual In-Line Package [PDIP] Narrow Body (N-8)

Dimensions shown in inches and (millimeters)



#### COMPLIANT TO JEDEC STANDARDS MS-012-AA

CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 34. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8)

Dimensions shown in millimeters and (inches)

P-9



#### COMPLIANT TO JEDEC STANDARDS MS-001-AB

CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.

Figure 35. 16-Lead Plastic Dual In-Line Package [PDIP]
Narrow Body
(N-16)
Dimensions shown in inches and (millimeters)

10.50 (0.4134) 10.10 (0.3976) AAAAAAA 7.60 (0.2992) 7.40 (0.2913) 10.65 (0.4193) 10.00 (0.3937) 1.27 (0.0500) BSC 0.75 (0.0295) 2.65 (0.1043) 0.25 (0.0098) 2.35 (0.0925) 0.30 (0.0118) 0.10 (0.0039) 0.51 (0.0201) COPLANARITY SEATING → <del>| ←</del> 1.27 (0.0500) 0.33 (0.0130) PLANE 0.31 (0.0122) 0.40 (0.0157) 0.20 (0.0079)

COMPLIANT TO JEDEC STANDARDS MS-013-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 36. 16-Lead Standard Small Outline Package [SOIC\_W]
Wide Body
(RW-16)
Dimensions shown in millimeters and (inches)

Rev. C | Page 20 of 24



#### COMPLIANT TO JEDEC STANDARDS MS-012-AC

CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 37. 16-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-16)

Dimensions shown in millimeters and (inches)



#### COMPLIANT TO JEDEC STANDARDS MO-153-AB

Figure 38. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                               | Package Option |
|--------------------|-------------------|---------------------------------------------------|----------------|
| ADM8690AN          | −40°C to +85°C    | 8-Lead Plastic Dual In-Line Package [PDIP]        | N-8            |
| ADM8690ANZ         | -40°C to +85°C    | 8-Lead Plastic Dual In-Line Package [PDIP]        | N-8            |
| ADM8690ARN         | -40°C to +85°C    | 8-Lead Standard Small Outline Package [SOIC_N]    | R-8            |
| ADM8690ARN-REEL    | -40°C to +85°C    | 8-Lead Standard Small Outline Package [SOIC_N]    | R-8            |
| ADM8690ARNZ        | -40°C to +85°C    | 8-Lead Standard Small Outline Package [SOIC_N]    | R-8            |
| ADM8691ANZ         | −40°C to +85°C    | 16-Lead Plastic Dual In-Line Package [PDIP]       | N-16           |
| ADM8691ARN         | −40°C to +85°C    | 16-Lead Standard Small Outline Package [SOIC_N]   | R-16           |
| ADM8691ARN-REEL    | −40°C to +85°C    | 16-Lead Standard Small Outline Package [SOIC_N]   | R-16           |
| ADM8691ARNZ        | -40°C to +85°C    | 16-Lead Standard Small Outline Package [SOIC_N]   | R-16           |
| ADM8691ARW         | -40°C to +85°C    | 16-Lead Standard Small Outline Package [SOIC_W]   | RW-16          |
| ADM8691ARW-REEL    | −40°C to +85°C    | 16-Lead Standard Small Outline Package [SOIC_W]   | RW-16          |
| ADM8691ARWZ        | -40°C to +85°C    | 16-Lead Standard Small Outline Package [SOIC_W]   | RW-16          |
| ADM8691ARU         | −40°C to +85°C    | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADM8691ARU-REEL    | −40°C to +85°C    | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADM8691ARUZ        | −40°C to +85°C    | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADM8695ARW         | −40°C to +85°C    | 16-Lead Standard Small Outline Package [SOIC_W]   | RW-16          |
| ADM8695ARW-REEL    | -40°C to +85°C    | 16-Lead Standard Small Outline Package [SOIC_W]   | RW-16          |
| ADM8695ARWZ        | −40°C to +85°C    | 16-Lead Standard Small Outline Package [SOIC_W]   | RW-16          |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

**Data Sheet** 

ADM8690/ADM8691/ADM8695

# **NOTES**

**Data Sheet** 

**NOTES** 



# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























#### Website:

Welcome to visit www.ameya360.com

#### Contact Us:

#### > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

#### > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

#### Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com