

# 87C196KT Advanced 16-BIT CHMOS Microcontroller

#### **Automotive**

#### **Production Datasheet**

## **Product Features**

- Powerdown and Idle Modes
- -40°C to +125°C Ambient
- High Performance CHMOS 16-Bit CPU
- Up to 32 Kbytes of On-Chip EPROM
- Up to 1 Kbyte of On-Chip Register RAM
- Up to 512 Bytes of Additional RAM (Code RAM)
- Register-Register Architecture
- 8 Channel/10-Bit A/D with Sample/Hold
- Programmable A/D Conversion and S/H Times
- 37 Prioritized Interrupts
- Up to Seven 8-Bit (56) I/O Ports
- Full Duplex Serial I/O Port
- Dedicated Baud Rate Generator
- Synchronous/Asynchronous Serial I/O Port (with Dedicated 16-Bit Baud Rate Generator)
- Interprocessor Communication Slave Port
- Selectable Bus Timing Modes for Flexible Interfacing

- Oscillator Fail Detection Circuitry
- Total Utilization of ALL Available Pins (I/O Mux'd with Control)
- High Speed Peripheral Transaction Server (PTS)
- Two Dedicated 16-Bit High-Speed Compare Registers
- 10 High Speed Capture/Compare (EPA)
- Full Duplex Synchronous Serial I/O Port (SSIO)
- Two Flexible 16-Bit Timer Counters
- Flexible 8-/16-Bit External Bus (Programmable)
- "Windowing" Allows 8-Bit Addressing to some 16-Bit Addresses
- Programmable Bus (HLD/HLDA)
- 1.4 μs 16 x 16 Multiply
- 2.4 μs 32/16 Divide
- 68-Pin PLCC Package
- 16 MHz Operation

**Notice:** This document contains information on products in full production. The specifications are subject to change without notice. Verify with your local Intel sales office that you have the latest datasheet before finalizing a design.

Order No: 273178-002 August 2004



Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The 87C196KT 16 MHz - Automotive may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from:

Intel Corporation PO Box 5937 Denver CO 80217-9808 call 1-800-548-4725

Copyright © Intel Corporation 1997, 2004

<sup>\*</sup>Third-party brands and names are the property of their respective owners.



# **Contents**

| 1.0 | In  | troduction                                             | 1   |
|-----|-----|--------------------------------------------------------|-----|
|     | 1.1 | New Instructions                                       |     |
| 2.0 | В   | ock Diagram                                            | 2   |
| 3.0 | Р   | n Description                                          | 4   |
| 4.0 | Е   | ectrical Characteristics                               | 7   |
|     | 4.1 | DC Characteristics                                     |     |
|     | 4.2 | AC Characteristics                                     |     |
|     |     | 4.2.1 Test Conditions                                  |     |
|     | 4.3 | Bus Mode 1 - AC Characteristics                        |     |
|     |     | 4.3.1 Test Conditions:                                 |     |
|     | 4.4 | Bus Mode 1 - HOLD#/HOLDA# Timings                      |     |
|     |     | 4.4.1 Test Conditions:                                 |     |
|     | 4.5 | Bus Mode 2 - AC Characteristics                        |     |
|     |     | 4.5.1 Test Conditions:                                 |     |
|     | 4.6 | Bus Mode 2 - HOLD#/HOLDA# Timings                      |     |
|     |     | 4.6.1 Test Conditions:                                 |     |
|     |     | 4.6.2 AC Characteristics - Slave Port                  |     |
|     |     | 4.6.3 Explanation of AC Symbols25                      |     |
|     | 4.7 | EPROM Specifications                                   |     |
|     |     | 4.7.1 AC EPROM Programming Characteristics             |     |
|     |     | 4.7.2 EPROM Programming Waveforms                      |     |
|     | 4.8 | AC Characteristics - Serial Port - Shift Register Mode |     |
|     |     | 4.8.1 A/D Characteristics                              |     |
|     |     | 4.8.1.1 A/D Converter Specification                    |     |
|     |     | 4.8.2 87C196KT 16 MHz Errata                           |     |
|     |     | 4.8.3 87C196KT 16 MHz Design Considerations            |     |
| 5.0 | D   | atasheet Revision History                              | .36 |

#### 87C196KT 16 MHz - Automotive



# **Figures**

| 1  | 87C196KT Block Diagram                                                      | 2        |
|----|-----------------------------------------------------------------------------|----------|
| 2  | 68-Pin PLCC 87C196KT 16 MHz Diagram                                         | 3        |
| 3  | Chip Configuration Registers                                                |          |
| 4  | I <sub>CC</sub> vs Frequency                                                |          |
| 5  | 87C196KT System Bus Timing                                                  | 12       |
| 6  | 87C196KT Ready Timings (One Wait State)                                     | 13       |
| 7  | 87C196KT Buswidth Timings                                                   |          |
| 8  | 87C196KT HOLD#/HOLDA# Timings                                               | 14       |
| 9  | Mode 1 - 87C196KT System Bus Timings                                        | 16       |
| 10 | Mode 1 - 8XC196KT HOLD#/HOLDA# Timings                                      | 17       |
| 11 | Mode 2 - 87C196KT System Bus Timings                                        | 19       |
| 12 | Mode 2 - 87C196KT READY Timings (One Wait State)                            | 20       |
| 13 | Mode 2 - 87C196KT BUSWIDTH Timings                                          | 20       |
| 14 | Mode 2 - 8XC196KT HOLD#/HOLDA# Timings                                      | 21       |
| 15 | Slave Port Waveform - (SLPL = 0)                                            | 22       |
| 16 | Slave Port Waveform - (SLPL = 1)                                            | 23       |
| 17 | External Clock Drive Waveforms                                              | 24       |
| 18 | Input/Output Test Conditions                                                | 24       |
| 19 | Float Test Conditions                                                       | 25       |
| 20 | Slave Programming Mode Data Program Mode with Single Program Pu             | ılse .27 |
| 21 | Slave Programming Mode in Word Dump or Data Verify Mode with Auto Increment | 27       |
| 22 | Slave Programming Mode Timing in Data Program Mode with                     | 21       |
|    | Repeated Program Pulse and Auto Increment                                   | 28       |
| 23 | Waveform - Serial Port - Shift Register Mode                                |          |
| 24 | AD_TIME 1FAFH:Byte                                                          |          |
|    |                                                                             |          |

#### 87C196KT 16 MHz - Automotive



# **Tables**

| 1  | Device Overview                                          | 1  |
|----|----------------------------------------------------------|----|
| 1  | Pin Descriptions                                         | 4  |
| 2  | DC Characteristics                                       | 7  |
| 3  | Specifications Met by the 87C196KT                       | 10 |
| 4  | Require System Specifications for 87C196KT               | 11 |
| 5  | 87C196KT HOLD#/HOLDA# Timings                            |    |
| 6  | Bus Mode 1 - Specifications Met by the 87C196KT          | 15 |
| 7  | Bus Mode 1 - Required System Specifications for 87C196KT | 16 |
| 8  | Bus Mode 1 - HOLD#/HOLDA# Timings                        | 17 |
| 9  | Bus Mode 2 - Specifications Met by the 87C196KT          | 18 |
| 10 | Bus Mode 2 - Required System Specifications for 87C196KT | 19 |
| 11 | Bus Mode 2 - HOLD#/HOLDA# Timings                        | 21 |
| 12 | Slave Port Timing - (SLPL = 0, 1, 2, 3)                  | 22 |
| 13 | Slave Port Timing - (SLPL = 1, 2, 3)                     | 23 |
| 14 | External Clock Drive                                     | 24 |
| 15 | Thermal Characteristics                                  | _  |
| 16 | Explanation of AC Symbols                                |    |
| 17 | AC EPROM Programming Characteristics                     | 26 |
| 18 | DC EPROM Programming Characteristics                     | 26 |
| 19 | Serial Port Timing - Shift Register Mode                 | 29 |
| 20 | 10-Bit Mode A/D Operating Conditions                     | 31 |
| 21 | 10-Bit Mode A/D Characteristics                          | 31 |
| 22 | 8-Bit Mode A/D Operating Conditions                      | 32 |
| 23 | 8-Bit Mode A/D Characteristics                           | 32 |
|    |                                                          |    |



#### 1.0 Introduction

The 87C196Kx devices represents the 4th generation of MCS® 96 microcontroller products implemented on Intel's advanced 1 micron process technology. These products are based on the 80C196KB device with enhancements ideal for automotive applications. The instruction set is a true super set of the 80C196KB with a few new instructions.

Additional SFR space is allocated for the EPA and can be "windowed" into the lower Register RAM area.

#### **Table 1. Device Overview**

| Device   | Pins/Package | EPROM | Reg RAM | Code RAM | I/O | EPA | SIO | SSIO | A/D |
|----------|--------------|-------|---------|----------|-----|-----|-----|------|-----|
| 87C196KT | 68-Pin PLCC  | 32 K  | 1 K     | 512b     | 56  | 10  | Υ   | Υ    | 8   |

#### 1.1 New Instructions

XCH/XCHB Exchange the contents of two locations, either Word or Byte is supported.

BMOVI Interruptable Block Move Instruction, allows the user to be interrupted during

long executing Block Moves.

TIJMP Table Indirect JUMP. This instruction incorporates a way to do complex CASE

level branches through one instruction. An example of such code savings: several interrupt sources and only one interrupt vector. The TIJMP instruction will sort through the sources and branch to the appropriate subcode level in one instruction. This instruction was added especially for the EPA structure, but

has other code saving advantages.

EPTS/DPTS Enable and Disable PTS Interrupts (Works like EI and DI).

#### 1.1.1 SFR Operations

A total of 1 Kbyte of Register RAM is implemented on the 87C196KT 16 MHz device. These locations support the on-chip peripherals that the 87C196KT 16 MHz has (SFR's), as well as offering a data storage area. These locations are all 8-bit directly addressable by use of the windowing technique. Any 32-, 64- or 128- byte section can be relocated into the upper 32-, 64- or 128-byte area of the Register RAM area 080H–0FFH.



## 2.0 Block Diagram

The MCS 96 microcontroller family members are all high performance microcontrollers with a 16-bit CPU. The 87C196KT is composed of the high speed (16 MHz) KX macrocore as well as the following peripherals: Up to 32 Kbytes of Program EPROM, up to 1 Kbytes of Register RAM (00-3FFH including SFRs), up to 512 bytes of code RAM (16-bit addressing modes) with the ability to execute from this RAM space, an eight channel-10 Bit ±3LSB analog to digital converter with programmable S/H times with conversion times < 20 µs at 16 MHz, an asynchronous/synchronous serial I/O port (8096 compatable) with a dedicated 16-bit baud rate generator, an additional synchronous serial I/O port with full duplex master/slave transceivers, a flexible timer/counter structure with prescaler, cascading, and quadrature capabilities, 10 modularized multiplexed high speed I/O for capture and compare (called Event Processor Array) with 200 ns resolution and double buffered inputs, and a sophisticated prioritized interrupt structure with programmable Peripheral Transaction Server (PTS). The PTS has several channel modes, including single/burst block transfers from any memory location to any memory location, a PWM and PWM toggle mode to be used in conjunction with the EPA, and an A/D scan mode.

Figure 1. 87C196KT Block Diagram





Figure 2. 68-Pin PLCC 87C196KT 16 MHz Diagram





# 3.0 Pin Description

Table 1. Pin Descriptions (Sheet 1 of 2)

| Name                                                                                                                                                                                                                                                                                                                              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                   | Main supply voltage (+5 V).                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| V <sub>SS</sub> , V <sub>SS1</sub>                                                                                                                                                                                                                                                                                                | Digital circuit ground (0 V). There are three V <sub>SS</sub> pins, all of which MUST be connected.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| V <sub>REF</sub>                                                                                                                                                                                                                                                                                                                  | Reference for the A/D converter (+5 V). V <sub>REF</sub> is also the supply voltage to the analog portion of the A/D converter and the logic used to read Port 0. Must be connected for A/D and Port 0 to function.                                                                                                                                                                                                                                                                   |  |  |  |  |
| Programming voltage for the EPROM parts. It should be +12.5 V for programmalso the timing pin for the return from powerdown circuit. Connect this pin with capacitor to $V_{SS}$ and a 1 MΩ resistor to $V_{CC}$ . If this function is not used, $V_{PP}$ m to $V_{CC}$ .                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| ANGND                                                                                                                                                                                                                                                                                                                             | Reference ground for the A/D converter. Must be held at nominally the same potential as $V_{SS}$ .                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| XTAL1                                                                                                                                                                                                                                                                                                                             | Input of the oscillator inverter and the internal clock generator.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| XTAL2                                                                                                                                                                                                                                                                                                                             | Output of the oscillator inverter.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| P2.7/CLKOUT                                                                                                                                                                                                                                                                                                                       | Output of the internal clock generator. The frequency is ½ the oscillator frequency. It has a 50% duty cycle. Also LSIO pin.                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| RESET#                                                                                                                                                                                                                                                                                                                            | Reset input to the chip. Input low for at least 16 state times resets the chip. The subsequent low-to-high transition resynchronizes CLKOUT and commences a 10-state time sequence in which the PSW is cleared, bytes are read from 2018H and 201AH loading the CCBs, and a jump to location 2080H is executed. Input high for normal operation. RESET# has an internal pullup.                                                                                                       |  |  |  |  |
| P5.7/BUSWIDTH                                                                                                                                                                                                                                                                                                                     | Input for bus width selection. If CCR bit 1 is a one and CCR1 bit 2 is a one, this pin dynamically controls the Buswidth of the bus cycle in progress. If BUSWIDTH is low, an 8-bit cycle occurs, if BUSWIDTH is high, a 16-bit cycle occurs. If CCR bit 1 is "0" and CCR1 bit 2 is "1", all bus cycles are 8-bit, if CCR bit 1 is "1" and CCR1 bit 2 is "0", all bus cycles are 16-bit. CCR bit 1 = "0" and CCR1 bit 2 = "0" is illegal. Also an LSIO pin when not used as BUSWIDTH. |  |  |  |  |
| NMI                                                                                                                                                                                                                                                                                                                               | A positive transition causes a non-maskable interrupt vector through memory location 203EH.                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| P5.1/INST                                                                                                                                                                                                                                                                                                                         | Output high during an external memory read indicates the read is an instruction fetch. INST is valid throughout the bus cycle. INST is active only during external memory fetches, during internal EPROM fetches INST is held low. Also LSIO when not INST.                                                                                                                                                                                                                           |  |  |  |  |
| EA#                                                                                                                                                                                                                                                                                                                               | Input for memory select (External Access). EA# equal to a high causes memory accesses to locations 2000H through 9FFFH to be directed to on-chip EPROM/ROM. EA# equal to a low causes accesses to these locations to be directed to off- chip memory. EA# = +12.5 V causes execution to begin in the Programming Mode. EA# latched at reset.                                                                                                                                          |  |  |  |  |
| Address Latch Enable or Address Valid output, as selected by CCR. Both provide a latch to demultiplex the address from the address/data bus. Wh ADV#, it goes inactive (high) at the end of the bus cycle. ADV# can be us select for external memory. ALE/ADV# is active only during external mem Also LSIO when not used as ALE. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| P5.3/RD#                                                                                                                                                                                                                                                                                                                          | Read signal output to external memory. RD# is active only during external memory reads or LSIO when not used as RD#.                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| P5.2/WR#/WRL#                                                                                                                                                                                                                                                                                                                     | Write and Write Low output to external memory, as selected by the CCR, WR# goes low for every external write, while WRL# goes low only for external writes where an even byte is being written. WR#/WRL# is active during external memory writes. Also an LSIO pin when not used as WR#/WRL#.                                                                                                                                                                                         |  |  |  |  |



Table 1. Pin Descriptions (Sheet 2 of 2)

| Name                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P5.5/BHE#/WRH#                   | Byte High Enable or Write High output, as selected by the CCR. BHE# = 0 selects the bank of memory that is connected to the high byte of the data bus. A0 = 0 selects the bank of memory that is connected to the low byte. Thus accesses to a 16-bit wide memory can be to the low byte only (A0 = 0, BHE# = 1), to the high byte only (A0 = 1, BHE# = 0) or both bytes (A0 = 0, BHE# = 0). If the WRH# function is selected, the pin goes low if the bus cycle is writing to an odd memory location. BHE#/WRH# is only valid during 16-bit external memory write cycle. Also an LSIO pin when not BHE#/WRH#. |
| P5.6/READY                       | Ready input to lengthen external memory cycles, for interfacing with slow or dynamic memory, or for bus sharing. If the pin is high, CPU operation continues in a normal manner. If the pin is low prior to the falling edge of CLKOUT, the memory controller goes into a wait state mode until the next positive transition in CLKOUT occurs with READY high. When external memory is not used, READY has no effect. The max number of wait states inserted into the bus cycle is controlled by the CCR/CCR1. Also an LSIO pin when READY is not selected.                                                    |
| P5.4/SLPINT                      | Dual-function I/O pin. As a bidirectional port pin or as a system function. The system function is a Slave Port Interrupt Output Pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P6.2/T1CLK                       | Dual-function I/O pin. Primary function is that of a bidirectional I/O pin, however, it may also be used as a TIMER1 Clock input. The TIMER1 increments or decrements on both positive and negative edges of this pin.                                                                                                                                                                                                                                                                                                                                                                                         |
| P6.3/T1DIR                       | Dual-function I/O pin. Primary function is that of a bidirectional I/O pin, however, it may also be used as a TIMER1 Direction input. The TIMER1 increments when this pin is high and decrements when this pin is low.                                                                                                                                                                                                                                                                                                                                                                                         |
| PORT 1/EPA0-7<br>P6.0-6.1/EPA8-9 | Dual-function I/O port pins. Primary function is that of bidirectional I/O. System function is that of High Speed capture and compare. EPA0 and EPA2 have another function of T2CLK and T2DIR of the TIMER2 timer/counter.                                                                                                                                                                                                                                                                                                                                                                                     |
| PORT 0/ACH0-7                    | 8-bit high-impedance input-only port. These pins can be used as digital inputs and/or as analog inputs to the on-chip A/D converter. These pins are also used as inputs to EPROM parts to select the Programming Mode.                                                                                                                                                                                                                                                                                                                                                                                         |
| P6.3-6.7/SSIO                    | Dual-function I/O ports that have a system function as Synchronous Serial I/O. Two pins are clocks and two pins are data, providing full duplex capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PORT 2                           | 8-bit multi-functional port. All of its pins are shared with other functions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PORT3 and 4                      | 8-bit bidirectional I/O ports with open drain outputs. These pins are shared with the multiplexed address/data bus which has strong internal pullups.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



**Figure 3. Chip Configuration Registers** 



| LOC1 | LOC0 | Function                 |  |  |  |  |
|------|------|--------------------------|--|--|--|--|
| 0    | 0    | Read and Write Protected |  |  |  |  |
| 0    | 1    | Write Protected Only     |  |  |  |  |
| 1    | 0    | Read Protected Only      |  |  |  |  |
| 1    | 1    | No Protection            |  |  |  |  |

| IRC2 | IRC1 | IRC0 | Max Wait States  |
|------|------|------|------------------|
| 0    | 0    | 0    | Zero Wait States |
| 1    | 0    | 0    | 1 Wait State     |
| 1    | 0    | 1    | 2 Wait States    |
| 1    | 1    | 0    | 3 Wait States    |
| 1    | 1    | 1    | INFINITE         |

| MSEL1 | MSEL0 | <b>Bus Timing Mode</b> |  |  |  |  |
|-------|-------|------------------------|--|--|--|--|
| 0     | 0     | Mode 0 (1-Wait KR)     |  |  |  |  |
| 0     | 1     | Mode 1                 |  |  |  |  |
| 1     | 0     | Mode 2                 |  |  |  |  |
| 1     | 1     | Mode 3 (KR)            |  |  |  |  |

| BW1 | BW0 | Bus Width         |  |  |
|-----|-----|-------------------|--|--|
| 0   | 0   | ILLEGAL           |  |  |
| 0   | 1   | 16-Bit Only       |  |  |
| 1   | 0   | 8-Bit Only        |  |  |
| 1   | 1   | BW Pin Controlled |  |  |

Mode 0 Designed to be similar to the 87C196KR bus timing with 1 automatic wait state. (1-Wait KR):

See AC Timings section for actual timings data.

ALE pulse width remains 1  $T_{OSC}$ Address advanced 0.5  $T_{OSC}$ 

Mode 3 (KR): Designed to be similar to the 87C196KR bus timing.

See AC Timings section for actual timings data.



## 4.0 Electrical Characteristics

#### **ABSOLUTE MAXIMUM RATINGS\***

Storage Temperature -60°C to +150°C

Voltage from  $V_{PP}$  or EA# to

Voltage from any other pin to

Power Dissipation ...... 0.5 W

#### **OPERATING CONDITIONS**

 $\begin{array}{lll} T_A \ (Ambient \ Temperature \ Under \ Bias) .....-40 ^{\circ}C \ to \ +125 ^{\circ}C \\ V_{CC} \ (Digital \ Supply \ Voltage) & 4.5 \ V \ to \ 5.5 \ V \\ V_{REF} \ (Analog \ Supply \ Voltage) & 4.5 \ V \ to \ 5.5 \ V \\ F_{OSC} \ (Oscillator \ Frequency ....... 4 \ MHz \ to \ 16 \ MHz \\ \end{array}$ 

**NOTE:** ANGND and V<sub>SS</sub> should be nominally at the same notential

**NOTICE:** This is a production data sheet. The specifications are subject to change without notice. Verify with your local Intel sales office that you have the latest datasheet before finalizing a design.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

#### 4.1 DC Characteristics

Table 2. DC Characteristics (Under Listed Operating Conditions) (Sheet 1 of 2)

| Sym               | Parameter                                                   | Min                 | Тур | Max                   | Units | Test<br>Conditions                                                   |
|-------------------|-------------------------------------------------------------|---------------------|-----|-----------------------|-------|----------------------------------------------------------------------|
| I <sub>CC</sub>   | V <sub>CC</sub> Supply Current<br>(-40°C to +125°C Ambient) |                     |     | 82                    | mA    | $XTAL1 = 16 \text{ MHz}$ $V_{CC} = V_{PP} = V_{RFF} = 5.5 \text{ V}$ |
| I <sub>REF</sub>  | A/D Reference Supply<br>Current                             |                     |     | 5                     | mA    | (While Device in Reset)                                              |
| I <sub>IDLE</sub> | Idle Mode Current                                           |                     |     | 40                    | mA    | XTAL1 = 16 MHz<br>$V_{CC} = V_{PP} = V_{REF} = 5.5 V$                |
| I <sub>PD</sub>   | Powerdown Mode Current                                      |                     | 50  |                       | μΑ    | $V_{CC} = V_{PP} = V_{REF} = 5.5 \text{ V}^{(5,8)}$                  |
| V <sub>IL</sub>   | Input Low Voltage (All Pins)                                | -0.5                |     | 0.3 V <sub>CC</sub>   | V     | For PORT0 <sup>(7)</sup>                                             |
| V <sub>IH</sub>   | Input High Voltage                                          | 0.7 V <sub>CC</sub> |     | V <sub>CC</sub> + 0.5 | V     | For PORT0 <sup>(7)</sup>                                             |
| V <sub>IH1</sub>  | Input High Voltage XTAL1                                    | 0.7 V <sub>CC</sub> |     | V <sub>CC</sub> + 0.5 | V     | XTAL1 Input Pin Only                                                 |

#### NOTES:

- All BD (bidirectional) pins except INST and CLKOUT. INST and CLKOUT are excluded due to not being weakly pulled high in reset. BD pins include Port1, Port2, Port3, Port4, Port5 and Port6 except SLPINT (P5.4) and HLDA# (P2.6).
- 2. Standard Input pins include XTAL1, EA#, RESET# and Port 1/2/5/6 when setup as inputs.
- 3. All Bidirectional I/O pins when configured as Outputs (Push/Pull).
- 4. Device is Static and should operate below 1 Hz, but only tested down to 4 MHz.
- Typicals are based on limited number of samples and are not guaranteed. The values listed are at room temperature and V<sub>REF</sub> = V<sub>CC</sub> = 5 V.
- 6. Violating these specifications in reset may cause the device to enter test mode (P5.4 and P2.6).
- 7. When P0 is used as analog inputs, refer to A/D specifications for this characteristic.
- 8. For temperatures < 100°C typical is 10  $\mu$ A.
- This specification is not tested in production and is based upon theoretical estimates and/or product characterization.



Table 2. DC Characteristics (Under Listed Operating Conditions) (Sheet 2 of 2)

| Sym              | Parameter                                                          | Min                                                                     | Тур   | Max                     | Units | Test<br>Conditions                                                                                                                             |
|------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------|-------|-------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IH2</sub> | Input High Voltage on RESET#                                       | 0.7 V <sub>CC</sub>                                                     |       | V <sub>CC</sub> + 0.5   | V     | RESET# Input Pin Only                                                                                                                          |
| V <sub>OL</sub>  | Output Low Voltage<br>(Outputs Configured as<br>Complementary)     |                                                                         |       | 0.3<br>0.45<br>1.5      | V     | I <sub>OL</sub> = 200 μA <sup>(3)</sup><br>I <sub>OL</sub> = 3.2 mA<br>I <sub>OL</sub> = 7 mA                                                  |
| V <sub>OH</sub>  | Output High Voltage<br>(Output Configured as<br>Complementary)     | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |       |                         | V     | $I_{OH} = -200 \mu A^{(3)}$<br>$I_{OH} = -3.2 \text{ mA}$<br>$I_{OH} = -7 \text{ mA}$                                                          |
| I <sub>LI</sub>  | Input Leakage Current (Standard Inputs)                            |                                                                         |       | ±10                     | μA    | V <sub>SS</sub> < V <sub>IN</sub> < V <sub>CC</sub>                                                                                            |
| I <sub>LI1</sub> | Input Leakage Current (Port 0)                                     |                                                                         |       | ±1.5                    | μΑ    | V <sub>SS</sub> < V <sub>IN</sub> < V <sub>REF</sub>                                                                                           |
| V <sub>OH1</sub> | SLPINT (P5.4) and<br>HLDA# (P2.6) Output High<br>Voltage in RESET# | 2                                                                       |       |                         | V     | I <sub>OH</sub> = 0.8 mA <sup>(6)</sup>                                                                                                        |
| V <sub>OH2</sub> | Output High Voltage in RESET#                                      | V <sub>CC</sub> – 1                                                     |       |                         | V     | I <sub>OH</sub> = -15 μA <sup>(1,7)</sup>                                                                                                      |
| I <sub>OH2</sub> | Output High Current in RESET#                                      | - 30<br>- 75<br>- 90                                                    |       | - 120<br>- 240<br>- 280 | μA    | V <sub>OH2</sub> = V <sub>CC</sub> -1 V <sup>(9)</sup><br>V <sub>OH2</sub> = V <sub>CC</sub> -2.5 V<br>V <sub>OH2</sub> = V <sub>CC</sub> -4 V |
| V <sub>OL3</sub> | Output Low Voltage in<br>RESET#<br>(RESET# Pin Only)               |                                                                         |       | 0.3<br>0.5<br>0.8       | V     | I <sub>OL3</sub> = 4 mA <sup>(9)</sup><br>I <sub>OL3</sub> = 6 mA<br>I <sub>OL3</sub> = 8 mA                                                   |
| Cs               | Pin Capacitance<br>(Any Pin to V <sub>SS</sub> )                   |                                                                         | 10    |                         | pF    | F <sub>TEST</sub> = 1 MHz <sup>(5)</sup>                                                                                                       |
| R <sub>WPU</sub> | Weak Pullup Resistance                                             |                                                                         | 150 K |                         | Ω     | (5)                                                                                                                                            |
| R <sub>RST</sub> | RESET# Pullup Resistor                                             | 65 K                                                                    |       | 180 K                   | Ω     |                                                                                                                                                |

#### NOTES:

- 1. All BD (bidirectional) pins except INST and CLKOUT. INST and CLKOUT are excluded due to not being weakly pulled high in reset. BD pins include Port1, Port2, Port3, Port4, Port5 and Port6 except SLPINT (P5.4) and HLDA# (P2.6).
- 2. Standard Input pins include XTAL1, EA#, RESET# and Port 1/2/5/6 when setup as inputs.
- 3. All Bidirectional I/O pins when configured as Outputs (Push/Pull).
- 4. Device is Static and should operate below 1 Hz, but only tested down to 4 MHz.
- 5. Typicals are based on limited number of samples and are not guaranteed. The values listed are at room temperature and  $V_{REF} = V_{CC} = 5 \text{ V}$ . 6. Violating these specifications in reset may cause the device to enter test mode (P5.4 and P2.6).
- 7. When P0 is used as analog inputs, refer to A/D specifications for this characteristic.
- 8. For temperatures <  $100^{\circ}$ C typical is  $10 \mu$ A.
- 9. This specification is not tested in production and is based upon theoretical estimates and/or product characterization.



Figure 4. I<sub>CC</sub> vs Frequency





### 4.2 AC Characteristics

(Over Specified Operating Conditions)

#### 4.2.1 Test Conditions

- Capacitive load on all pins = 100 pF
- Rise and Fall Times = 10 ns

Table 3. Specifications Met by the 87C196KT (Sheet 1 of 2)

| Symbol            | Parameter                           | Min                  | Max                  | Units               |
|-------------------|-------------------------------------|----------------------|----------------------|---------------------|
| F <sub>XTAL</sub> | Frequency on XTAL1                  | 4                    | 16                   | MHz <sup>(1)</sup>  |
| T <sub>OSC</sub>  | XTAL1 Period (1/F <sub>XTAL</sub> ) | 62.5                 | 250                  | ns                  |
| T <sub>XHCH</sub> | XTAL1 High to CLKOUT High or Low    | 20                   | 110                  | ns                  |
| T <sub>OFD</sub>  | Clock Failure to Reset Pulled Low   | 4                    | 40                   | μs                  |
| $T_{CLCL}$        | CLKOUT Period                       | 2 T                  | osc                  | ns <sup>(2)</sup>   |
| T <sub>CHCL</sub> | CLKOUT High Period                  | T <sub>OSC</sub> -10 | T <sub>OSC</sub> +30 | ns                  |
| T <sub>CLLH</sub> | CLKOUT Low to ALE/ADV# High         | -10                  | 15                   | ns                  |
| T <sub>LLCH</sub> | ALE/ADV# Low to CLKOUT High         | -25                  | 15                   | ns                  |
| T <sub>LHLH</sub> | ALE/ADV# Cycle Time                 | 4 T                  | osc                  | ns <sup>(2,5)</sup> |
| T <sub>LHLL</sub> | ALE/ADV# High Time                  | T <sub>OSC</sub> -10 | T <sub>OSC</sub> +10 | ns                  |
| T <sub>AVLL</sub> | Address Valid to ALE Low            | T <sub>OSC</sub> -15 |                      | ns                  |
| T <sub>LLAX</sub> | Address Hold after ALE/ADV# Low     | T <sub>OSC</sub> -40 |                      | ns                  |
| T <sub>LLRL</sub> | ALE/ADV# Low to RD# Low             | T <sub>OSC</sub> -40 |                      | ns                  |
| T <sub>RLCL</sub> | RD# Low to CLKOUT Low               | -5                   | 35                   | ns                  |
| T <sub>RLRH</sub> | RD# Low Period                      | T <sub>OSC</sub> -5  |                      | ns <sup>(5)</sup>   |
| T <sub>RHLH</sub> | RD# High to ALE/ADV# High           | T <sub>OSC</sub>     | T <sub>OSC</sub> +25 | ns <sup>(3)</sup>   |
| T <sub>RLAZ</sub> | RD# Low to Address Float            |                      | 5                    | ns                  |
| T <sub>LLWL</sub> | ALE/ADV# Low to WR# Low             | T <sub>OSC</sub> -10 |                      | ns                  |
| T <sub>CLWL</sub> | CLKOUT Low to WR# Low               | -10                  | 25                   | ns                  |
| T <sub>QVWH</sub> | Data Valid before WR# High          | T <sub>OSC</sub> -23 |                      | ns                  |
| T <sub>CHWH</sub> | CLKOUT High to WR# High             | -10                  | 15                   | ns                  |
| T <sub>WLWH</sub> | WR# Low Period                      | T <sub>OSC</sub> -30 |                      | ns <sup>(5)</sup>   |

#### NOTES:

- 1. Testing performed at 4 MHz, however, the device is static by design and typically operates below 1 Hz.
- 2. Typical specifications, not guaranteed.
- 3. Assuming back-to-back bus cycles.
- 4. 8-bit bus only.
- 5. If wait states are used, add 2 T<sub>OSC</sub> x n, where n = number of wait states. If mode 0 (1 automatic wait state added) operation is selected, add 2 T<sub>OSC</sub> to specification.
   6. T<sub>OFD</sub> is the time for the oscillator fail detect circuit (OFD) to react to a clock failure. The OFD circuitry is
- 6. T<sub>OFD</sub> is the time for the oscillator fail detect circuit (OFD) to react to a clock failure. The OFD circuitry is enabled by programming the UPROM location 0778H with the value 0004H. KT customer QROM codes need to equate location 2016H to the value 0CDEH if the oscillator fail detect (OFD) function is desired. Intel manufacturing uses location 2016H as a flag to determine whether or not to program the Clock Detect Enable (CDE) bit. Programming the CDE bit enables oscillator fail detection.



Table 3. Specifications Met by the 87C196KT (Sheet 2 of 2)

| Symbol            | Parameter                      | Min                  | Max                  | Units             |
|-------------------|--------------------------------|----------------------|----------------------|-------------------|
| T <sub>WHQX</sub> | Data Hold after WR# High       | T <sub>OSC</sub> -30 |                      | ns                |
| T <sub>WHLH</sub> | WR# High to ALE/ADV# High      | T <sub>OSC</sub> -10 | T <sub>OSC</sub> +15 | ns <sup>(3)</sup> |
| T <sub>WHBX</sub> | BHE#, INST Hold after WR# High | T <sub>OSC</sub> -10 |                      | ns                |
| T <sub>WHAX</sub> | AD8-15 Hold after WR# High     | T <sub>OSC</sub> -30 |                      | ns <sup>(4)</sup> |
| T <sub>RHBX</sub> | BHE#/INST Hold after RD# High  | T <sub>OSC</sub> -10 |                      | ns                |
| T <sub>RHAX</sub> | AD8-15 Hold after RD# High     | T <sub>OSC</sub> -30 |                      | ns <sup>(4)</sup> |

- 1. Testing performed at 4 MHz, however, the device is static by design and typically operates below 1 Hz.
- 2. Typical specifications, not guaranteed.
- 3. Assuming back-to-back bus cycles.
- 4. 8-bit bus only.
- 5. If wait states are used, add 2 T<sub>OSC</sub> x n, where n = number of wait states. If mode 0 (1 automatic wait state added) operation is selected, add 2 T<sub>OSC</sub> to specification.
  6. T<sub>OFD</sub> is the time for the oscillator fail detect circuit (OFD) to react to a clock failure. The OFD circuitry is enabled by programming the UPROM location 0778H with the value 0004H. KT customer QROM codes need to equate location 2016H to the value 0CDEH if the oscillator fail detect (OFD) function is desired. Intel manufacturing uses location 2016H as a flag to determine whether or not to program the Clock Detect Enable (CDE) bit. Programming the CDE bit enables oscillator fail detection.

Table 4. Require System Specifications for 87C196KT

| Symbol            | Parameter                         | Min    | Max                    | Units               |
|-------------------|-----------------------------------|--------|------------------------|---------------------|
| T <sub>AVYV</sub> | Address Valid to Ready Setup      |        | 2 T <sub>OSC</sub> -75 | ns <sup>(3)</sup>   |
| T <sub>LLYV</sub> | ALE Low to READY Setup            |        | T <sub>OSC</sub> -70   | ns <sup>(3)</sup>   |
| T <sub>YLYH</sub> | Non READY Time                    | No Upp | er Limit               | ns                  |
| T <sub>CLYX</sub> | READY Hold after CLKOUT Low       | 0      | T <sub>OSC</sub> -30   | ns <sup>(1)</sup>   |
| T <sub>AVGV</sub> | Address Valid to BUSWIDTH Setup   |        | 2 T <sub>OSC</sub> -75 | ns <sup>(2,3)</sup> |
| T <sub>LLGV</sub> | ALE Low to BUSWIDTH Setup         |        | T <sub>OSC</sub> -60   | ns <sup>(2,3)</sup> |
| T <sub>CLGX</sub> | BUSWIDTH Hold after CLKOUT Low    | 0      |                        | ns                  |
| T <sub>AVDV</sub> | Address Valid to Input Data Valid |        | 3 T <sub>OSC</sub> -55 | ns <sup>(2)</sup>   |
| T <sub>RLDV</sub> | RD# Active to Input Data Value    |        | T <sub>OSC</sub> -30   | ns <sup>(2)</sup>   |
| T <sub>CLDV</sub> | CLKOUT Low to Input Data Valid    |        | T <sub>OSC</sub> -60   | ns                  |
| T <sub>RHDZ</sub> | End of RD# to Input Data Float    |        | T <sub>OSC</sub>       | ns                  |
| T <sub>RHDX</sub> | Data Hold after RD# High          | 0      |                        | ns                  |

- 1. If Max is exceeded, additional wait states occur.
- If wait states are used, add 2 T<sub>OSC</sub> x n, where n = number of wait states.
   If mode 0 is selected, one wait state minimum is always added. If additional wait states are required, add 2 Tosc to the specification.



Figure 5. 87C196KT System Bus Timing





Figure 6. 87C196KT Ready Timings (One Wait State)



Figure 7. 87C196KT Buswidth Timings





Table 5. 87C196KT HOLD#/HOLDA# Timings (Over Specified Operation Conditions)

| Symbol             | Parameter                                       | Min | Max | Units  |
|--------------------|-------------------------------------------------|-----|-----|--------|
| T <sub>HVCH</sub>  | HOLD# Setup Time                                | 65  |     | ns (1) |
| T <sub>CLHAL</sub> | CLKOUT Low to HLDA# Low                         | -15 | 15  | ns     |
| T <sub>CLBRL</sub> | CLKOUT Low to BREQ# Low                         | -15 | 15  | ns     |
| T <sub>AZHAL</sub> | HLDA# Low to Address Float                      |     | 20  | ns     |
| T <sub>BZHAL</sub> | HLDA# Low to BHE#, INST, RD#, WR# Weakly Driven |     | 25  | ns     |
| T <sub>CLHAH</sub> | CLKOUT Low to HLDA# High                        | -25 | 15  | ns     |
| T <sub>CLBRH</sub> | CLKOUT Low to BREQ# High                        | -25 | 25  | ns     |
| T <sub>HAHAX</sub> | HLDA# High to Address No Longer Float           | -15 |     | ns     |
| T <sub>HAHBV</sub> | HLDA# High to BHE#, INST, RD#, WR# Valid        | -10 | 15  | ns     |

#### NOTE:

Figure 8. 87C196KT HOLD#/HOLDA# Timings



<sup>1.</sup> To guarantee recognition at next clock.



#### **Bus Mode 1 - AC Characteristics** 4.3

(Over Specified Operating Conditions)

#### 4.3.1 **Test Conditions:**

- Capacitance Load on All Pins = 100 pF
- Rise and Fall Times = 10 ns

Table 6. Bus Mode 1 - Specifications Met by the 87C196KT

| Symbol            | Parameter                           | Min                       | Max                       | Units              |
|-------------------|-------------------------------------|---------------------------|---------------------------|--------------------|
| F <sub>XTAL</sub> | Frequency on XTAL1                  | 8                         | 16                        | MHz <sup>(1)</sup> |
| T <sub>OSC</sub>  | XTAL1 Period (1/F <sub>XTAL</sub> ) | 62.5                      | 125                       | ns                 |
| T <sub>XHCH</sub> | XTAL1 High to CLKOUT High or Low    | +20                       | 110                       | ns                 |
| T <sub>CLCL</sub> | CLKOUT Period                       | 2 T                       | osc                       | ns                 |
| T <sub>CHCL</sub> | CLKOUT High Period                  | T <sub>OSC</sub> - 10     | T <sub>OSC</sub> + 27     | ns                 |
| T <sub>CHLH</sub> | CLKOUT HIGH to ALE/ADV# High        | 0.5 T <sub>OSC</sub> - 15 | 0.5 T <sub>OSC</sub> + 20 | ns                 |
| T <sub>CLLL</sub> | CLKOUT LOW to ALE/ADV# Low          | 0.5 T <sub>OSC</sub> – 25 | 0.5 T <sub>OSC</sub> + 15 | ns                 |
| T <sub>LHLH</sub> | ALE/ADV# Cycle Time                 | 4 T                       | osc                       | ns <sup>(5)</sup>  |
| T <sub>LHLL</sub> | ALE/ADV# High Time                  | T <sub>OSC</sub> - 10     | T <sub>OSC</sub> + 10     | ns                 |
| T <sub>AVLL</sub> | Address Valid to ALE Low            | 0.5 T <sub>OSC</sub> – 15 |                           | ns                 |
| T <sub>LLAX</sub> | Address Hold After ALE/ADV# Low     | 0.5 T <sub>OSC</sub> – 20 |                           | ns                 |
| T <sub>LLRL</sub> | ALE/ADV# Low to RD# Low             | 0.5 T <sub>OSC</sub> - 30 |                           | ns                 |
| T <sub>RLCL</sub> | RD# Low to CLKOUT Low               | T <sub>OSC</sub> - 10     | T <sub>OSC</sub> + 30     | ns                 |
| T <sub>RLRH</sub> | RD# Low Period                      | 2 T <sub>OSC</sub> – 20   |                           | ns <sup>(5)</sup>  |
| T <sub>RHLH</sub> | RD# High to ALE/ADV# High           | 0.5 T <sub>OSC</sub>      | 0.5 T <sub>OSC</sub> + 25 | ns <sup>(3)</sup>  |
| T <sub>RLAZ</sub> | RD# Low to Address Float            |                           | + 5                       | ns                 |
| T <sub>LLWL</sub> | ALE/ADV# Low to WR# Low             | 0.5 T <sub>OSC</sub> – 10 |                           | ns                 |
| T <sub>CLWL</sub> | CLKOUT Low to WR# Low               | T <sub>OSC</sub> – 15     | T <sub>OSC</sub> + 25     | ns                 |
| T <sub>QVWH</sub> | Data Valid before WR# High          | 2 T <sub>OSC</sub> – 23   |                           | ns                 |
| T <sub>CHWH</sub> | CLKOUT High to WR# High             | -10                       | + 15                      | ns                 |
| T <sub>WLWH</sub> | WR# Low Period                      | 2 T <sub>OSC</sub> – 15   |                           | ns <sup>(5)</sup>  |
| T <sub>WHQX</sub> | Data Hold after WR# High            | 0.5 T <sub>OSC</sub> – 25 |                           | ns                 |
| T <sub>WHLH</sub> | WR# High to ALE/ADV# High           | 0.5 T <sub>OSC</sub> – 10 | 0.5 T <sub>OSC</sub> + 15 | ns <sup>(3)</sup>  |
| T <sub>WHBX</sub> | BHE# Hold after WR# High            | T <sub>OSC</sub> - 15     |                           | ns                 |
| T <sub>WHIX</sub> | INST Hold after WR# High            | 0.5 T <sub>OSC</sub> – 15 |                           |                    |
| T <sub>WHAX</sub> | AD8±15 Hold after WR# High          | 0.5 T <sub>OSC</sub> – 30 |                           | ns <sup>(4)</sup>  |
| T <sub>RHBX</sub> | BHE# Hold after RD# High            | T <sub>OSC</sub> - 32     |                           | ns                 |
| T <sub>RHAX</sub> | AD8–15 Hold after RD# High          | 0.5 T <sub>OSC</sub> – 32 |                           |                    |
| T <sub>RHAX</sub> | AD8–15 Hold after RD# High          | 0.5 T <sub>OSC</sub> – 30 |                           | ns <sup>(4)</sup>  |

#### NOTES:

- Testing performed at 8 MHz, however, the device is static by design and will typically operate below 1 Hz.
   Typical specifications, not guaranteed.
- 3. Assuming back-to-back bus cycles.
- 4. 8-bit bus only.
- 5. If wait states are used, add 2 TOSC x n, where n = number of wait states.



Table 7. Bus Mode 1 - Required System Specifications for 87C196KT

| Symbol            | Parameter                         | Min    | Max                       | Units             |
|-------------------|-----------------------------------|--------|---------------------------|-------------------|
| T <sub>AVYV</sub> | Address Valid to Ready Setup      |        | 2 T <sub>OSC</sub> – 75   | ns                |
| T <sub>LLYV</sub> | ALE Low to READY Setup            |        | 1.5 T <sub>OSC</sub> – 70 | ns                |
| T <sub>YLYH</sub> | Non READY Time                    | No Upp | er Limit                  | ns                |
| T <sub>CLYX</sub> | READY Hold after CLKOUT Low       | 0      | T <sub>OSC</sub> - 30     | ns <sup>(1)</sup> |
| T <sub>AVGV</sub> | Address Valid to BUSWIDTH Setup   |        | 2 T <sub>OSC</sub> – 75   | ns                |
| T <sub>LLGV</sub> | ALE Low to BUSWIDTH Setup         |        | 1.5 T <sub>OSC</sub> - 60 | ns                |
| T <sub>CLGX</sub> | BUSWIDTH Hold after CLKOUT Low    | 0      |                           | ns                |
| T <sub>AVDV</sub> | Address Valid to Input Data Valid |        | 3 T <sub>OSC</sub> – 65   | ns <sup>(2)</sup> |
| T <sub>RLDV</sub> | RD# active to input Data Valid    |        | 2 T <sub>OSC</sub> – 44   | ns <sup>(2)</sup> |
| T <sub>CLDV</sub> | CLKOUT Low to Input Data Valid    |        | T <sub>OSC</sub> - 60     | ns                |
| T <sub>RHDZ</sub> | End of RD# to Input Data Float    |        | T <sub>OSC</sub>          | ns                |
| T <sub>RHDX</sub> | Data Hold after RD# High          | 0      |                           | ns                |

#### NOTES:

- If Max is exceeded, additional wait states occur.
   If wait states are used, add 2 T<sub>OSC</sub> x n, where n = number of wait states. If mode 0 (1 automatic wait state added) operation is selected, add 2 T<sub>OSC</sub> to specification.

Figure 9. Mode 1 - 87C196KT System Bus Timings





## 4.4 Bus Mode 1 - HOLD#/HOLDA# Timings

(Over Specified Operation Conditions)

#### 4.4.1 Test Conditions:

- Capacitance Load on All Pins = 100 pF
- Rise and Fall Times = 10 ns

Table 8. Bus Mode 1 - HOLD#/HOLDA# Timings

| Symbol             | Parameter                                      | Min         | Max  | Units             |
|--------------------|------------------------------------------------|-------------|------|-------------------|
| T <sub>HVCH</sub>  | HOLD Setup Time                                | + 65        |      | ns <sup>(1)</sup> |
| T <sub>CLHAL</sub> | CLKOUT Low to HLDA Low                         | <b>– 15</b> | + 15 | ns                |
| T <sub>CLBRL</sub> | CLKOUT Low to BREQ Low                         | <b>– 15</b> | + 15 | ns                |
| T <sub>AZHAL</sub> | HLDA Low to Address Float                      |             | + 25 | ns                |
| T <sub>BZHAL</sub> | HLDA Low to BHE#, INST, RD#, WR# Weakly Driven |             | + 25 | ns                |
| T <sub>CLHAH</sub> | CLKOUT Low to HLDA High                        | - 25        | + 15 | ns                |
| T <sub>CLBRH</sub> | CLKOUT Low to BREQ High – 25                   | <b>– 25</b> | + 15 | ns                |
| T <sub>HAHAX</sub> | HLDA High to Address No Longer Float           | <b>– 15</b> |      | ns                |
| T <sub>HAHBV</sub> | HLDA High to BHE#, INST, R#D, WR# Valid        | <b>– 10</b> |      | ns                |

NOTE:

Figure 10. Mode 1 - 8XC196KT HOLD#/HOLDA# Timings



<sup>1.</sup> To guarantee recognition at next clock.



#### **Bus Mode 2 - AC Characteristics** 4.5

(Over Specified Operating Conditions)

#### 4.5.1 **Test Conditions:**

- Capacitance Load on All Pins = 100 pF
- Rise and Fall Times = 10 ns

Table 9. Bus Mode 2 - Specifications Met by the 87C196KT

| Symbol            | Parameter                           | Min                       | Max                       | Units              |
|-------------------|-------------------------------------|---------------------------|---------------------------|--------------------|
| F <sub>XTAL</sub> | Frequency on XTAL1                  | 8                         | 16                        | MHz <sup>(1)</sup> |
| T <sub>OSC</sub>  | XTAL1 Period (1/F <sub>XTAL</sub> ) | 62.5                      | 125                       | ns                 |
| T <sub>XHCH</sub> | XTAL1 High to CLKOUT High or Low    | + 20                      | + 85                      | ns                 |
| T <sub>CLCL</sub> | CLKOUT Period                       | 2 T                       | osc                       | ns                 |
| T <sub>CHCL</sub> | CLKOUT High Period                  | T <sub>OSC</sub> - 10     | T <sub>OSC</sub> + 27     | ns                 |
| T <sub>CHLH</sub> | CLKOUT HIGH to ALE/ADV# High        | 0.5 T <sub>OSC</sub> - 15 | 0.5 T <sub>OSC</sub> + 20 | ns                 |
| T <sub>CLLL</sub> | CLKOUT LOW to ALE/ADV# Low          | 0.5 T <sub>OSC</sub> - 25 | 0.5 T <sub>OSC</sub> + 15 | ns                 |
| T <sub>LHLH</sub> | ALE/ADV# Cycle Time                 | 4 T                       | osc                       | ns <sup>(5)</sup>  |
| T <sub>LHLL</sub> | ALE/ADV# High Time                  | T <sub>OSC</sub> - 10     | T <sub>OSC</sub> + 10     | ns                 |
| T <sub>AVLL</sub> | Address Valid to ALE Low            | T <sub>OSC</sub> – 15     |                           | ns                 |
| T <sub>LLAX</sub> | Address Hold After ALE/ADV# Low     | 0.5 T <sub>OSC</sub> – 20 |                           | ns                 |
| T <sub>LLRL</sub> | ALE/ADV# Low to R#D Low             | 0.5 T <sub>OSC</sub> - 30 |                           | ns                 |
| T <sub>RLCL</sub> | RD# Low to CLKOUT Low               | T <sub>OSC</sub> - 10     | T <sub>OSC</sub> + 30     |                    |
| T <sub>RLRH</sub> | RD# Low Period                      | 2 T <sub>OSC</sub> – 20   |                           | ns <sup>(5)</sup>  |
| T <sub>RHLH</sub> | RD# High to ALE/ADV# High           | 0.5 T <sub>OSC</sub> – 5  | 0.5 T <sub>OSC</sub> + 25 | ns <sup>(3)</sup>  |
| T <sub>RLAZ</sub> | RD# Low to Address Float            |                           | + 5                       | ns                 |
| T <sub>LLWL</sub> | ALE/ADV# Low to WR# Low             | 0.5 T <sub>OSC</sub> – 10 |                           | ns                 |
| T <sub>CLWL</sub> | CLKOUT Low to WR# Low               | T <sub>OSC</sub> - 22     | T <sub>OSC</sub> + 25     | ns                 |
| T <sub>QVWH</sub> | Data Valid before WR# High          | 2 T <sub>OSC</sub> – 25   |                           | ns                 |
| T <sub>CHWH</sub> | CLKOUT High to WR# High             | - 10                      | + 15                      | ns                 |
| T <sub>WLWH</sub> | WR# Low Period                      | 2 T <sub>OSC</sub> – 20   |                           | ns <sup>(5)</sup>  |
| T <sub>WHQX</sub> | Data Hold after WR# High            | 0.5 T <sub>OSC</sub> – 25 |                           | ns                 |
| T <sub>WHLH</sub> | WR# High to ALE/ADV# High           | 0.5 T <sub>OSC</sub> – 10 | 0.5 T <sub>OSC</sub> + 10 | ns <sup>(3)</sup>  |
| T <sub>WHBX</sub> | BHE# Hold after WR# High            | T <sub>OSC</sub> – 15     |                           | ns                 |
| T <sub>WHIX</sub> | INST Hold after WR# High            | 0.5 T <sub>OSC</sub> – 15 |                           |                    |
| T <sub>WHAX</sub> | AD8-15 Hold after WR# High          | 0.5 T <sub>OSC</sub> - 30 |                           | ns <sup>(4)</sup>  |
| T <sub>RHBX</sub> | BHE# Hold after RD# High            | T <sub>OSC</sub> - 32     |                           | ns                 |
| T <sub>RHIX</sub> | INST Hold after RD# High            | 0.5 T <sub>OSC</sub> - 32 |                           |                    |
| T <sub>RHAX</sub> | AD8-15 Hold after RD# High          | 0.5 T <sub>OSC</sub> - 30 |                           | ns <sup>(4)</sup>  |
| NOTES:            |                                     | •                         |                           | •                  |

#### NOTES:

- Testing performed at 8 MHz, however, the device is static by design and will typically operate below 1 Hz.
   Typical specifications, not guaranteed.
- 3. Assuming back-to-back bus cycles.
- 4. 8-bit bus only.
- 5. If wait states are used, add 2  $T_{OSC}$  x n, where n e number of wait states.



| Symbol            | Parameter                    | Min | Max                    |
|-------------------|------------------------------|-----|------------------------|
| T <sub>AVYV</sub> | Address Valid to Ready Setup |     | 2.5 T <sub>OSC</sub> – |
| Т                 | ALE Low to READY Setup       |     | 15 T                   |

Table 10. Bus Mode 2 - Required System Specifications for 87C196KT

| Symbol            | Parameter                         | Min    | Max                       | Units             |
|-------------------|-----------------------------------|--------|---------------------------|-------------------|
| T <sub>AVYV</sub> | Address Valid to Ready Setup      |        | 2.5 T <sub>OSC</sub> – 75 | ns                |
| T <sub>LLYV</sub> | ALE Low to READY Setup            |        | 1.5 T <sub>OSC</sub> - 70 | ns                |
| T <sub>YLYH</sub> | Non READY Time                    | No Upp | er Limit                  | ns                |
| T <sub>CLYX</sub> | READY Hold after CLKOUT Low       | 0      | T <sub>OSC</sub> - 30     | ns <sup>(1)</sup> |
| T <sub>AVGV</sub> | Address Valid to BUSWIDTH Setup   |        | 2.5 T <sub>OSC</sub> - 75 | ns                |
| T <sub>LLGV</sub> | ALE Low to BUSWIDTH Setup         |        | 1.5 T <sub>OSC</sub> - 60 | ns                |
| T <sub>CLGX</sub> | BUSWIDTH Hold after CLKOUT Low    | 0      |                           | ns                |
| T <sub>AVDV</sub> | Address Valid to Input Data Valid |        | 3.5 T <sub>OSC</sub> - 60 | ns <sup>(2)</sup> |
| T <sub>RLDV</sub> | RD# active to Input Data Valid    |        | 2 T <sub>OSC</sub> – 44   | ns <sup>(2)</sup> |
| T <sub>CLDV</sub> | CLKOUT Low to Input Data Valid    |        | T <sub>OSC</sub> - 60     | ns                |
| T <sub>RHDZ</sub> | End of RD# to Input Data Float    |        | 0.5 T <sub>OSC</sub>      | ns                |
| T <sub>RHDX</sub> | Data Hold after RD# High          | 0      |                           | ns                |

#### NOTES:

- 1. If Max is exceeded, additional wait states will occur.
- If wait states are used, add 2 T<sub>OSC</sub> x n, where n = number of wait states. If mode 0 (1 automatic wait state added) operation is selected, add 2 T<sub>OSC</sub> to specification.

Figure 11. Mode 2 - 87C196KT System Bus Timings





Figure 12. Mode 2 - 87C196KT READY Timings (One Wait State)



Figure 13. Mode 2 - 87C196KT BUSWIDTH Timings





## 4.6 Bus Mode 2 - HOLD#/HOLDA# Timings

(Over Specified Operation Conditions)

#### 4.6.1 Test Conditions:

- Capacitance Load on All Pins = 100 pF
- Rise and Fall Times = 10 ns.

Table 11. Bus Mode 2 - HOLD#/HOLDA# Timings

| Symbol             | Parameter                                       | Min         | Max  | Units             |
|--------------------|-------------------------------------------------|-------------|------|-------------------|
| T <sub>HVCH</sub>  | HOLD# Setup Time                                | + 65        |      | ns <sup>(1)</sup> |
| T <sub>CLHAL</sub> | CLKOUT Low to HLDA# Low                         | <b>– 15</b> | + 15 | ns                |
| T <sub>CLBRL</sub> | CLKOUT Low to BREQ Low                          | <b>- 15</b> | + 15 | ns                |
| T <sub>AZHAL</sub> | HLDA# Low to Address Float                      |             | + 25 | ns                |
| T <sub>BZHAL</sub> | HLDA# Low to BHE#, INST, RD#, WR# Weakly Driven |             | + 25 | ns                |
| T <sub>CLHAH</sub> | CLKOUT Low to HLDA# High                        | - 25        | + 15 | ns                |
| T <sub>CLBRH</sub> | CLKOUT Low to BREQ High                         | - 25        | + 15 | ns                |
| T <sub>HAHAX</sub> | HLDA# High to Address No Longer Float           | <b>– 15</b> |      | ns                |
| T <sub>HAHBV</sub> | HLDA# High to BHE#, INST, RD#, WR# Valid        | -10         |      | ns                |

#### NOTE:

Figure 14. Mode 2 - 8XC196KT HOLD#/HOLDA# Timings



<sup>1.</sup> To guarantee recognition at next clock.



#### **AC Characteristics - Slave Port** 4.6.2

Figure 15. Slave Port Waveform - (SLPL = 0)



**Table 12. Slave Port Timing - (SLPL = 0, 1, 2, 3)** 

| Symbol             | Parameter                    | Min              | Max | Units |
|--------------------|------------------------------|------------------|-----|-------|
| T <sub>SAVWL</sub> | Address Valid to WR# Low     | 50               |     | ns    |
| T <sub>SRHAV</sub> | RD# High to Address Valid    | 60               |     | ns    |
| T <sub>SRLRH</sub> | RD# Low Period               | T <sub>OSC</sub> |     | ns    |
| T <sub>SWLWH</sub> | WR# Low Period               | T <sub>OSC</sub> |     | ns    |
| T <sub>SRLDV</sub> | RD# Low to Output Data Valid |                  | 60  | ns    |
| T <sub>SDVWH</sub> | Input Data Setup to WR# High | 20               |     | ns    |
| T <sub>SWHQX</sub> | WR# High to Data Invalid     | 30               |     | ns    |
| T <sub>SRHDZ</sub> | RD# High to Data Float       | 15               |     | ns    |

#### NOTE:

- 1. Test Conditions:

  - F<sub>OSC</sub> = 16 MHz T<sub>OSC</sub> = 60 ns Rise/Fall Time = 10 ns
  - Capacitive Pin Load = 100 pF
- 2. These values are not tested in production, and are based upon theoretical estimates and/or laboratory



T<sub>SELLL</sub>  $\mathsf{T}_{\mathsf{SRHEH}}$ cs ALE T<sub>SLLRL</sub>  $T_{SRLRH}$ RD  $T_{SRLDV}$  $\mathsf{T}_{\mathsf{SRHDZ}}$ P3  $T_{SDVWH}$ T<sub>SWHQX</sub>  $\mathsf{T}_{\mathsf{SLLAX}}$  $\mathsf{T}_{\mathsf{SAVLL}}$  $\mathsf{T}_{\mathsf{SWLWH}}$ A5846-01

Figure 16. Slave Port Waveform - (SLPL = 1)

Table 13. Slave Port Timing - (SLPL = 1, 2, 3)

| Symbol             | Parameter                    | Min              | Max | Units |
|--------------------|------------------------------|------------------|-----|-------|
| T <sub>SELLL</sub> | CS# Low to ALE Low           | 20               |     | ns    |
| T <sub>SRHEH</sub> | RD# or WR# High to CS# High  | 60               |     | ns    |
| T <sub>SLLRL</sub> | ALE Low to RD# Low           | T <sub>OSC</sub> |     | ns    |
| T <sub>SRLRH</sub> | RD# Low Period               | T <sub>OSC</sub> |     | ns    |
| T <sub>SWLWH</sub> | WR# Low Period               | T <sub>OSC</sub> |     | ns    |
| T <sub>SAVLL</sub> | Address Valid to ALE Low     | 20               |     | ns    |
| T <sub>SLLAX</sub> | ALE Low to Address Invalid   | 20               |     | ns    |
| T <sub>SRLDV</sub> | RD# Low to Output Data Valid |                  | 60  | ns    |
| T <sub>SDVWH</sub> | Input Data Setup to WR# High | 20               |     | ns    |
| T <sub>SWHQX</sub> | WR# High to Data Invalid     | 30               |     | ns    |
| T <sub>SRHDZ</sub> | RD# High to Data Float       | 15               |     | ns    |

#### NOTE:

- 1. Test Conditions:

  - F<sub>OSC</sub> = 16 MHz T<sub>OSC</sub> = 60 ns Rise/Fall Time = 10 ns
  - Capacitive Pin Load = 100 pF
- 2. These values are not tested in production, and are based upon theoretical estimates and/or laboratory



**Table 14. External Clock Drive** 

| Symbol              | Parameter                             | Min (1)               | Max                   | Units |
|---------------------|---------------------------------------|-----------------------|-----------------------|-------|
| 1/T <sub>XLXL</sub> | Oscillator Frequency                  | 4                     | 16                    | MHz   |
| T <sub>XLXL</sub>   | Oscillator Period (T <sub>OSC</sub> ) | 62.5                  | 250                   | ns    |
| T <sub>XHXX</sub>   | High TIme                             | 0.35 T <sub>OSC</sub> | 0.65 T <sub>OSC</sub> | ns    |
| T <sub>XLXX</sub>   | Low Time                              | 0.35 T <sub>OSC</sub> | 0.65 T <sub>OSC</sub> | ns    |
| T <sub>XLXH</sub>   | Rise TIme                             |                       | 10                    | ns    |
| T <sub>XHXL</sub>   | Fall Time                             |                       | 10                    | ns    |

Figure 17. External Clock Drive Waveforms



Figure 18. Input/Output Test Conditions





**Figure 19. Float Test Conditions** 



**Table 15. Thermal Characteristics** 

| Device and Package               | $\Theta_{JA}$ | Θ <sub>JC</sub> |
|----------------------------------|---------------|-----------------|
| xx87C196KT 16 MHz (68-Lead PLCC) | 36.5°C/W      | 13°C/W          |

#### NOTES

- 1.  $\Theta_{JA}$  = Thermal resistance between junction and the surrounding environment (ambient). Measurements are taken 1 ft. away from case in air flow environment.  $\Theta_{JC}$  = Thermal resistance between junction and package surface (case).
- All values of Θ<sub>JA</sub> and Θ<sub>JC</sub> may fluctuate depending on the environment (with or without airflow, and how much airflow) and device power dissipation at temperature of operation. Typical variations are ± 2°C/W.
- 3. Values listed are at a maximum power dissipation of 0.5 W.
- 4. To address the fact that many of the package prefix variables have changed, all package prefix variables in this document are now indicated with an "x".

### 4.6.3 Explanation of AC Symbols

Each symbol is two pairs of letters prefixed by "T" for time. The characters in a pair indicate a signal and its condition, respectively. Symbols represent the time between the two signal/condition points.

**Table 16. Explanation of AC Symbols** 

| Conditions          | Signals      |                   |
|---------------------|--------------|-------------------|
| H – High            | A – Address  | HA – HLDA#        |
| L – Low             | B – BHE#     | L – ALE/ADV#      |
| V – Valid           | BR – BREQ#   | Q – Data Out      |
| X – No Longer Valid | C – CLKOUT   | R – RD#           |
| Z – Floating        | D – DATA     | W – WR#/WRH#/WRI# |
|                     | G – Buswidth | X – XTAL1         |
|                     | H – HOLD#    | Y – READY         |
|                     |              |                   |



#### **EPROM Specifications** 4.7

#### 4.7.1 **AC EPROM Programming Characteristics**

**Operating Conditions:** 

• Load Capacitance = 150 pF

T<sub>C</sub> = 25°C ± 5°C

•  $V_{REF} = 5.0 V \pm 0.5 V$ 

• V<sub>CC</sub> = 5.0 V ±0.5 V

ANGND = 0 V

•  $V_{PP} = 12.5 \text{ V} \pm 0.25 \text{ V}$ 

V<sub>SS</sub> = 0 V

• EA# = 12.5 V ± 0.25 V

• F<sub>OSC</sub> = 5.0 MHz

#### **Table 17. AC EPROM Programming Characteristics**

| Symbol            | Parameter                      | Min  | Max | Units            |
|-------------------|--------------------------------|------|-----|------------------|
| T <sub>AVLL</sub> | Address Setup Time             | 0    |     | T <sub>OSC</sub> |
| T <sub>LLAX</sub> | Address Hold Time              | 100  |     | T <sub>OSC</sub> |
| T <sub>DVPL</sub> | Data Setup Time                | 0    |     | T <sub>OSC</sub> |
| T <sub>PLDX</sub> | Data Hold Time                 | 400  |     | T <sub>OSC</sub> |
| T <sub>LLLH</sub> | PALE# Pulse Width              | 50   |     | T <sub>OSC</sub> |
| T <sub>PLPH</sub> | PROG# Pulse Width              | 50   |     | T <sub>OSC</sub> |
| T <sub>LHPL</sub> | PALE# High to PROG# Low        | 220  |     | T <sub>OSC</sub> |
| T <sub>PHLL</sub> | PROG# High to Next PALE# Low   | 220  |     | T <sub>OSC</sub> |
| T <sub>PHDX</sub> | Word Dump Hold Time            |      | 50  | T <sub>OSC</sub> |
| T <sub>PHPL</sub> | PROG# High to Next PROG# Low   | 220  |     | T <sub>OSC</sub> |
| T <sub>LHPL</sub> | PALE# High to PROG# Low        | 220  |     | T <sub>OSC</sub> |
| T <sub>PLDV</sub> | PROG# Low to Word Dump Valid   |      | 50  | T <sub>OSC</sub> |
| T <sub>SHLL</sub> | RESET# High to First PALE# Low | 1100 |     | T <sub>OSC</sub> |
| T <sub>PHIL</sub> | PROG# High to AINC# Low        | 0    |     | T <sub>OSC</sub> |
| T <sub>ILIH</sub> | AINC# Pulse Width              | 240  |     | T <sub>OSC</sub> |
| T <sub>ILVH</sub> | PVER Hold after AINC# Low      | 50   |     | T <sub>OSC</sub> |
| T <sub>ILPL</sub> | AINC# Low to PROG# Low         | 170  |     | T <sub>OSC</sub> |
| T <sub>PHVL</sub> | PROG# High to PVER# Valid      |      | 220 | T <sub>OSC</sub> |

#### NOTES:

- 1. Run time programming is done with  $F_{OSC}$  = 6 MHz to 10 MHz,  $V_{CC}$ ,  $V_{PD}$ ,  $V_{REF}$  = 5 V ±0.5 V,  $T_{C}$  = 25°C ±5°C and  $V_{PP}$  = 12.5 V ± 0.25 V.
- 2. Programming Specifications are not tested, but guaranteed by design. 3. This specification is for the word dump mode. For programming pulses use 300  $T_{OSC}$  + 100  $\mu$ s.

#### **Table 18. DC EPROM Programming Characteristics**

| Symbol          | Parameter                                  | Min | Max | Units |
|-----------------|--------------------------------------------|-----|-----|-------|
| I <sub>PP</sub> | V <sub>PP</sub> Programming Supply Current |     | 200 | mA    |

**NOTE:**  $V_{PP}$  must be within 1 V of  $V_{CC}$  while  $V_{CC}$  < 4.5 V.  $V_{PP}$  must not have a low impedance path to ground or  $V_{SS}$  while  $V_{CC} > 4.5 \text{ V}$ .



## 4.7.2 EPROM Programming Waveforms

Figure 20. Slave Programming Mode Data Program Mode with Single Program Pulse



Figure 21. Slave Programming Mode in Word Dump or Data Verify Mode with Auto Increment





Figure 22. Slave Programming Mode Timing in Data Program Mode with Repeated Program Pulse and Auto Increment





# 4.8 AC Characteristics - Serial Port - Shift Register Mode

**Operating Conditions:** 

- $T_A = -40^{\circ}C + 125^{\circ}C$
- $V_{SS} = 0.0 \text{ V}$
- $V_{CC} = 5.0 \text{ V} \pm 10\%$
- Load Capacitance = 100 pF

**Table 19. Serial Port Timing - Shift Register Mode** 

| Symbol            | Parameter                                      | Min                      | Max                     | Units |
|-------------------|------------------------------------------------|--------------------------|-------------------------|-------|
| T <sub>XLXL</sub> | Serial Port Clock Period                       | 8 T <sub>OSC</sub>       |                         | ns    |
| T <sub>XLXH</sub> | Serial Port Clock Falling Edge to Rising Edge  | 4 T <sub>OSC</sub> – 50  | 4 T <sub>OSC</sub> + 50 | ns    |
| T <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge         | 3 T <sub>OSC</sub>       |                         | ns    |
| T <sub>XHQX</sub> | Output Data Hold after Clock Rising Edge       | 2 T <sub>OSC</sub> – 50  |                         | ns    |
| T <sub>XHQV</sub> | Next Output Data Valid after Clock Rising Edge |                          | 2 T <sub>OSC</sub> + 50 | ns    |
| T <sub>DVXH</sub> | Input Data Setup to Clock Rising Edge          | 2 T <sub>OSC</sub> + 200 |                         | ns    |
| T <sub>XHDX</sub> | Input Data Hold after Clock Rising Edge        | 0                        |                         | ns    |
| T <sub>XHQZ</sub> | Last Clock Rising to Output Float              |                          | 5 T <sub>OSC</sub>      | ns    |

#### NOTE:

Figure 23. Waveform - Serial Port - Shift Register Mode



<sup>1.</sup> Parameters not tested.

#### 4.8.1 A/D Characteristics

The sample and conversion time of the A/D converter in the 8-bit or 10-bit modes is programmed by loading a byte into the AD\_TIME Special Function Register. This allows optimizing the A/D operation for specific applications. The AD\_TIME register is functional for all possible values, but the accuracy of the A/D converter is only guaranteed for the times specified in the operating conditions table.

The value loaded into AD\_TIME bits 5, 6, 7 determines the sample time, SAMP. The value loaded into AD\_TIME bits 0, 1, 2, 3 and 4 determines the bit conversion time, CONV. These bits, as well as the equation for calculating the total conversion time, T, are shown in Figure 24.

Figure 24. AD\_TIME 1FAFH:Byte



The converter is ratiometric, so absolute accuracy is dependent on the accuracy and stability of  $V_{REF}$ .  $V_{REF}$  must be close to  $V_{CC}$  since it supplies both the resistor ladder and the analog portion of the converter and input port pins. There is also an AD\_TEST SFR that allows for conversion on ANGND and  $V_{REF}$  as well as adjusting the zero offset. The absolute error listed is without doing any adjustments.



#### 4.8.1.1 A/D Converter Specification

The specifications given assume adherence to the operating conditions section of this data sheet. Testing is performed with  $V_{REF} = 5.12 \text{ V}$  and 16 MHz operating frequency. After a conversion is started, the device is placed in IDLE mode until the conversion is complete.

Table 20. 10-Bit Mode A/D Operating Conditions

| Symbol            | Parameter              | Min | Max | Units  |
|-------------------|------------------------|-----|-----|--------|
| T <sub>A</sub>    | Ambient Temperature    | -40 | 125 | °C     |
| V <sub>CC</sub>   | Digital Supply Voltage | 4.5 | 5.5 | V      |
| V <sub>REF</sub>  | Analog Supply Voltage  | 4.5 | 5.5 | V (1)  |
| T <sub>SAM</sub>  | Sample Time            | 2   |     | μs (2) |
| T <sub>CONV</sub> | Conversion Time        | 12  | 15  | μs (2) |
| Fosc              | Oscillator Frequency   | 4   | 16  | MHz    |

- V<sub>REF</sub> must be within +0.5 V of V<sub>CC</sub>.
   The value of AD\_TIME is selected to meet these specifications.

Table 21. 10-Bit Mode A/D Characteristics (Using Above Operating Conditions)

| Parameter                                                             | Typical (2,3)  | Min        | Max        | Units (4)      | Notes   |
|-----------------------------------------------------------------------|----------------|------------|------------|----------------|---------|
| Resolution                                                            |                | 1024<br>10 | 1024<br>10 | Levels<br>Bits |         |
| Absolute Error                                                        |                | 0          | ± 3        | LSBs           |         |
| Full-scale Error                                                      | $0.25 \pm 0.5$ |            |            | LSBs           |         |
| Zero Offset Error                                                     | $0.25 \pm 0.5$ |            |            | LSBs           |         |
| Non-Linearity                                                         | 1 ± 2          |            | ± 3        | LSBs           |         |
| Differential Non-Linearity                                            |                | - 0.75     | 0.75       | LSBs           |         |
| Channel-to-Channel Matching                                           | ± 0.1          | 0          | ± 1        | LSBs           |         |
| Repeatability                                                         | ± 0.25         | 0          |            | LSBs           | (2)     |
| Temperature Coefficients: Offset Fullscale Differential Non-Linearity | 0.009          |            |            | LSB/C          | (2)     |
| Off Isolation                                                         |                | -60        |            | dB             | (2,5,6) |
| Feedthrough                                                           | - 60           |            |            | dB             | (2,5)   |
| V <sub>CC</sub> Power Supply Rejection                                | -60            |            |            | dB             | (2,5)   |
| Input Resistance                                                      |                | 750        | 1.2 K      | Ω              | (7)     |
| DC Input Leakage                                                      | ± 1            | - 1.5      | 1.5        | μA             |         |
| Sampling Capacitor                                                    | 3              |            |            | pF             |         |

#### NOTES:

- 1. All conversions performed with processor in IDLE mode.
- 2. These values are expected for most parts at 25°C but are not tested or guaranteed.
- 3. These values are not tested in production and are based on theoretical estimates and/or laboratory test.
- 4. An "LSB", as used here, has a value of approximately 5 mV
- 5. DC to 100 KHz
- 6. Multiplexer Break-Before-Make Guaranteed.
- 7. Resistance from device pin, through internal MUX, to sample capacitor.



Table 22. 8-Bit Mode A/D Operating Conditions

| Symbol            | Parameter              | Min | Max | Units  |
|-------------------|------------------------|-----|-----|--------|
| T <sub>A</sub>    | Ambient Temperature    | -40 | 125 | °C     |
| V <sub>CC</sub>   | Digital Supply Voltage | 4.5 | 5.5 | V      |
| V <sub>REF</sub>  | Analog Supply Voltage  | 4.5 | 5.5 | V (1)  |
| T <sub>SAM</sub>  | Sample Time            | 2   |     | μs (2) |
| T <sub>CONV</sub> | Conversion Time        | 12  | 15  | μs (2) |
| Fosc              | Oscillator Frequency   | 4   | 16  | MHz    |

#### NOTES:

- V<sub>REF</sub> must be within+0.5 V of V<sub>CC</sub>.
   The value of AD\_TIME is selected to meet these specifications.

Table 23. 8-Bit Mode A/D Characteristics (Using Above Operating Conditions) (1)

| Parameter                                                             | Typical (2,3) | Min      | Max      | Units (4)      | Notes   |
|-----------------------------------------------------------------------|---------------|----------|----------|----------------|---------|
| Resolution                                                            |               | 256<br>8 | 256<br>8 | Levels<br>Bits |         |
| Absolute Error                                                        |               | 0        | ± 1      | LSBs           |         |
| Full-scale Error                                                      | ± 0.5         |          |          | LSBs           |         |
| Zero Offset Error                                                     | ± 0.5         |          |          | LSBs           |         |
| Non-Linearity                                                         |               | 0        | ± 1      | LSBs           |         |
| Differential Non-Linearity                                            |               | - 0.5    | + 0.5    | LSBs           |         |
| Channel-to-Channel Matching                                           |               | 0        | ± 1      | LSBs           |         |
| Repeatability                                                         | ± 0.25        | 0        |          | LSBs           | (2)     |
| Temperature Coefficients: Offset Fullscale Differential Non-Linearity | 0.003         |          |          | LSB/C          | (2)     |
| Off Isolation                                                         |               | - 60     |          | dB             | (2,5,6) |
| Feedthrough                                                           | - 60          |          |          | dB             | (2,5)   |
| V <sub>CC</sub> Power Supply Rejection                                | - 60          |          |          | dB             | (2,5)   |
| Input Resistance                                                      |               | 750      | 1.2 K    | Ω              | (7)     |
| DC Input Leakage                                                      | ± 1           | - 1.5    | 1.5      | μA             |         |
| Sampling Capacitor                                                    | 3             |          |          | pF             |         |

- 1. All conversions performed with processor in IDLE mode.
- 2. These values are expected for most parts at 25°C but are not tested or guaranteed.
- These values are not tested in production and are based on theoretical estimates and/or laboratory test.
   An "LSB", as used here, has a value of approximately 5 mV
- 5. DC to 100 KHz
- 6. Multiplexer Break-Before-Make Guaranteed.
- 7. Resistance from device pin, through internal MUX, to sample capacitor.



#### 4.8.2 87C196KT 16 MHz Errata

The following is a list of all known functional deviations for 87C196KT 16 MHz device. B-step and later devices can be identified by a special mark following the eight digit FPO number on the top of the package. For C-step devices, this mark is a "C".

1. HOLD# OR READY DURING DIVIDE; (A-step):

There is a bug in the DIV and DIVB (signed divide) instructions such that if the following 2 conditions are met, there may be an error of 1 in the quotient:

- a. HOLD# or READY is asserted during the first state of execution of the DIV and DIVB instruction.
- b. HOLD# or READY duration is 16 state times for the DIVB or 24 state times for a DIV instruction.
- 2. P2.7 (CLKOUT); (A-step):

Port 2.7 (CLKOUT) does not operate in open drain mode.

3. P2\_REG.7 AND P6\_REG.4 THROUGH P6\_REG.7 CLEARED: (A-step):

P2\_REG.7 is cleared when P2\_SSEL.7 bit is changed from a 1 to a 0 (special function to LSIO). P6\_Reg.4-.7 is cleared when the corresponding P6\_SSEL.4-.7 is changed from a 1 to a 0.

4. INDIRECT SHIFT INSTRUCTION; (A-step):

The upper three bits of the byte register holding the shift count are not masked completely. If the shift count register has the value  $32 \times n$ , where n = 1, 3, 5 or 7, the operand wil be shifted  $32 \times n$  times. The above condition results in NO shift taking place.

5. INTERNAL RAM POWERDOWN LEAKAGE; (A-step):

If an invalid address is applied to the internal RAM during powerdown, the address lines float. This can cause increased current consumption during powerdown. To insure a valid address on the internal RAM, execute the idle/power-down instruction from internal RAM.

6. INST PIN; (A-step):

On A-step devices, the INST pin is pulled medium low for approx. 200 ns after RESET and then pulled weakly HIGH until P5SSEL is written to. This is corrected on B-step devices where the INST pin is pulled medium low for approx. 200 ns after RESET and is then pulled weakly LOW until P5SSEL is written to.

7. REGISTER RAM OVERWRITE; (A-step, B-step):

If a write is performed to a byte/word location within the SFR range of 1F60h to 1FFFh, the data to be written is also written to a corresponding location located within the REGISTER RAM space 360h to 3FFh. To determine the address of the REGISTER RAM location that is overwritten, an offset of 1C00h can be subtracted from the byte/word addressed in the SFR range.



#### 8. 8. BUS TIMING MODES 1 AND 2 (A-step, B-step):

Bus timing modes 1 and 2 are not featured or specified on A-step and B-step parts. On C-step parts Mode 1 is selected by setting bits MSEL1 e 0 and MSEL0 e 1 in the CCB1 register. Mode 2 is similarly selected by setting MSEL1 e 1 and MSEL0 e 0. Timings are altered by Mode 1 and Mode 2 as follows (for actual values see the Bus Mode 1 and Bus Mode 2 AC haracteristics in this data sheet):

Mode 1: RD#, WR# advanced 1 Tosc

ALE advanced 0.5 T<sub>OSC</sub>

ALE pulse width remains 1 T<sub>OSC</sub>

Mode 2: RD#, WR# advanced 1 TOSC

ALE advanced 0.5 Tosc

ALE pulse width remains 1  $T_{OSC}$ Address advanced 0.5  $T_{OSC}$ 

#### 9. V<sub>OH2</sub> (A-step, b-step):

A- and B-step parts are capable of  $V_{OH2}$  =  $V_{CC}$  – 1 V with  $I_{OH}$  = –6 $\mu$ A. C-step devices meet the target values of  $V_{OH2}$  =  $V_{CC}$  – 1 V with  $I_{OH}$  = –15  $\mu$ A.

#### 10. . CLKOUT DURING RESET (A-step, B-step, C-step):

For all steppings of the 87C196KT, the CLKOUT function during RESET (P2.7) differs from the 87C196KR C-step. During RESET on the 87C196KT, CLKOUT does not toggle and remains in the high state. During RESET on the 87C196KR C-step CLKOUT countinues to toggle.

#### 4.8.3 87C196KT 16 MHz Design Considerations

#### 1. EPA TIMER RESET/WRITE CONFLICT

If the user writes to the EPA timer at the same time that the timer is reset, it is indeterminate which will take precedence. Users should not write to a timer if using EPA signals to reset it.

#### 2. VALID TIME MATCHES

The timer must increment/decrement to the compare value for a match to occur. A match does not occur if the timer is loaded with a value equal to an EPA compare value. Matches also do not occur if a timer is reset and 0 is the EPA compare value.

#### 3. P6\_PIN.4-.7 NOT UPDATED IMMEDIATELY

Values written to P6\_REG are temporarily held in a buffer. If P6\_MODE is cleared, the buffer is loaded into P6\_REG.x If P6\_MODE is set, the value stays in the buffer and is loaded into P6\_REG.x when P6\_MODE.x is cleared. Since reading P6\_REG returns the current value in P6\_REG and not the buffer, changes to P6\_REG cannot be read until/unless P6\_MODE.x is cleared.

#### 4. WRITE CYCLE DURING RESET

If RESET occurs during a write cycle, the contents of the external memory device may be corrupted.

#### 5. INDIRECT SHIFT INSTRUCTION

The upper 3 bits of the byte register holding the shift count are not masked completely. If the

#### 87C196KT 16 MHz - Automotive



shift count register has the value  $32 \times n$ , where n = 1, 3, 5, or 7, the operand will be shifted  $32 \times n$  times. This should have resulted in no shift taking place.

#### 6. EPA Overruns

EPA "lock-up" can occur if overruns are not handled correctly, refer to Intel Techbit #DB0459 "Understanding EPA Capture Overruns", date 12-9-93. Applies to EPA channels with interrupts and overruns enabled (ON/RT bit set to 1).

#### 7. Indirect Addressing with Auto-Increment

For the special case of a pointer pointing to itself using auto-increment, an incorrect access of the incremented pointer address will occur instead of an access to the original pointer address. All other indirect auto-increment accesses will not be affected. Please refer to Techbit #MCO593.

Incorrect sequence: Results in ax being incremented by 1 and the contents of the

address pointed to by ax+1 to be loaded into bx.

ld ax,#ax
ldb bx,[ax]+

Suggested sequence: Results in the contents of the address pointed to by ax to be

loaded into bx and ax incremented by 1.

ld ax, #bx; where ax does not equal bx ldb cx, [ax]+



# 5.0 Datasheet Revision History

To address the fact that many of the package prefix variables have changed, all package prefix variables in this document are now indicated with an "x". Previous revisions include:

| Item                                                                       | Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Template                                                                   | Converted to new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Editing                                                                    | Corrected spelling and grammar errors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| Product Features                                                           | Combined product features on cover page with old CPU and Peripheral Features sections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| Section 1.0, "Introduction" on page 1                                      | Combined old cover page text and old Architecture section into new Introduction section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Section 2.0, "Block Diagram" on page 2                                     | Added text from old cover page.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Figure 2 "68-Pin PLCC 87C196KT 16 MHz Diagram" on page 3                   | Removed KS designation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| Figure 3 "Chip Configuration<br>Registers" on page 6                       | Added Figure Title CCB (201AH:Byte): Changed "WR#" to "BW1" Revised definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Table 2 "DC Characteristics (Under Listed Operating Conditions)" on page 7 | I <sub>PD</sub> :  • Max - Deleted TBD  V <sub>IL -</sub> Test Conditions - Changed "Note 8" to "Note 7"  V <sub>IH -</sub> Test Conditions - Changed "Note 8" to "Note 7"  V <sub>OL</sub> and V <sub>OH</sub> - Test Conditions - Deleted "Note 5".  V <sub>OH1</sub> - Test Conditions - Changed "Note 7" to "Note 6".  V <sub>OH2</sub> - Test Conditions - Changed "Note 8" to "Note 7".  C <sub>S</sub> - Test Conditions - Changed "Note 6" to "Note 5".  V <sub>OL3</sub> - Test Conditions - Changed "Note 10" to "Note 9".  RWPU - Test Conditions - Changed "Note 6" to "Note 5".  NOTES:  • "Note 5" Deleted |  |  |
| Table 3 "Specifications Met by the 87C196KT" on page 10                    | Note 6: Removed "KS" designation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Table 4 "Require System<br>Specifications for 87C196KT" on<br>page 11      | T <sub>RHDZ</sub> - Parameter - Changed "Valid" to "Float".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Figure 12 "Slave Port Timing - (SLPL = 0, 1, 2, 3)" on page 22             | Deleted "Note 3".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Figure 13 "Slave Port Timing - (SLPL = 1, 2, 3)" on page 23                | Deleted "Note 3".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Figure 18 "Input/Output Test<br>Conditions" on page 24                     | Added "Output" to title.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Figure 19 "Float Test Conditions" on page 25                               | Changed "Output" to "Float" in title.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| Figure 15 "Thermal Characteristics" on page 25                             | Removed "KS" designation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Section 4.8.1.1, "A/D Converter Specification" on page 31                  | Deleted (italic) - "conversion is <i>staerted, the device is placed in IDLE mode until the conversion is</i> completed".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |



This is the (-008) version of the  $87C196KT\ 16\ MHz$  datasheet. The following differences exist between the -007 revision and the -008 revision. (Sheet 2 of 2)

| Item                                                                                                 | Revision                                                                                                                                                                                                                                                                                                                   |  |  |
|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Section 21, "10-Bit Mode A/D<br>Characteristics (Using Above<br>Operating Conditions)" on page 31    | Removed "Note" designation from heading. Added "Notes" column.  Off Isolation - Changed "Notes 1,2,3" to "2,5,6".  Feedthrough - Changed "Notes 1,2" to "2,5".  V <sub>CC</sub> Power Supply Changed "Notes 1,2" to "2,5".  Input Resistance - Changed "Notes 4" to "7".  Added "Note 7".                                  |  |  |
| Section 22, "8-Bit Mode A/D Operating Conditions" on page 32                                         | $V_{CC}$ and $V_{REF}$ - Min - Changed "4.5" to "4.75". $V_{CC}$ and $V_{REF}$ - Max - Changed "5.5" to "5.25".                                                                                                                                                                                                            |  |  |
| Section 23, "8-Bit Mode A/D<br>Characteristics (Using Above<br>Operating Conditions) (1)" on page 32 | Added "Notes" column.  Off Isolation - Changed "Notes 1,2,3" to "2,5,6".  Feedthrough - Changed "Notes 1,2" to "2,5".  V <sub>CC</sub> Power Supply Changed "Notes 1,2" to "2,5".  Input Resistance - Changed "Notes 4" to "7".  DC Input Leakage:  • Min - Changed "0" to "-1.5"  • Max - Deleted "+/-".  Added "Note 7". |  |  |
| Section 4.8.2, "87C196KT 16 MHz<br>Errata" on page 33                                                | Removed "KS" designation from heading.                                                                                                                                                                                                                                                                                     |  |  |
| Section 4.8.3, "87C196KT 16 MHz<br>Design Considerations" on page 34                                 | Removed "KS" designation from heading. Deleted "PORT4 - Address Behavior" section.                                                                                                                                                                                                                                         |  |  |
| Section 5.0, "Datasheet Revision History" on page 36                                                 | Updated with revision changes.                                                                                                                                                                                                                                                                                             |  |  |

# AMEYA360 Components Supply Platform

## **Authorized Distribution Brand:**

























## Website:

Welcome to visit www.ameya360.com

## Contact Us:

## > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

## > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

## Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com