

www.ti.com SLLS949-SEPTEMBER 2009

# 2-CHANNEL ULTRA-LOW CLAMP VOLTAGE ESD SOLUTION WITH SERIES-RESISTOR ISOLATION

#### **FEATURES**

- Ultra-Low Clamp Voltage Ensures the Protection of Ultra-Low Voltage Core Chipset During ESD Events
- Exceeds ESD Protection to IEC61000-4-2 (Level 4)
- Matching of Series Resistor (R =1  $\Omega$ ) of ±8 m $\Omega$  (Typical)
- Differential Channel Input Capacitance Matching of 0.02 pF (Typical)
- High-Speed Data Rate and EMI Filter Action at High Frequencies (-3 dB Bandwidth, ≈3 GHz)
- Available in 6-Pin Small-Outline Transistor [SOT (DBV)] Package
- Flow-Through Single-In-Line Pin Mapping for the High-Speed Lines Ensures no Additional Board Layout Burden While Placing the ESD Protection Chip Near the Connector

#### APPLICATIONS

- Hi-Speed USB
- IEEE 1394 Interface
- Low-Voltage Differential Signaling (LVDS)
- Mobile Display Digital Interface (MDDI)/Mobile Industry Processor Interface (MIPI)
- HS Signal



#### **DESCRIPTION/ORDERING INFORMATION**

The TPD2S017 provides a robust system-level ESD solution for the high-speed lines interfacing low-voltage, ESD-sensitive core chipset. This device offers two stage ESD clamps in each line with  $\approx 1-\Omega$  series resistor isolation. This architecture allows the device to generate very low clamp voltage during system level ESD strikes. Due to the series resistor component, the TPD2S017 provides a controlled filter roll-off for even greater spurious EMI suppression and signal integrity. This device offers a flow-through pin mapping for ease of board layout. The monolithic silicon technology allows matching component values, including clamp capacitance, series resistor matching, etc., between the differential signal pairs. Tight matching of the line capacitance and series resistors ensure that the differential signal distortion due to added ESD clamp remains minimal, and also allow the part to operate at high-speed differential data rate (in excess of 1.5 Gbps).

The TPD2S017 confirms the IEC61000-4-2 (Level 4) ESD protection and ±15 kV HBM ESD protection. This device is offered in space saving DBV packages.

The TPD2S017 is characterized for operation over ambient air temperature of -40°C to 85°C.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)(2)</sup> |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|---------------------------|--------------|-----------------------|------------------|
| –40°C to 85°C  | SOT (SOT-23) – DBV        | Reel of 3000 | TPD2S017DBVR          | NFTF             |

<sup>(1)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



#### **CIRCUIT DIAGRAM**



#### **TERMINAL FUNCTIONS**

| TERM               | TERMINAL |     | DESCRIPTION                 |  |  |  |  |
|--------------------|----------|-----|-----------------------------|--|--|--|--|
| NAME               | NO.      | I/O | ,KIP HUN                    |  |  |  |  |
| Ch1_In<br>Ch2_In   | 3<br>4   | I   | High-speed ESD clamp input  |  |  |  |  |
| Ch1_Out<br>Ch2_Out | 1<br>6   | 0   | High-speed ESD clamp output |  |  |  |  |
| GND                | 2        | -   | Ground                      |  |  |  |  |
| V <sub>CC</sub>    | 5        | _   | Optional power              |  |  |  |  |

#### **ABSOLUTE MAXIMUM RATINGS**(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                           | MIN | MAX | UNIT |
|------------------|---------------------------|-----|-----|------|
| $V_{IO}$         | IO voltage range          | 0   | 5   | ٧    |
| T <sub>stg</sub> | Storage temperature range | -85 | 125 | °C   |
| TA               | Operating temperature     | -40 | 85  | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **ESD RATINGS**

| PARA                            | MIN             | MAX | UNIT |    |
|---------------------------------|-----------------|-----|------|----|
| IEC 61000-4-2 Contact Discharge | Out pin         |     | ±11  | kV |
| lec 61000-4-2 Contact Discharge | In pin          |     | ±11  | KV |
| Human Body Model                | In and out pins |     | ±15  | kV |

Submit Documentation Feedback

www.ti.com SLLS949-SEPTEMBER 2009

#### **DISSIPATION RATINGS**

| PACKAGE | PACKAGE T <sub>A</sub> ≤ 25°C POWER RATING |            | T <sub>A</sub> = 70°C<br>POWER RATING |  |  |
|---------|--------------------------------------------|------------|---------------------------------------|--|--|
| DBV     | 463.18 mW                                  | -4.63 mW/C | 254.75 mW                             |  |  |

<sup>(1)</sup> Derating factor is defined as the inverse of the traditional junction-to-ambient thermal resistance  $(R_{\theta JA})$ .

#### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                             | TEST CONDITIONS         | MIN  | TYP  | MAX   | UNIT |
|------------------|---------------------------------------|-------------------------|------|------|-------|------|
| R                | Series resistor                       |                         |      | 1    |       | Ω    |
| I <sub>IO</sub>  | Current from I/O pins                 | V <sub>IO</sub> = 3 V   |      | 0.01 | 0.1   | μΑ   |
| ΔRS              | Channel-to-channel resistance match   | V <sub>IO</sub> = 3 V   |      | ±8   | ±15   | mΩ   |
| V <sub>D</sub>   | Diode forward voltage for lower clamp | I <sub>D</sub> = 8 mA   | -0.6 | -0.8 | -0.95 | V    |
| R <sub>DYN</sub> | Dynamic resistance (for I/O clamp)    | I = 9A                  |      | 0.8  |       | Ω    |
| C <sub>IO</sub>  | IO capacitance                        | V <sub>IO</sub> = 2.5 V |      | 1    |       | pF   |
| $V_{BR}$         | Break-down voltage                    | I <sub>O</sub> = 1 mA   | 11   | 12   |       | V    |

#### **TYPICAL CHARACTERISTICS**



Figure 1. Insertion Loss Data (S21)

Copyright © 2009, Texas Instruments Incorporated

#### **TYPICAL CHARACTERISTICS (continued)**



Figure 2. Peak Pulse Waveforms Ch1\_Out, PUT wrt GND,  $V_{CC} = 5.0 \text{ V}$ 



Figure 3. Peak Pulse Waveforms Ch2\_In, PUT wrt GND,  $V_{\rm CC}$  = 5.0 V

www.ti.com SLLS949-SEPTEMBER 2009

#### **TYPICAL CHARACTERISTICS (continued)**



Figure 4. IEC Clamping Waveforms 8 kV Contact, 1 GHz Bandwidth



Figure 5. IEC Clamping Waveforms –8 kV Contact, 1 GHz Bandwidth



#### PACKAGE OPTION ADDENDUM

11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | 3 7    |        | Pins    | U | Eco Plan | Lead/Ball Finish           | MSL Peak Temp | Op Temp (°C)       | Top-Side Markings | Samples |         |
|------------------|--------|--------|---------|---|----------|----------------------------|---------------|--------------------|-------------------|---------|---------|
|                  | (1)    |        | Drawing |   | Qty      | (2)                        |               | (3)                |                   | (4)     |         |
| TPD2S017DBVR     | ACTIVE | SOT-23 | DBV     | 6 | 3000     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU     | Level-1-260C-UNLIM | -40 to 85         | NFTF    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 27-Dec-2013

#### TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD2S017DBVR | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 27-Dec-2013



#### \*All dimensions are nominal

| ĺ | Device       | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|---------------------|-----|------|------|-------------|------------|-------------|--|
|   | TPD2S017DBVR | SOT-23              | DBV | 6    | 3000 | 180.0       | 180.0      | 18.0        |  |

# DBV (R-PDSO-G6)

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- Falls within JEDEC MO-178 Variation AB, except minimum lead width.



# DBV (R-PDSO-G6)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# AMEYA360 Components Supply Platform

## **Authorized Distribution Brand:**

























#### Website:

Welcome to visit www.ameya360.com

#### Contact Us:

#### > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

#### > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

#### Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com