



# Analog Devices Welcomes Hittite Microwave Corporation

NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED









#### **Typical Applications**

The HMC1019LP4E is ideal for:

- Fiber Optics & Broadband Telecom
- Microwave Radio & VSAT
- Military Radios, Radar & ECM
- Space Applications
- Sensors
- Test & Measurement Equipment

#### **Features**

0.5 dB LSB Steps to 15.5 dB

TTL/CMOS Compatible, Serial Control

Unique Asynchronous Mode Control Allows Immediate Attenuation Level Setting

±0.5 dB Typical Bit Error

High Input IP3: +45 dBm

24 Lead 4x4mm SMT Package: 16mm2

#### **Functional Diagram**



#### **General Description**

The HMC1019LP4E is a broadband 5-bit GaAs IC digital attenuator in a low cost leadless surface mount package. Covering 0.1 to 30.0 GHz, the insertion loss is less than 4.0 dB typical. The attenuator bit values are 0.5 (LSB), 1, 2, 4, 8 for a total attenuation of 15.5 dB. Attenuation accuracy is excellent at  $\pm 0.3$  dB typical step error with an IIP3 of  $\pm 4.5$  dBm. The control interface is CMOS/TTL compatible and accepts a three wire serial input. The HMC1019LP4E features a user selectable power up state and a serial-output port for cascading other Hittite serial controlled components.

#### Electrical Specifications, $T_A = +25^{\circ}$ C, With Vdd = Vdd1 = +5V, Vss = -5V

| Parameter                                                                                    | Frequency (GHz)                                      | Min.                                                                     | Тур.              | Max.              | Units          |
|----------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------|-------------------|-------------------|----------------|
| Insertion Loss                                                                               | 0.1 - 18.0 GHz<br>18.0 - 26.5 GHz<br>26.5 - 30.0 GHz |                                                                          | 3.0<br>4.0<br>5.0 | 4.5<br>6.0<br>6.5 | dB<br>dB<br>dB |
| Attenuation Range                                                                            | 0.1 - 30.0 GHz                                       |                                                                          | 31                |                   | dB             |
| Return Loss (RF1 & RF2, All Atten. States)                                                   | 0.1 - 30.0 GHz                                       |                                                                          | 12                |                   | dB             |
| Attenuation Accuracy: (Referenced to Insertion Loss)  0.5 - 7.5 dB States 8 - 15.5 dB States | 0.1 - 30.0 GHz<br>0.1 - 30.0 GHz                     | ± (0.3 + 6%) of Atten. Setting Max<br>± (0.3 + 8%) of Atten. Setting Max |                   | dB<br>dB          |                |
| Input Power for 0.1 dB Compression                                                           | 0.1 - 0.5 GHz<br>0.5 - 30.0 GHz                      |                                                                          | 22<br>27          |                   | dBm<br>dBm     |
| Input Third Order Intercept Point<br>(Two-Tone Input Power= 0 dBm Each Tone)                 | 0.1 - 0.5 GHz<br>0.5 - 30.0 GHz                      |                                                                          | 42<br>45          |                   | dBm<br>dBm     |
| Switching Characteristics tRISE, tFALL (10/90% RF) tON/tOFF (50% CTL to 10/90% RF)           | 0.1 - 30.0 GHz                                       |                                                                          | 60<br>90          |                   | ns<br>ns       |
| ldd1                                                                                         | 0.1 - 30.0 GHz                                       | 2.5                                                                      | 4.5               | 6.5               | mA             |
| Iss                                                                                          | 0.1 - 30.0 GHz                                       | -7.0                                                                     | -5.0              | -3.0              | mA             |





#### Insertion Loss vs. Temperature



#### **Input Return Loss**

(Only Major States are Shown)



#### Bit Error vs. Attenuation State



## 0.5 dB LSB GaAs MMIC 5-BIT DIGITAL ATTENUATOR, 0.1 - 30 GHz

#### Normalized Attenuation

(Only Major States are Shown)



#### **Output Return Loss**

(Only Major States are Shown)



#### Bit Error vs. Frequency

(Only Major States are Shown)





## RoHS V

#### Relative Phase vs. Frequency

(Only Major States are Shown)



## 0.5 dB LSB GaAs MMIC 5-BIT DIGITAL ATTENUATOR, 0.1 - 30 GHz

Step Attenuation vs. Attenuation State 0.1 - 18 GHz



### Step Attenuation vs. Attenuation State 18 - 30 GHz



#### Input Power for 0.1 dB Compression



#### Input IP3 Over Major Attenuation States



#### Input IP3 vs. Temperature

(Minimum Attenuation State)







Serial Control Interface

## 0.5 dB LSB GaAs MMIC 5-BIT DIGITAL ATTENUATOR, 0.1 - 30 GHz

The HMC1019LP4E contains a 3-wire SPI compatible digital interface (SERIN, CLK, LE). The serial control interface is activated when S/A is kept high. The 5-bit serial word must be loaded MSB first as a 6-bit word with the first bit ignored. The positive-edge sensitive CLK and LE requires clean transitions. If mechanical switches are used, sufficient debouncing should be provided. When LE is high, 5-bit data in the serial input register is transferred to the attenuator. When LE is high CLK is masked to prevent data transition during output loading.

For all modes of operations, the state will stay constant while LE is kept low.



#### Serial Mode Truth Table

| Control Voltage Input |            |            | Attenuation |              |                    |  |
|-----------------------|------------|------------|-------------|--------------|--------------------|--|
| P4<br>8 dB            | P3<br>4 dB | P2<br>2 dB | P1<br>1 dB  | P0<br>0.5 dB | State<br>RF1 - RF2 |  |
| High                  | High       | High       | High        | High         | Reference I.L.     |  |
| High                  | High       | High       | High        | Low          | 0.5 dB             |  |
| High                  | High       | High       | Low         | High         | 1 dB               |  |
| High                  | High       | Low        | High        | High         | 2 dB               |  |
| High                  | Low        | High       | High        | High         | 4 dB               |  |
| Low                   | High       | High       | High        | High         | 8 dB               |  |
| Low                   | Low        | Low        | Low         | Low          | 15.5 dB            |  |

Any combination of the above states will provide an attenuation approximately equal to the sum of the bits selected.

| Parameter                                        | Тур.   |
|--------------------------------------------------|--------|
| Min. serial period, t <sub>SCK</sub>             | 100 ns |
| Control set-up time, t <sub>cs</sub>             | 20 ns  |
| Control hold-time, t <sub>CH</sub>               | 20 ns  |
| LE setup-time, t <sub>LN</sub>                   | 10 ns  |
| Min. LE pulse width, t <sub>LEW</sub>            | 10 ns  |
| Min LE pulse spacing, t <sub>LES</sub>           | 630 ns |
| Serial clock hold-time from LE, t <sub>CKN</sub> | 10 ns  |
| Hold Time, t <sub>PH.</sub>                      | 0 ns   |
| Latch Enable Minimum Width, t <sub>LEN</sub>     | 10 ns  |
| Setup Time, t <sub>PS</sub>                      | 2 ns   |

#### Asynchronous Mode

The HMC1019LP4E can be switched to an asynchronous mode to change the attenuation state rapidly to one of four predefined states. The logic state of ASM1-ASM2 determines one of the four attenuation states in the asynchronous mode per truth table. The asynchronous mode works either directly or latched. To activate the direct-asynchronous-mode, S/A needs to be at logic low and LE needs to be at logic high. In the direct-asynchronous-mode, any change in the logic state of ASM1-ASM2 directly affects the attenuation state. In the latched-asynchronous-mode, the attenuation state changes per the asynchronous mode truth table when S/A is at logic low and LE is pulsed per the timing diagram. The attenuation stays constant (latched) as long as LE stays low. In the asynchronous mode, the inputs SERIN and CLK do not affect the attenuation state.





#### Timing Diagram (Latched Asynchronous Mode)

#### Asynchronous Mode Truth Table



| ASM1 | ASM2 | Attenuation State RF1-RF2 |
|------|------|---------------------------|
| High | High | Reference I.L.            |
| High | Low  | 1.5 dB                    |
| Low  | High | 14 dB                     |
| Low  | Low  | 15.5 dB                   |

#### **Power-Up States**

If LE is set to logic LOW at power-up, the logic state of PUP determines the power-up state of the part per PUP truth table. If the LE is set to logic HIGH at power-up, the logic state of ASM1-ASM2 determines the power-up state of the part per truth table for the asynchronous mode. The attenuator latches in the desired power-up state approximately 200 ms after power-up.

#### **Bias Voltages & Currents**

| Vdd  | +5V @ 0.2 mA |  |
|------|--------------|--|
| Vdd1 | +5V @ 4.5 mA |  |
| Vss  | -5V @ 5 mA   |  |

#### **PUP Truth Table**

| PUP  | Attenuation State |  |
|------|-------------------|--|
| High | Reference I.L.    |  |
| Low  | 15.5 dB           |  |

Note: The logic state of ASM1-ASM2 determines the power-up state of the part per truth table for the asynchronous mode when LE is high at power-up.

#### Control Voltage

| State | Bias Condition   |
|-------|------------------|
| Low   | 0 to 0.8V @ 1 μA |
| High  | 2 to 5V @ 1 μA   |



## EACH FRIENDLY Absolute Maximum Ratings

## 0.5 dB LSB GaAs MMIC 5-BIT DIGITAL ATTENUATOR, 0.1 - 30 GHz



| RF Input Power (0.1 to 30.0 GHz)                               | +27 dBm         |
|----------------------------------------------------------------|-----------------|
| Control Voltage (CLK, SERIN, LE, PUP, ASM1, ASM2, S/A)         | Vdd + 0.5V      |
| Vdd, Vdd1                                                      | +7 Vdc          |
| Vss                                                            | -7 Vdc          |
| Channel Temperature                                            | 150 °C          |
| Continuous Pdiss (T = 85 °C)<br>(derate 6.8 mW/°C above 85 °C) | 0.445 W         |
| Thermal Resistance                                             | 146 °C/W        |
| Storage Temperature                                            | -65 to + 150 °C |
| Operating Temperature                                          | -40 to +85 °C   |
| ESD Sensitivity (HBM)                                          | Class 1A        |

#### **Outline Drawing**



-c-

- 3. LEAD SPACING TOLERANCE IS NON-CUMULATIVE.
- 4. PAD BURR LENGTH SHALL BE 0.15mm MAXIMUM.
  PAD BURR HEIGHT SHALL BE 0.05mm MAXIMUM.
- 5. PACKAGE WARP SHALL NOT EXCEED 0.05mm.
- 6. ALL GROUND LEADS AND GROUND PADDLE MUST BE SOLDERED TO PCB RF GROUND.
- 7. REFER TO HITTITE APPLICATION NOTE FOR SUGGESTED LAND PATTERN.

#### Package Information

☐ .003[0.08] C

| Part Number | Package Body Material                              | Lead Finish   | MSL Rating | Package Marking [2]  |
|-------------|----------------------------------------------------|---------------|------------|----------------------|
| HMC1019LP4E | RoHS-compliant Low Stress Injection Molded Plastic | 100% matte Sn | MSL1 [1]   | <u>H1019</u><br>XXXX |

<sup>[1]</sup> Max peak reflow temperature of 260 °C

<sup>[2] 4-</sup>Digit lot number XXXX





#### **Pin Descriptions**

| Pad Number                 | Function                          | Description                                                                                                                              | Interface Schematic                           |
|----------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 1 2                        | SERIN<br>LE                       | See truth table, control voltage<br>table and timing diagram.                                                                            | SERIN OLE |
| 3                          | Vss                               | Negative Bias -5V                                                                                                                        | Vss 3pF ==                                    |
| 4, 15                      | GND                               | These pins and package bottom must be connected to RF/DC ground.                                                                         | Ģ GND<br><u></u>                              |
| 6-13, 16                   | N/C                               | The pins are not connected internally; however, all data shown herein was measured with these pins connected to RF/DC ground externally. |                                               |
| 5, 14                      | RF1, RF2                          | These pins are DC coupled and matched to 50 Ohm. Blocking capacitors are required if RF line potential is not equal to 0V.               |                                               |
| 17                         | Vdd1                              | Positive Bias +5V                                                                                                                        | Vdd1                                          |
| 18                         | SEROUT                            | Serial input data delayed by 6 clock cycles.                                                                                             | Vdd                                           |
| 19<br>21<br>22<br>23<br>24 | PUP<br>ASM1<br>ASM2<br>S/A<br>CLK | See truth table, control voltage<br>table and timing diagram.                                                                            | PUP ASM1 ASM2 O-S/A CLK                       |
| 20                         | Vdd                               | Serial Controller Bias +5V                                                                                                               |                                               |





#### **Application Circuit**









#### List of Materials for Evaluation PCB EVAL01-HMC1019LP4E [1]

| Item       | Description                     |
|------------|---------------------------------|
| J1, J2     | 2.9 mm PC Mount RF Connector    |
| J3, J4, J6 | DC Connector                    |
| J5         | 2mm DC Header                   |
| C1-C3      | 100 pF Capacitor, 0402 Pkg.     |
| C4-C6      | 1000 pF Capacitor, 0402 Pkg.    |
| U1         | HMC1019LP4E Digital Attenuator  |
| PCB [2]    | 600-00196-00-2 Evaluation Board |

[1] Reference this number when ordering complete evaluation PCB

[2] Circuit Board Material: Rogers 4350

The circuit board used in the application should use RF circuit design techniques. Signal lines should have 50 Ohm impedance while the package ground leads should be connected directly to the ground plane similar to that shown. A sufficient number of via holes should be used to connect the top and bottom ground planes. The evaluation circuit board shown is available from Hittite upon request.







**Notes:** 

# AMEYA360 Components Supply Platform

#### **Authorized Distribution Brand:**

























#### Website:

Welcome to visit www.ameya360.com

#### Contact Us:

#### > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

#### > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

#### Customer Service :

Email service@ameya360.com

#### Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com