

SNVS412A - APRIL 2006 - REVISED MARCH 2013

# LM5109A High Voltage 1A Peak Half Bridge Gate Driver

Check for Samples: LM5109A

#### **FEATURES**

- Drives Both a High-Side and Low-Side N-Channel MOSFET
- 1A peak Output Current (1.0A Sink / 1.0A Source)
- Independent TTL Compatible Inputs •
- Bootstrap Supply Voltage to 108V DC
- Fast Propagation Times (30 ns Typical)
- Drives 1000 pF Load with 15ns Rise and Fall Times
- Excellent Propagation Delay Matching (2 ns • Typical)
- Supply Rail Under-Voltage Lockout
- Low Power Consumption
- Pin Compatible with ISL6700

### TYPICAL APPLICATIONS

- **Current Fed Push-Pull Converters**
- Half and Full Bridge Power Converters
- **Solid State Motor Drives**
- **Two Switch Forward Power Converters**

#### DESCRIPTION

The LM5109A is a cost effective, high voltage gate driver designed to drive both the high-side and the low-side N-Channel MOSFETs in a synchronous buck or a half bridge configuration. The floating highside driver is capable of working with rail voltages up to 90V. The outputs are independently controlled with TTL compatible input thresholds. The robust level shift technology operates at high speed while consuming low power and providing clean level transitions from the control input logic to the high-side gate driver. Under-voltage lockout is provided on both the low-side and the high-side power rails. The device is available in the SOIC and the thermally enhanced WSON packages.

#### Package

- SOIC
- WSON-8 (4 mm x 4 mm)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

SNVS412A - APRIL 2006 - REVISED MARCH 2013



www.ti.com

#### Simplified Block Diagram



#### **Connection Diagrams**



Figure 1. 8-Lead SOIC See D Package



Figure 2. 8-Lead WSON See NGT0008A Package

#### **PIN DESCRIPTIONS**

| Pi   | in #                |                 | DESCRIPTION                  |                                                                                                                   |
|------|---------------------|-----------------|------------------------------|-------------------------------------------------------------------------------------------------------------------|
| SOIC | WSON <sup>(1)</sup> | NAME            | DESCRIPTION                  | APPLICATION INFORMATION                                                                                           |
| 1    | 1                   | V <sub>DD</sub> | Positive gate drive supply   | Locally decouple to $V_{\mbox{\scriptsize SS}}$ using low ESR/ESL capacitor located as close to IC as possible.   |
| 2    | 2                   | н               | High side control input      | The HI input is compatible with TTL input thresholds. Unused HI input should be tied to ground and not left open  |
| 3    | 3                   | LI              | Low side control input       | The LI input is compatible with TTL input thresholds. Unused LI input should be tied to ground and not left open. |
| 4    | 4                   | V <sub>SS</sub> | Ground reference             | All signals are referenced to this ground.                                                                        |
| 5    | 5                   | LO              | Low side gate driver output  | Connect to the gate of the low-side N- MOS device.                                                                |
| 6    | 6                   | HS              | High side source connection  | Connect to the negative terminal of the bootstrap capacitor and to the source of the high-side N-MOS device.      |
| 7    | 7                   | НО              | High side gate driver output | Connect to the gate of the high-side N-MOS device.                                                                |

(1) For WSON package it is recommended that the exposed pad on the bottom of the package be soldered to ground plane on the PCB and the ground plane should extend out from underneath the package to improve heat dissipation.



#### SNVS412A - APRIL 2006-REVISED MARCH 2013

#### **PIN DESCRIPTIONS (continued)**

| Р    | Pin # NAME DESCRIPT   SOIC WSON <sup>(1)</sup> NAME |    | DESCRIPTION                                | APPLICATION INFORMATION                                                                                                                                                                               |
|------|-----------------------------------------------------|----|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SOIC |                                                     |    | DESCRIPTION                                | APPLICATION INFORMATION                                                                                                                                                                               |
| 8    | 8                                                   | НВ | High side gate driver positive supply rail | Connect the positive terminal of the bootstrap capacitor to HB and<br>the negative terminal of the bootstrap capacitor to HS. The bootstrap<br>capacitor should be placed as close to IC as possible. |



www.ti.com

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### Absolute Maximum Ratings<sup>(1)(2)</sup>

| $V_{DD}$ to $V_{SS}$                 | –0.3V to 18V                       |
|--------------------------------------|------------------------------------|
| HB to HS                             | -0.3V to 18V                       |
| LI or HI to V <sub>SS</sub>          | -0.3V to V <sub>DD</sub> + 0.3V    |
| LO to V <sub>SS</sub>                | -0.3V to V <sub>DD</sub> + 0.3V    |
| HO to V <sub>SS</sub>                | $V_{HS}$ – 0.3V to $V_{HB}$ + 0.3V |
| HS to V <sub>SS</sub> <sup>(3)</sup> | -5V to 90V                         |
| HB to V <sub>SS</sub>                | 108V                               |
| Junction Temperature                 | –40°C to 150°C                     |
| Storage Temperature Range            | −55°C to 150°C                     |
| ESD Rating HBM <sup>(4)</sup>        | 1.5 kV                             |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply performance limits. For performance limits and associated test conditions, see the Electrical Characteristics.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage will generally not exceed –1V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than V<sub>DD</sub> – 15V. For example, if V<sub>DD</sub> = 10V, the negative transients at HS must not exceed –5V.

(4) The human body model is a 100 pF capacitor discharged through a  $1.5k\Omega$  resistor into each pin.

#### **Recommended Operating Conditions**

| V <sub>DD</sub>      | 8V to 14V                                     |
|----------------------|-----------------------------------------------|
| HS <sup>(1)</sup>    | -1V to 90V                                    |
| НВ                   | V <sub>HS</sub> + 8V to V <sub>HS</sub> + 14V |
| HS Slew Rate         | < 50 V/ns                                     |
| Junction Temperature | −40°C to 125°C                                |

(1) In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage will generally not exceed –1V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than V<sub>DD</sub> – 15V. For example, if V<sub>DD</sub> = 10V, the negative transients at HS must not exceed –5V.

#### **Electrical Characteristics**

Specifications in standard typeface are for  $T_J = 25^{\circ}$ C, and those in **boldface type** apply over the full **operating junction temperature range**. Unless otherwise specified,  $V_{DD} = V_{HB} = 12$ V,  $V_{SS} = V_{HS} = 0$ V, No Load on LO or HO<sup>(1)</sup>.

| SYMBOL           | PARAMETER                         | CONDITIONS   | MIN | TYP  | MAX | UNIT |
|------------------|-----------------------------------|--------------|-----|------|-----|------|
| Supply Cu        | rrents                            |              |     |      |     |      |
| I <sub>DD</sub>  | V <sub>DD</sub> quiescent current | LI = HI = 0V |     | 0.3  | 0.6 | mA   |
| I <sub>DDO</sub> | V <sub>DD</sub> operating current | f = 500 kHz  |     | 1.8  | 2.9 | mA   |
| I <sub>HB</sub>  | Total HB quiescent current        | LI = HI = 0V |     | 0.06 | 0.2 | mA   |
| I <sub>HBO</sub> | Total HB operating current        | f = 500 kHz  |     | 1.4  | 2.8 | mA   |

(1) Minimum and maximum limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).

### Electrical Characteristics (continued)

Specifications in standard typeface are for  $T_J = 25^{\circ}$ C, and those in **boldface type** apply over the full **operating junction** temperature range. Unless otherwise specified,  $V_{DD} = V_{HB} = 12V$ ,  $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO<sup>(1)</sup>.

| SYMBOL            | PARAMETER                                | CONDITIONS                                            | MIN | TYP  | MAX  | UNIT |
|-------------------|------------------------------------------|-------------------------------------------------------|-----|------|------|------|
| I <sub>HBS</sub>  | HB to V <sub>SS</sub> current, quiescent | $V_{HS} = V_{HB} = 90V$                               |     | 0.1  | 10   | μA   |
| I <sub>HBSO</sub> | HB to V <sub>SS</sub> current, operating | f = 500 kHz                                           |     | 0.5  |      | mA   |
| Input Pins        | LI and HI                                |                                                       |     |      |      |      |
| V <sub>IL</sub>   | Low-level input voltage threshold        |                                                       | 0.8 | 1.8  |      | V    |
| VIH               | High-level input voltage threshold       |                                                       |     | 1.8  | 2.2  | V    |
| RI                | Input pulldown resistance                |                                                       | 100 | 200  | 500  | kΩ   |
| Under-Volt        | age Protection                           |                                                       |     |      |      |      |
| V <sub>DDR</sub>  | V <sub>DD</sub> rising threshold         | $V_{DDR} = V_{DD} - V_{SS}$                           | 6.0 | 6.7  | 7.4  | V    |
| V <sub>DDH</sub>  | V <sub>DD</sub> threshold hysteresis     |                                                       |     | 0.5  |      | V    |
| V <sub>HBR</sub>  | HB rising threshold                      | $V_{HBR} = V_{HB} - V_{HS}$                           | 5.7 | 6.6  | 7.1  | V    |
| V <sub>HBH</sub>  | HB threshold hysteresis                  |                                                       |     | 0.4  |      | V    |
| LO Gate D         | river                                    |                                                       |     |      |      |      |
| V <sub>OLL</sub>  | Low-level output voltage                 | $I_{LO}$ = 100 mA, $V_{OHL}$ = $V_{LO} - V_{SS}$      |     | 0.38 | 0.65 | V    |
| V <sub>OHL</sub>  | High-level output voltage                | $I_{LO} = -100 \text{ mA}, V_{OHL} = V_{DD} - V_{LO}$ |     | 0.72 | 1.20 | V    |
| I <sub>OHL</sub>  | Peak pullup current                      | $V_{LO} = 0V$                                         |     | 1.0  |      | А    |
| I <sub>OLL</sub>  | Peak pulldown current                    | V <sub>LO</sub> = 12V                                 |     | 1.0  |      | А    |
| HO Gate D         | river                                    |                                                       |     |      |      |      |
| V <sub>OLH</sub>  | Low-level output voltage                 | $I_{HO}$ = 100 mA, $V_{OLH}$ = $V_{HO} - V_{HS}$      |     | 0.38 | 0.65 | V    |
| V <sub>OHH</sub>  | High-level output voltage                | $I_{HO} = -100 \text{ mA}, V_{OHH} = V_{HB} - V_{HO}$ |     | 0.72 | 1.20 | V    |
| I <sub>OHH</sub>  | Peak pullup current                      | $V_{HO} = 0V$                                         |     | 1.0  |      | А    |
| I <sub>OLH</sub>  | Peak pulldown current                    | V <sub>HO</sub> = 12V                                 |     | 1.0  |      | А    |
| Thermal R         | esistance                                |                                                       |     |      | 1    |      |
| $\theta_{JA}$     |                                          | SOIC <sup>(2)(3)</sup>                                |     | 160  |      |      |
|                   | Junction to ambient                      | WSON <sup>(2)(3)</sup>                                |     | 40   |      | °C/W |

4-layer board with Cu finished thicknesses 1.5/1/1/1.5 oz. Maximum die size used. 5x body length of Cu trace on PCB top. 50 x 50mm (2) ground and power planes embedded in PCB. See Application Note AN-1187. The  $\theta_{JA}$  is not a constant for the package and depends on the printed circuit board design and the operating conditions.

(3)

#### **Switching Characteristics**

Specifications in standard typeface are for  $T_J = 25^{\circ}C$ , and those in **boldface type** apply over the full **operating junction** temperature range. Unless otherwise specified,  $V_{DD} = V_{HB} = 12V$ ,  $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO.

| SYMBOL                            | PARAMETER                                                      | CONDITIONS               | MIN | TYP | MAX | UNIT |
|-----------------------------------|----------------------------------------------------------------|--------------------------|-----|-----|-----|------|
| LM5109A                           | •                                                              | -                        |     |     |     |      |
| t <sub>LPHL</sub>                 | Lower turn-off propagation delay<br>(LI falling to LO falling) |                          |     | 30  | 56  | ns   |
| t <sub>HPHL</sub>                 | Upper turn-off propagation delay<br>(HI falling to HO falling) |                          |     | 30  | 56  | ns   |
| t <sub>LPLH</sub>                 | Lower turn-on propagation delay<br>(LI rising to LO rising)    |                          |     | 32  | 56  | ns   |
| t <sub>HPLH</sub>                 | Upper turn-on propagation delay<br>(HI rising to HO rising)    |                          |     | 32  | 56  | ns   |
| t <sub>MON</sub>                  | Delay matching: lower turn-on and upper turn-off               |                          |     | 2   | 15  | ns   |
| t <sub>MOFF</sub>                 | Delay matching: lower turn-off and upper turn-on               |                          |     | 2   | 15  | ns   |
| t <sub>RC</sub> , t <sub>FC</sub> | Either output rise or fall time                                | C <sub>L</sub> = 1000 pF |     | 15  | -   | ns   |
| t <sub>PW</sub>                   | Minimum input pulse width that changes the output              |                          |     | 50  |     | ns   |



#### **Typical Performance Characteristics**





**Quiescent Current vs Voltage** 600 LI = HI = 0VVDD = VHB 500  $V_{SS} = V_{HS} = 0V$  $I_{DD}$ 400 CURRENT (µA) 300 200  $I_{HB}$ 100 0 8 10 12 14 16 18 V<sub>DD</sub>, V<sub>HB</sub> (V) Figure 7.



**Quiescent Current vs Temperature** 





LM5109A

SNVS412A - APRIL 2006 - REVISED MARCH 2013

#### SNVS412A - APRIL 2006 - REVISED MARCH 2013

1.6

1.4

1.2

0.8

0.6

0.4

0.2

Voh (V) 1.0



**Undervoltage Rising Thresholds vs Temperature** 

Figure 9.

vs Temperature

Output Current : -100 mA

 $V_{DD} = V_{HB} = 16V$ 

 $V_{SS} = V_{HS} = 0V$ 

V<sub>DD</sub> = V<sub>HB</sub> = 8V







**Undervoltage Hysteresis vs Temperature** 





0 -40 -25 -10 5 20 35 50 65 80 95 110 125

6

www.ti.com



#### **Timing Diagram**





#### Layout Considerations

Optimum performance of high and low-side gate drivers cannot be achieved without taking due considerations during circuit board layout. The following points are emphasized:

- Low ESR / ESL capacitors must be connected close to the IC between VDD and VSS pins and between HB and HS pins to support high peak currents being drawn from VDD and HB during the turn-on of the external MOSFETs.
- 2. To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor and a good quality ceramic capacitor must be connected between the MOSFET drain and ground (VSS).
- 3. In order to avoid large negative transients on the switch node (HS) pin, the parasitic inductances between the top MOSFET source and the of the bottom MOSFET drain (synchronous rectifier) must be minimized.
- 4. Grounding considerations:
  - The first priority in designing grounding connections is to confine the high peak currents that charge and discharge the MOSFET gates to a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminals of the MOSFETs. The gate driver should be placed as close as possible to the MOSFETs.
  - The second consideration is the high current path that includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor, and the low-side MOSFET body diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode from the ground referenced VDD bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation.

#### HS Transient Voltages Below Ground

The HS node will always be clamped by the body diode of the lower external FET. In some situations, board resistances and inductances can cause the HS node to transiently swing several volts below ground. The HS node can swing below ground provided:

- 1. HS must always be at a lower potential than HO. Pulling HO more than -0.3V below HS can activate parasitic transistors resulting in excessive current flow from the HB supply, possibly resulting in damage to the IC. The same relationship is true with LO and VSS. If necessary, a Schottky diode can be placed externally between HO and HS or LO and GND to protect the IC from this type of transient. The diode must be placed as close to the IC pins as possible in order to be effective.
- 2. HB to HS operating voltage should be 15V or less. Hence, if the HS pin transient voltage is –5V, VDD should be ideally limited to 10V to keep HB to HS below 15V.
- 3. Low ESR bypass capacitors from HB to HS and from VDD to VSS are essential for proper operation. The



SNVS412A - APRIL 2006 - REVISED MARCH 2013

capacitor should be located at the leads of the IC to minimize series inductance. The peak currents from LO and HO can be quite large. Any series inductances with the bypass capacitor will cause voltage ringing at the leads of the IC which must be avoided for reliable operation.

Page



www.ti.com

SNVS412A - APRIL 2006 - REVISED MARCH 2013

| Changes | from | Original | (March  | 2013 | to | Revision  | Α        |
|---------|------|----------|---------|------|----|-----------|----------|
| onungeo |      | Oligina  | (11101) | 2010 |    | 110101011 | <i>_</i> |

| Changed layout of National Data Sheet to TI format | 7 |
|----------------------------------------------------|---|
|----------------------------------------------------|---|



1-Nov-2013

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LM5109AMA/NOPB   | ACTIVE | SOIC         | D       | 8    | 95   | Green (RoHS<br>& no Sb/Br) | SN   CU SN       | Level-1-260C-UNLIM | -40 to 125   | L5109<br>AMA   | Samples |
| LM5109AMAX/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | SN   CU SN       | Level-1-260C-UNLIM | -40 to 125   | L5109<br>AMA   | Samples |
| LM5109ASD        | NRND   | WSON         | NGT     | 8    | 1000 | TBD                        | Call TI          | Call TI            | -40 to 125   | 5109ASD        |         |
| LM5109ASD/NOPB   | ACTIVE | WSON         | NGT     | 8    | 1000 | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 125   | 5109ASD        | Samples |
| LM5109ASDX/NOPB  | ACTIVE | WSON         | NGT     | 8    | 4500 | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 125   | 5109ASD        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



1-Nov-2013

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM5109AMAX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM5109ASD       | WSON            | NGT                | 8 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM5109ASD/NOPB  | WSON            | NGT                | 8 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM5109ASDX/NOPB | WSON            | NGT                | 8 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

23-Sep-2013



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM5109AMAX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LM5109ASD       | WSON         | NGT             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LM5109ASD/NOPB  | WSON         | NGT             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LM5109ASDX/NOPB | WSON         | NGT             | 8    | 4500 | 367.0       | 367.0      | 35.0        |

# **MECHANICAL DATA**

# NGT0008A



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated



# Authorized Distribution Brand :



### Website :

Welcome to visit www.ameya360.com

# Contact Us :

➤ Address :

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

- > Sales :
  - Direct +86 (21) 6401-6692
  - Email amall@ameya360.com
  - QQ 800077892
  - Skype ameyasales1 ameyasales2

## > Customer Service :

Email service@ameya360.com

# > Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com