#### ACPL-P302/W302

# 0.4 Amp Output Current IGBT Gate Driver Optocouplers



### **Data Sheet**



#### **Description**

The ACPL-P302/W302 consists of a GaAsP LED optically coupled to an integrated circuit with a power output stage. These optocouplers are ideally suited for driving power IGBTs and MOSFETs used in motor control inverter applications. The high operating voltage range of the output stage provides the drive voltages required by gate controlled devices. The voltage and current supplied by this optocoupler makes it ideally suited for directly driving small or medium power IGBTs.

#### **Applications**

- Isolated IGBT/Power MOSFET gate drive
- AC and brushless DC motor drives
- Industrial inverters
- Inverter for home appliances
- Induction cooker
- Switching Power Supplies (SPS)

#### **Functional Diagram**



| Truth Table |      |  |  |  |  |  |
|-------------|------|--|--|--|--|--|
| LED         | VO   |  |  |  |  |  |
| OFF         | LOW  |  |  |  |  |  |
| ON          | HIGH |  |  |  |  |  |

Note: A 0.1  $\mu F$  bypass capacitor must be connected between pins  $V_{CC}$  and  $V_{EE}$ .

#### **Features**

- High speed response.
- Ultra high CMR.
- Bootstrappable supply current.
- Available in Stretched SO-6 package
- Package Clearance/Creepage at 8mm (ACPL-W302)
- Safety Approval:
   UL Recognized with 3750 V<sub>rms</sub> for 1 minute per UL1577.

CSA Approved. IEC/EN/DIN EN 60747-5-2 Approved with  $V_{IORM} = 630V_{peak}$  for option 060.

#### **Specifications**

- 0.4 A maximum peak output current.
- 0.2 A minimum peak output current.
- 0.7 µs maximum propagation delay over temperature range.
- I<sub>CC(max)</sub> = 3 mA maximum supply current.
- 10 kV/ $\mu$ s minimum common mode rejection (CMR) at  $V_{CM} = 1000 \text{ V}$ .
- Wide V<sub>CC</sub> operating range: 10 V to 30 V over temperature range.
- Wide operating temperature range: -40°C to 100°C.



#### **Ordering Information**

ACPL-P302 and ACPL-W302 are UL Recognized with 3750 Vrms for 1 minute per UL1577.

|             | Option         |                  | Surface | Tape   | IEC/EN/DIN EN |               |
|-------------|----------------|------------------|---------|--------|---------------|---------------|
| Part number | RoHS Compliant | Package          | Mount   | & Reel | 60747-5-2     | Quantity      |
|             | -000E          |                  | Х       |        |               | 100 per tube  |
| ACPL-P314   | -500E          |                  | Х       | Х      |               | 1000 per reel |
| ACPL-W314   | -060E          | Stretched SO-6 — | Х       |        | Х             | 100 per tube  |
|             | -560E          | _                | Х       | Х      | Х             | 1000 per reel |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

#### Example 1:

ACPL-P302-560E to order product of Stretched SO-6 Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-2 Safety Approval in RoHS compliant.

#### Example 2:

ACPL-P302-000E to order product of Stretched SO-6 Surface Mount package in tube packaging and RoHS compliant.

Option datasheets are available. Contact your Avago sales representative or authorized distributor for information. Remarks: The notation '#XXX' is used for existing products, while (new) products launched since 15th July 2001 and RoHS compliant option will use '-XXXE'.

#### **Package Outline Drawings**

#### ACPL-P302 Stretched SO-6 Package, 7mm clearance



#### **ACPL-W302 Stretched SO-6 Package**



#### **Recommended Solder Reflow Temperature Profile**



Note: Non-halide flux should be used

#### **Recommended Pb-Free IR Profile**



Note: Non-halide flux should be used

#### **Regulatory Information**

The ACPL-P302/W302 is pending approval by the following organizations:

#### IEC/EN/DIN EN 60747-5-2 (Option 060 only)

Approval under: IEC 60747-5-2 :1997 + A1:2002 EN 60747-5-2:2001 + A1:2002 DIN EN 60747-5-2 (VDE 0884 Teil 2):2003-01

#### UL

Approval under UL 1577, component recognition program up to  $V_{ISO} = 3750 V_{RMS}$ . File E55361.

#### CSA

Approval under CSA Component Acceptance Notice #5, File CA 88324.

Table 1. IEC/EN/DIN EN 60747-5-2 Insulation Characteristics\* (ACPL-P302/W302 Option 060)

| Description                                                                                     | Symbol                  | Characteristic   | Unit              |
|-------------------------------------------------------------------------------------------------|-------------------------|------------------|-------------------|
| Installation classification per DIN VDE 0110/1.89, Table 1                                      |                         |                  |                   |
| for rated mains voltage $\leq 150V_{rms}$                                                       |                         | I - IV           |                   |
| for rated mains voltage $\leq 300 V_{rms}$                                                      |                         | I - III          |                   |
| for rated mains voltage $\leq$ 600 $V_{rms}$                                                    |                         | I - II           |                   |
| Climatic Classification                                                                         |                         | 55/100/21        |                   |
| Pollution Degree (DIN VDE 0110/1.89)                                                            |                         | 2                |                   |
| Maximum Working Insulation Voltage                                                              | V <sub>IORM</sub>       | 630              | V <sub>peak</sub> |
| Input to Output Test Voltage, Method b*                                                         | $V_{PR}$                | 1181             | $V_{peak}$        |
| $V_{IORM}$ x 1.875= $V_{PR}$ , 100% Production Test with $t_m$ =1 sec, Partial discharge < 5 pC |                         |                  | •                 |
| Input to Output Test Voltage, Method a*                                                         | V <sub>PR</sub>         | 945              | V <sub>peak</sub> |
| $V_{IORM}$ x 1.5= $V_{PR}$ , Type and Sample Test, $t_m$ =60 sec, Partial discharge < 5 pC      |                         |                  | P = 2             |
| Highest Allowable Overvoltage (Transient Overvoltage t <sub>ini</sub> = 10 sec)                 | V <sub>IOTM</sub>       | 6000             | V <sub>peak</sub> |
| Safety-limiting values - maximum values allowed in the event of a failure.                      |                         |                  |                   |
| Case Temperature                                                                                | Ts                      | 175              | °C                |
| Input Current**                                                                                 | I <sub>S</sub> , INPUT  | 230              | mA                |
| Output Power**                                                                                  | P <sub>S</sub> , OUTPUT | 600              | mW                |
| Insulation Resistance at $T_S$ , $V_{IO} = 500 \text{ V}$                                       | R <sub>S</sub>          | >10 <sup>9</sup> |                   |

<sup>\*</sup> Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under Product Safety Regulations section, (IEC/EN/DIN EN 60747-5-2) for a detailed description of Method a and Method b partial discharge test profiles.

<sup>\*\*</sup> Refer to the following figure for dependence of  $P_S$  and  $I_S$  on ambient temperature.



**Table 2. Insulation and Safety Related Specifications** 

| Parameter                                            | Symbol | ACPL-P302 | ACPL-W302 | Units | Conditions                                                                                                                         |
|------------------------------------------------------|--------|-----------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| Minimum External Air Gap<br>(External Clearance)     | L(101) | 7.0       | 8.0       | mm    | Measured from input terminals to output terminals, shortest distance through air.                                                  |
| Minimum External Tracking<br>(External Creepage)     | L(102) | 8.0       | 8.0       | mm    | Measured from input terminals to output terminals, shortest distance path along body.                                              |
| Minimum Internal Plastic Gap<br>(Internal Clearance) |        | 0.08      | 0.08      | mm    | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and detector. |
| Minimum Internal Tracking<br>(Internal Creepage)     |        | NA        | NA        | mm    | Measured from input terminals to output terminals, along internal cavity.                                                          |
| Tracking Resistance<br>(Comparative Tracking Index)  | СТІ    | >175      | >175      | V     | DIN IEC 112/VDE 0303 Part 1                                                                                                        |
| Isolation Group                                      |        | Illa      | Illa      |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                                                                       |

**Table 3. Absolute Maximum Ratings** 

| Parameter                                               | Symbol                            | Min.           | Max.            | Units | Note |
|---------------------------------------------------------|-----------------------------------|----------------|-----------------|-------|------|
| Storage Temperature                                     | T <sub>S</sub>                    | -55            | 125             | °C    |      |
| Operating Temperature                                   | T <sub>A</sub>                    | -40            | 100             | °C    |      |
| Average Input Current                                   | $I_{F(AVG)}$                      |                | 25              | mA    | 1    |
| Peak Transient Input Current(<1 μs pulse width, 300pps) | I <sub>F(TRAN)</sub>              |                | 1.0             | Α     |      |
| Reverse Input Voltage                                   | $V_R$                             |                | 5               | V     |      |
| "High" Peak Output Current                              | I <sub>OH(PEAK)</sub>             |                | 0.4             | Α     | 2    |
| "Low" Peak Output Current                               | I <sub>OL(PEAK)</sub>             |                | 0.4             | А     | 2    |
| Supply Voltage                                          | V <sub>CC</sub> - V <sub>EE</sub> | -0.5           | 35              | V     |      |
| Output Voltage                                          | V <sub>O(PEAK)</sub>              | -0.5           | V <sub>CC</sub> | V     |      |
| Output Power Dissipation                                | $P_{O}$                           |                | 250             | mW    | 3    |
| Input Power Dissipation                                 | PI                                |                | 45              | mW    | 4    |
| Lead Solder Temperature                                 | 260°C for 10                      | ) sec., 1.6 mm | below seating   | olane |      |
| Solder Reflow Temperature Profile                       | See Packag                        | e Outline Dra  | wings section   |       |      |

**Table 4.Recommended Operating Conditions** 

| Parameter             | Symbol              | Min.  | Max. | Units | Note |
|-----------------------|---------------------|-------|------|-------|------|
| Power Supply          | $V_{CC}$ - $V_{EE}$ | 10    | 30   | V     |      |
| Input Current (ON)    | I <sub>F(ON)</sub>  | 7     | 12   | mA    |      |
| Input Voltage (OFF)   | $V_{F(OFF)}$        | - 3.6 | 0.8  | V     |      |
| Operating Temperature | T <sub>A</sub>      | - 40  | 100  | °C    |      |

**Table 5. Electrical Specifications (DC)** 

Over recommended operating conditions unless otherwise specified.

| Parameter                                          | Symbol                  | Min.               | Тур.                 | Max. | Units | <b>Test Conditions</b>                  | Fig.  | Note |
|----------------------------------------------------|-------------------------|--------------------|----------------------|------|-------|-----------------------------------------|-------|------|
| High Level Output Current                          | I <sub>OH</sub>         | 0.15               |                      |      | Α     | V <sub>O</sub> = V <sub>CC</sub> - 4    |       | 5    |
|                                                    |                         | 0.2                | 0.3                  |      | Α     | $V_{O} = V_{CC} - 10$                   | 2     | 2    |
| Low Level Output Current                           | l <sub>OL</sub>         | 0.15               |                      |      | Α     | $V_O = V_{EE} + 2.5$                    |       | 5    |
|                                                    |                         | 0.2                | 0.3                  |      | Α     | $V_O = V_{EE} + 10$                     | 4     | 2    |
| High Level Output Voltage                          | $V_{OH}$                | V <sub>CC</sub> -4 | V <sub>CC</sub> -1.8 |      | V     | $I_0 = -100 \text{ mA}$                 | 1     | 6, 7 |
| Low Level Output Voltage                           | V <sub>OL</sub>         |                    | 0.4                  | 1    | V     | I <sub>O</sub> = 100 mA                 | 3     |      |
| High Level Supply Current                          | I <sub>CCH</sub>        |                    | 0.7                  | 3    | mA    | $I_O = 0 \text{ mA}$                    | 5, 6  | 14   |
| Low Level Supply Current                           | I <sub>CCL</sub>        |                    | 1.2                  | 3    | mA    | $I_O = 0 \text{ mA}$                    | 5, 6  | 14   |
| Threshold Input Current<br>Low to High             | I <sub>FLH</sub>        |                    |                      | 6    | mA    | $I_O = 0 \text{ mA}, V_O > 5 \text{ V}$ | 7, 13 |      |
| Threshold Input Voltage<br>High to Low             | V <sub>FHL</sub>        | 0.8                |                      |      | V     | $I_O = 0 \text{ mA}, V_O > 5 \text{ V}$ |       |      |
| Input Forward Voltage                              | V <sub>F</sub>          | 1.2                | 1.5                  | 1.8  | V     | I <sub>F</sub> = 10 mA                  | 14    |      |
| Temperature Coefficient ofInput<br>Forward Voltage | $\Delta V_F/\Delta T_A$ |                    | -1.6                 |      | mV/°C | $I_F = 10 \text{ mA}$                   |       |      |
| Input Reverse Breakdown Voltage                    | $BV_R$                  | 5                  |                      |      | V     | $I_R = 10 \mu A$                        |       |      |
| Input Capacitance                                  | C <sub>IN</sub>         |                    | 60                   |      | рF    | f = 1 MHz, V <sub>F</sub> = 0 V         |       |      |

#### Table 6. Switching Specifications (AC)

Over recommended operating conditions unless otherwise specified.

| Parameter                                                         | Symbol           | Min. | Typ. | Max. | Units | <b>Test Conditions</b>                                                                                                                 | Fig.                       | Note |
|-------------------------------------------------------------------|------------------|------|------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|
| Propagation Delay Time to High<br>Output Level                    | t <sub>PLH</sub> | 0.1  | 0.2  | 0.7  | μs    | $R_g = 75\Omega, C_g = 1.5 \text{ nF},$ $f = 10 \text{ kHz},$ $Duty \text{ Cycle} = 50\%,$ $I_F = 7 \text{ mA}, V_{CC} = 30 \text{ V}$ | 8, 9,<br>10, 11,<br>12, 15 | 13   |
| Propagation Delay Time to Low<br>Output Level                     | t <sub>PHL</sub> | 0.1  | 0.3  | 0.7  | μs    |                                                                                                                                        |                            | 13   |
| Propagation Delay Difference<br>Between Any Two Parts or Channels | PDD              | -0.5 |      | 0.5  | μs    | _                                                                                                                                      |                            | 10   |
| Rise Time                                                         | t <sub>R</sub>   |      | 50   |      | ns    | _                                                                                                                                      |                            |      |
| Fall Time                                                         | t <sub>F</sub>   |      | 50   |      | ns    | _                                                                                                                                      |                            |      |
| Output High Level Common Mode<br>Transient Immunity               | CM <sub>H</sub>  | 10   |      |      | kV/μs | T <sub>A</sub> = 25°C,<br>V <sub>CM</sub> = 1000 V                                                                                     | 16                         | 11   |
| Output Low Level CommonMode<br>Transient Immunity                 | CM <sub>L</sub>  | 10   |      |      | kV/μs | _                                                                                                                                      | 16                         | 12   |

#### **Table 7. Package Characteristics**

| Parameter                                   | Symbol           | Min. | Тур.             | Max. | Units     | Test Conditions                       | Fig. | Note |
|---------------------------------------------|------------------|------|------------------|------|-----------|---------------------------------------|------|------|
| Input-Output Momentary<br>Withstand Voltage | $V_{ISO}$        | 3750 |                  |      | $V_{rms}$ | $T_A = 25$ °C,<br>RH < 50% for 1 min. |      | 8, 9 |
| Input-Output Resistance                     | R <sub>I-O</sub> |      | 10 <sup>12</sup> |      |           | V <sub>I-O</sub> = 500 V              |      | 9    |
| Input-Output Capacitance                    | C <sub>I-O</sub> |      | 0.6              |      | pF        | Freq=1 MHz                            |      |      |

#### Notes:

- 1. Derate linearly above 70°C free air temperature at a rate of 0.3 mA/°C.
- 2. Maximum pulse width =  $10 \mu s$ , maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with  $I_O$  peak minimum = 0.2 A. See Application section for additional details on limiting  $I_{OL}$  peak.
- 3. Derate linearly above 85°C, free air temperature at the rate of 4.0 mW/°C.
- 4. Input power dissipation does not require derating.
- 5. Maximum pulse width =  $50 \mu s$ , maximum duty cycle = 0.5%.
- 6. In this test, V<sub>OH</sub> is measured with a DC load current. When driving capacitive load V<sub>OH</sub> will approach V<sub>CC</sub> as I<sub>OH</sub> approaches zero amps.
- 7. Maximum pulse width = 1 ms, maximum duty cycle = 20%.
- 8. In accordance with UL 1577, each optocoupler is proof tested by applying an insulation test voltage > 4500  $V_{rms}$  for 1 second (leakage detection current limit  $I_{I-O} < 5 \mu A$ ). This test is performed before 100% production test for partial discharge (method B) shown in the IEC/EN/DIN EN 60747-5-2 Insulation Characteristics Table, if applicable.
- 9. Device considered a two-terminal device: pins on input side shorted together and pins on output side shorted together.
- 10. PDD is the difference between  $t_{PHL}$  and  $t_{PLH}$  between any two parts or channels under the same test conditions.
- 11. Common mode transient immunity in the high state is the maximum tolerable  $|dV_{CM}/dt|$  of the common mode pulse  $V_{CM}$  to assure that the output will remain in the high state (i.e.  $V_O > 6.0 \text{ V}$ ).
- 12. Common mode transient immunity in a low state is the maximum tolerable  $|dV_{CM}/dt|$  of the common mode pulse,  $V_{CM}$ , to assure that the output will remain in a low state (i.e.  $V_O < 1.0 \, V$ ).
- 13. This load condition approximates the gate load of a 1200 V/20 A IGBT.
- 14. The power supply current increases when operating frequency and  $Q_{\rm g}$  of the driven IGBT increases.



Figure 1.  $V_{OH}$  vs. Temperature.



Figure 3. V<sub>OL</sub> vs. Temperature.



Figure 5. I<sub>CC</sub> vs. Temperature.



Figure 2.  $V_{OH}$  vs.  $I_{OH}$ .



Figure 4. V<sub>OL</sub> vs. I<sub>OL</sub>.



Figure 6. I<sub>CC</sub> vs. V<sub>CC</sub>.



Figure 7. I<sub>FLH</sub> vs. Temperature.



Figure 9. Propagation Delay vs. I<sub>F</sub>.



Figure 11. Propagation Delay vs.  $R_g$ .



Figure 8. Propagation delay vs. V<sub>CC</sub>.



Figure 10. Propagation Delay vs. Temperature.



Figure 12. Propagation Delay vs.  $C_g$ .



Figure 13. Transfer characteristics.



Figure 15. Propagation Delay Test Circuit and Waveforms.



Figure 14. Input Current vs. Forward Voltage.



Figure 16. CMR Test Circuit and Waveforms.

#### **Applications Information**

#### **Eliminating Negative IGBT Gate Drive**

To keep the IGBT firmly off, the ACPL-P302/W302 has a very low maximum V<sub>OL</sub> specification of 1.0 V. Minimizing R<sub>a</sub> and the lead inductance from the ACPL-P302/W302 to the IGBT gate and emitter (possibly by mounting the ACPL-P302/W302 on a small PC board directly above the IGBT) can eliminate the need for negative IGBT gate drive in many applications as shown in Figure 17. Care should be taken with such a PC board design to avoid routing the IGBT collector or emitter traces close to the ACPL-P302/W302 input as this can result in unwanted coupling of transient signals into the input of ACPL-P302/W302 and degrade performance. (If the IGBT drain must be routed near the ACPL-P302/W302 input, then the LED should be reverse biased when in the off state, to prevent the transient signals coupled from the IGBT drain from turning on the ACPL-P302/W302.

#### Selecting the Gate Resistor (Rg)

Step 1: Calculate  $R_g$  minimum from the  $I_{OL}$  peak specification. The IGBT and  $R_g$  in Figure 17 can be analyzed as a simple RC circuit with a voltage supplied by the ACPL-P302/W302.

$$R_{g} \ge \frac{V_{c} - V_{o}}{I_{OLPEAK}}$$

$$= \frac{2 - 1}{0.4}$$

$$= 57.5 \hat{I}$$

The  $V_{OL}$  value of 1 V in the previous equation is the  $V_{OL}$  at the peak current of 0.4A. (See Figure 4).

Step 2: Check the ACPL-P302/W302 power dissipation and increase  $R_g$  if necessary. The ACPL-P302/W302 total power dissipation ( $P_T$ ) is equal to the sum of the emitter power ( $P_E$ ) and the output power ( $P_O$ ).



Figure 18. Energy Dissipated in the ACPL-P302/W302 and for Each IGBT Switching Cycle.

$$\begin{split} & P_{_{T}} = P_{_{E}} + P_{_{O}} \\ & P_{_{E}} = I_{_{F}} \bullet V_{_{F}} \bullet DutyCycle \\ & P_{_{O}} = P_{_{O(BIAS)}} + P_{_{O(SWITCHING}} = I_{_{C}} \bullet V_{_{C}} + E_{_{SV}} \left(R_{_{g}}; Q_{_{g}}\right) \bullet f \\ & = \left( C_{CBIAS} + K_{ICC} \bullet Q_{_{g}} \bullet f \right) \bullet V_{_{C}} + E_{_{SV}} \left(R_{_{g}}; Q_{_{g}}\right) \bullet f \end{split}$$

where  $K_{ICC} \cdot Q_g \cdot f$  is the increase in  $I_{CC}$  due to switching and  $K_{ICC}$  is a constant of 0.001 mA/(nC\*kHz). For the circuit in Figure 17 with  $I_F$  (worst case) = 10 mA,  $R_g$  = 57.5  $\Omega$ , Max Duty Cycle = 80%,  $Q_g$  = 100 nC, f = 20 kHz and  $T_{AMAX}$  = 85°C·

$$P_{E} = 10\text{mA} \cdot 1.8\text{V} \cdot 0.8 = 14\text{mW}$$

$$P_{O} = (3\text{mA} + (0.001\text{mA}/6) \cdot \text{kHz}) \cdot 20\text{kHz} \cdot 100\text{nC}) \cdot 24\text{V} + 0.3\text{i} \cdot 20\text{kHz} = 126\text{mW} \le 250\text{mW} (P_{O(MAX)}) \cdot 20\text{kHz}$$

The value of 3 mA for  $I_{CC}$  in the previous equation is the max.  $I_{CC}$  over entire operating temperature range.

Since  $P_O$  for this case is less than  $P_{O(MAX)}$ ,  $R_g = 57.5 \Omega$  is alright for the power dissipation.



Figure 17. Recommended LED Drive and Application Circuit for ACPL-P302/W302

# LED Drive Circuit Considerations for Ultra High CMR Performance

Without a detector shield, the dominant cause of optocoupler CMR failure is capacitive coupling from the input side of the optocoupler, through the package, to the detector IC as shown in Figure 19. The ACPL-P302/W302 improves CMR performance by using a detector IC with an optically transparent Faraday shield, which diverts the capacitively coupled current away from the sensitive IC circuitry. However, this shield does not eliminate the capacitive coupling between the LED and optocoupler pins 5-8 as shown in Figure 20. This capacitive coupling causes perturbations in the LED current during common mode transients and becomes the major source of CMR failures for a shielded optocoupler. The main design objective of a high CMR LED drive circuit becomes keeping the LED in the proper state (on or off) during common mode transients. For example, the recommended application circuit (Figure 17), can achieve 10 kV/µs CMR while minimizing component complexity.

Techniques to keep the LED in the proper state are discussed in the next two sections.



Figure 19. Optocoupler Input to Output Capacitance Model for Unshielded Optocouplers.



Figure 20. Optocoupler Input to Output Capacitance Model for Shielded Optocouplers.

#### CMR with the LED On (CMR<sub>H</sub>)

A high CMR LED drive circuit must keep the LED on during common mode transients. This is achieved by overdriving the LED current beyond the input threshold so that it is not pulled below the threshold during a transient. A minimum LED current of 7 mA provides adequate margin over the maximum  $I_{\text{FLH}}$  of 5 mA to achieve 10 kV/µs CMR.

#### CMR with the LED Off (CMR<sub>I</sub>)

A high CMR LED drive circuit must keep the LED off ( $V_F \le V_{F(OFF)}$ ) during common mode transients. For example, during a -dV<sub>CM</sub>/dt transient in Figure 21, the current flowing through C<sub>LEDP</sub> also flows through the R<sub>SAT</sub> and V<sub>SAT</sub> of the logic gate. As long as the low state voltage developed across the logic gate is less than V<sub>F(OFF)</sub> the LED will remain off and no common mode failure will occur.



Figure 21. Equivalent Circuit for Figure 15 During Common Mode Transient.

The open collector drive circuit, shown in Figure 22, can not keep the LED off during a  $+dV_{CM}/dt$  transient, since all the current flowing through  $C_{LEDN}$  must be supplied by the LED, and it is not recommended for applications requiring ultra high  $CMR_L$  performance. The alternative drive circuit which like the recommended application circuit (Figure 17), does achieve ultra high CMR performance by shunting the LED in the off state.



Figure 22. Not Recommended Open Collector Drive Circuit.



Figure 23. Recommended LED Drive Circuit for Ultra-High CMR Dead Time and Propagation Delay Specifications.

#### **Dead Time and Propagation Delay Specifications**

The ACPL-P302/W302 includes a Propagation Delay Difference (PDD) specification intended to help designers minimize "dead time" in their power inverter designs. Dead time is the time high and low side power transistors are off. Any overlap in Ql and Q2 conduction will result in large currents flowing through the power devices from the high voltage to the low-voltage motor rails. To minimize dead time in a given design, the turn on of LED2 should be delayed (relative to the turn off of LED1) so that under worst-case conditions, transistor Q1 has just turned off when transistor Q2 turns on, as shown in Figure 24. The amount of delay necessary to achieve this condition is equal to the maximum value of the propagation delay difference specification, PDD max, which is specified to be 500 ns over the operating temperature range of -40° to 100°C.



\*PDD = PROPAGATION DELAY DIFFERENCE NOTE: FOR PDD CALCULATIONS THE PROPAGATION DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS.

Figure 24. Minimum LED Skew for Zero Dead Time.

Delaying the LED signal by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The maximum dead time is equivalent to the difference between the maximum and minimum propagation delay difference specification as shown in Figure 25. The maximum dead time for the ACPL-P302/W302 is 1  $\mu s$  (= 0.5  $\mu s$  - (-0.5  $\mu s$ )) over the operating temperature range of –40°C to 100°C.



\*PDD = PROPAGATION DELAY DIFFERENCE
NOTE: FOR DEAD TIME AND PDD CALCULATIONS ALL PROPAGATION
DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS.

Figure 25. Waveforms for Dead Time.

Note that the propagation delays used to calculate PDD and dead time are taken at equal temperatures and test conditions since the optocouplers under consideration are typically mounted in close proximity to each other and are switching identical IGBTs.

For product information and a complete list of distributors, please go to our web site:

www.avagotech.com

Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies, Limited in the United States and other countries. Data subject to change. Copyright © 2007 Avago Technologies Limited. All rights reserved. Obsoletes AV02-0091EN AV02-0157EN- April 19, 2007



# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























#### Website:

Welcome to visit www.ameya360.com

#### Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

#### > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com