## Features

- Fully integrated fractional-N PLL
- ASK and closed loop FSK modulation
- Output power up to +12.5 dBm from 300 MHz to 450 MHz
- Current consumption is scaled by output power programming
- Fast crystal oscillator start-up time of typically $200 \mu \mathrm{~s}$
- Low current consumption of typically 7.3 mA at 5.5 dBm
- Only one 13.0000 MHz crystal for 314.1 MHz to 329.5 MHz and 424.5 MHz to 439.9MHz operation
- Single ended RF power amplifier output
- Many software programmable options using SPI
- Output power from -0.5 dBm to +12.5 dBm
- RF frequency from 300 MHz to 450 MHz with different crystals
- FSK deviation with 396 Hz resolution
- CLK output frequency 3.25 MHz or 1.625 MHz
- Data rate up to $40 \mathrm{kbit} / \mathrm{s}$ (Manchester)
- 4KV HBM ESD protection including XTO
- Operating temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- Supply voltage range of 1.9 V to 3.6 V
- TSSOP10 package


## Benefits

- Robust crystal oscillator with fast start up and high reliability
- Lower inventory costs and reduced part number proliferation
- Longer battery lifetime
- Supports multi-channel operation
- Wide tolerance crystal possible with PLL software compensation


## 1. Description

The Atmel ${ }^{\circledR}$ ATA5749 is a fractional-N-PLL transmitter IC for 300 MHz to 450 MHz operation and is especially targeted for tire pressure sensor gauges, remote keyless entry, and passive entry and other automotive applications. It operates at data rates up to $40 \mathrm{kbit} / \mathrm{s}$ Manchester for ASK and FSK with a typical 5.5 dBm output power at 7.3 mA . Transmitter parameters such as output power, output frequency, FSK deviation, and current consumption can be programmed using the SPI interface. This fully integrated PLL transmitter IC simplifies RF board design and results in very low material costs.

Figure 1-1. Block Diagram


## 2. Pin Configuration

Figure 2-1. TSSOP10 Package Pinout


Table 2-1. Pin Description

| Pin | Symbol | Function |
| :---: | :---: | :--- |
| 1 | CLK | CLK output |
| 2 | SDIN_TXDIN | Serial bus data input and TX data input |
| 3 | SCK | Serial bus clock input |
| 4 | ANT2 | Antenna interface |
| 5 | ANT1 | Antenna interface |
| 6 | XTO2 | Crystal/C LOAD2 connection |
| 7 | XTO1 | Crystal/C CAD1 connection |
| 8 | VS | Supply input |
| 9 | GND | Supply GND |
| 10 | EN | Enable input |

## 3. Functional Description

### 3.1 Fractional-N PLL

The Atmel ${ }^{\circledR}$ ATA5749 block diagram is shown in Figure 1-1 on page 2. The operation of the PLL is determined by the contents of a 32-bit configuration register. The 15-bit value FREQ is used with the 1-bit 434_N315 flag to determine the RF carrier frequency. This results in a user-selectable frequency step size of 793 Hz (with 13.000 MHz crystal). With this level of resolution, it is possible to compensate for crystal tolerance by adjusting the value of FREQ accordingly. This enables the use of lower cost crystals without compromising final accuracy. In addition, software programming of RF carrier frequency allows this device to be used in some multi-channel applications.
Modulation type is selected with the 1-bit ASK_NFSK flag. FSK modulation is achieved by modifying the divider block in the feedback loop. The benefit to this approach is that performance- reducing RF spurs (common in applications that create FSK by "pulling" the load capacitance in the crystal oscillator circuit) are completely eliminated. The 8-bit value FSEP establishes the FSK frequency deviation. It is possible to obtain FSK frequency deviations from $\pm 396 \mathrm{~Hz}$ to $\pm 101 \mathrm{kHz}$ in steps of $\pm 396 \mathrm{~Hz}$.

The PLL lock time is $1280 /($ external crystal frequency) and amounts to $98.46 \mu$ s when using a 13.0000 MHz crystal. When added to the crystal oscillator start-up time, a very fast time-to-transmit is possible (typically $300 \mu \mathrm{~s}$ ). This feature extends battery life in applications like Tire Pressure Monitoring Systems, where the message length is often shorter than 10 ms and the time "wasted" during start-up and settling time becomes more significant.

### 3.2 Selecting the RF Carrier Frequency

The fractional divider can be programmed to generate an RF output frequency $f_{R F}$ according to the formulas shown in Table 3-1. Note that in the case of $f_{\text {RF ASK }}$, the FSEP/2 value is rounded down to the next integer value if FSEP is an odd number.

Table 3-1. RF Output Parameter Formulas

| RF Output Parameter | S434_N315 = LOW | S434_N315 $=$ HIGH |
| :---: | :---: | :---: |
| $\mathrm{f}_{\text {RF_FSK_LOW }}$ | $(24+(\mathrm{FREQ}+0.5) / 16384) \times \mathrm{f}_{\text {XTO }}$ | $(32.5+(\mathrm{FREQ}+0.5) / 16384) \times \mathrm{f}_{\mathrm{XTO}}$ |
| $\mathrm{f}_{\text {RF_FSK_HIGH }}$ | $(24+(\mathrm{FREQ}+\mathrm{FSEP}+0.5) / 16384) \times \mathrm{f}_{\text {XTO }}$ | $(32.5+(\mathrm{FREQ}+\mathrm{FSEP}+0.5) / 16384) \times \mathrm{f}_{\text {XTO }}$ |
| $\mathrm{f}_{\text {DEV_FSK }}$ | $\mathrm{FSEP} / 32768 \times \mathrm{f}_{\text {XTO }}$ | FSEP/32768 $\times \mathrm{f}_{\mathrm{XTO}}$ |
| $\mathrm{f}_{\text {RFASK }}$ | $(24+(\mathrm{FREQ}+\mathrm{FSEP} / 2+0.5) / 16384) \times \mathrm{f}_{\mathrm{XTO}}$ | $(32.5+(\mathrm{FREQ}+\mathrm{FSEP} / 2+0.5) / 16384) \times \mathrm{f}_{\mathrm{XTO}}$ |

FSEP can take on the values of 1 to 255 . Using a 13.000 MHz crystal, the range of frequency deviation $f_{\text {DEV_FSK }}$ is programmable from $\pm 396 \mathrm{~Hz}$ to $\pm 101.16 \mathrm{kHz}$ in steps of $\pm 396 \mathrm{~Hz}$. For example, with FSEP $=100$ the output frequency is FSK modulated with $\mathrm{f}_{\text {DEV_FSK }}= \pm 39.6 \mathrm{kHz}$.
FREQ can take values in the range of values 2500 and 22000 . Using a 13.0000 MHz crystal, the output frequency $f_{R F}$ can be programmed to 315 MHz by setting FREQ[0:14] $=3730$, FSEP[0:7] = 100 and S434_N315 $=0$. By setting FREQ[0:14] = 14342, FSEP[0:7] = 100 and S434_N315 $=1,433.92 \mathrm{MHz}$ can be realized.

The PA is enabled when the PLL is locked and the configuration register programming is completed. Upon enabling PA at FSK-mode, the RF output power will be switched on. At ASK mode, the input signal must be additionally set high for RF at output pins. The output power is user programmable from -0.5 dBm to +12.5 dBm in steps of approximately 1 dB . Changing the output power requirements, you also modify the current consumption. This gives the user the option to optimize system performance (RF link budget versus battery life). The PA is implemented as a Class-C amplifier, which uses an opencollector output to deliver a current pulse that is nearly independent from supply voltage and temperature. The working principle is shown in Figure 3-1.

Figure 3-1. Class C Power Amplifier Output


The peak value of this current pulse $\mathrm{I}_{\text {Pulse }}$ is calibrated during Atme ${ }^{\circledR}$ ATA5749 production to about $\pm 20 \%$, which corresponds to about 1.5 dB variation in output power for a given power setting under typical conditions. The actual value of $\mathrm{I}_{\text {Pulse }}$ can be programmed with the 4-bit value in PWR. This allows the user to scale both the output power and current consumption to optimal levels.
ASK modulation is achieved by using the SDIN_TXDIN signal where a HIGH on this pin corresponds to RF carrier "ON" and a LOW corresponds to RF "OFF". FSK uses the same signal path but HIGH switch on the upper FSK-frequency.

### 3.3 Crystal Oscillator

The crystal oscillator (XTO) is an amplitude-regulated Pierce oscillator. It has fixed function and is not programmable. The oscillator is enabled when the EN is "set". After the oscillator's output amplitude reaches an acceptable level, the XTO_RDY flag is "set". The CLK-pin becomes active if CLK_ON is set. The PLL receives its reference frequency.
Typically, this process takes about $200 \mu$ s when using a small sized crystal with a motional capacitance of 4 fF . This start-up time strongly depends on the motional capacitance of the crystal and is lower with higher motional capacitance.
The high negative starting impedance of $\mathrm{R}_{\text {XTO12_START }}>1500 \Omega$ is important to minimize the failure rate due to the "sleeping crystal" phenomena (more common among very small sized $3.2 \mathrm{~mm} \times 2.5 \mathrm{~mm}$ crystals).

### 3.4 Clock Driver

The clock driver block shown in Figure 1-1 on page 2 is programmed using the CLK_ONLY, CLK_ON, and DIV_CNTRL bits in the configuration register. When CLK_ONLY is "clear", normal operation is selected and the fractional-N PLL is operating. When CLK_ON is "set", the CLK output is enabled. The crystal clock divider ratio can be set to divide by four when DIV_CNTRL is "set" and divide by eight when DIV_CNTRL is "clear". With a 13.0000 MHz crystal, this yields an output of 3.25 MHz or 1.625 MHz , respectively. When CLK_ON is "clear", no clock is available at CLK and the transmitter has less current consumption.
The CLK signal can be used to clock a microcontroller. It is CMOS compatible and can drive up to 20pF of load capacitance at 1.625 MHz and up to 10 pF at 3.25 MHz . When the device is in power-down mode, the CLK output stays low. Upon power up, CLK output remains low until the amplitude detector of the crystal oscillator detects sufficient amplitude and XTO_RDY and CLK_ON are "set". After this takes place, CLK output becomes active. The CLK output is synchronized with the XTO_RDY signal so that the first period of the CLK output is always a full period (no CLK output spike at activation).
To lower overall current consumption, it is possible to power down the entire chip except for the crystal oscillator block. This can be achieved when the CLK_ONLY is "set".

## 4. Application

### 4.1 Typical Application

Figure 4-1. Typical Application Circuit


Figure 4-1 shows the typical application circuit. For C6, the supply-voltage blocking capacitor, value of $68 \mathrm{nF} \mathrm{X7R}$ is recommended. C2 and C3 are NPO capacitors used to match the loop antenna impedance to the power amplifier optimum load impedance. They are based on the PCB trace antenna and are $\leq 20 \mathrm{pF}$ NPO capacitors. C1 (typically 1 nF X7R) is needed for the supply blocking of the PA. In combination with L1 ( 200 nH to 300 nH ), they prevent the power amplifier from coupling to the supply voltage and disturbing PLL operation. They should be placed close to pin 5 . L1 also provides a low resistive path to $\mathrm{V}_{\mathrm{S}}$ to deliver the DC current to ANT1.

The PCB loop antenna should not exceed a trace width of 1.5 mm otherwise the Q-factor of the loop antenna is too high. C4 and C5 should be selected so that the XTO runs on the load resonance frequency of the crystal. A crystal with a load capacitance of 9 pF is recommended for proper start-up behavior and low current consumption. When determining values for C4 and C5, a parasitic capacitance of $3 p F$ should be included. With value of $15 p F$ for C 4 and C 5 , an effective load capacitance of $9 p F$ can be achieved, e.g., $9 p F=(15 p F+3 p F) / 2$. The supply $V_{S}$ is typically delivered from a single Li-Cell.

### 4.1.1 Antenna Impedance Matching

The maximum output power is achieved by using load impedances according to Table 4-1 on page 9 and Table 4-2 on page 9 and the output power. The load impedance $Z_{\text {LOPT }}$ is defined as the impedance seen from the Atmel ${ }^{\circledR}$ ATA5749 ANT1, ANT2 into the matching network. This is not the output impedance of the IC but essentially the peak voltage divided by the peak current with some additional parasitic effects (Cpar). Table 4-1 on page 9 and Table 4-2 on page 9 do not contain information pertaining to C3 in Figure 4-2, which is an option for better matching at low power steps.
Figure 4-2 is the circuit that was used to obtain the typical output power measurements in Figure 4-3 on page 10 and typical current consumption in Figure 4-4 on page 10. Table 4-1 and Table 4-2 on page 9 provide recommended values and performance info at various output power levels. For reference, $Z_{\text {LOPT }}$ is defined as the impedance seen from the Atmel ATA5749 ANT1, ANT2 into the matching network.

Figure 4-2. Output Power Measurement Circuit


The used parts at Table 4-1 and Table 4-2 are: Inductors: high Q COILCRAFT 0805CS; Capacitors: AVX ACCU-P 0402

Table 4-1. Measured PA Matching at 315MHz (CLK_ON = "LOW") at Typ. Samples

| PWR Register | $\begin{gathered} \text { Desired } \\ \text { Power (dBm) } \end{gathered}$ | $\begin{gathered} \mathrm{L} 1 \\ (\mathrm{nH}) \end{gathered}$ | $\begin{gathered} \mathrm{C} 2 \\ (\mathrm{pF}) \end{gathered}$ | $\begin{aligned} & \mathrm{C3}^{1)} \\ & (\mathrm{pF}) \end{aligned}$ | $R_{\text {LOPT }}$ ( $\Omega$ | $Z_{\text {LOPT }}$ <br> ( $\Omega$ | $\begin{aligned} & \text { Cpar } \\ & \text { (pF) } \end{aligned}$ | Actual Power (dBm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3 | -0.5 | 110 | 1.2 | 1.6 | 2950 | $110+540 \mathrm{j}$ | 0.9 | -0.37 |
| 4 | 1.0 | 100 | 1.5 | --- | 1940 | $150+520 j$ | 0.9 | 1.12 |
| 5 | 2.5 | 100 | 1.5 | --- | 1550 | $190+520 j$ | 0.9 | 2.11 |
| 6 | 3.5 | 100 | 1.5 | --- | 1250 | $220+480 \mathrm{j}$ | 0.9 | 3.23 |
| 7 | 4.5 | 82 | 1.8 | --- | 1000 | $240+430 j$ | 0.9 | 4.38 |
| 8 | 5.5 | 82 | 2.2 | --- | 730 | $280+360 j$ | 0.9 | 5.42 |
| 9 | 6.5 | 68 | 2.7 | --- | 580 | $290+300 j$ | 0.9 | 7.14 |
| 10 | 7.5 | 68 | 2.7 | --- | 460 | $290+290 j$ | 0.9 | 8.22 |
| 11 | 8.5 | 68 | 3.3 | --- | 350 | $280+225 j$ | 0.9 | 8.63 |
| 12 | 9.5 | 56 | 3.6 | --- | 320 | $250+150 j$ | 0.9 | 9.79 |
| 13 | 10.5 | 47 | 4.7 | --- | 250 | $215+85 j$ | 0.9 | 10.52 |
| 14 | 11.5 | 47 | 5.6 | --- | 190 | $180+50 j$ | 0.9 | 11.67 |
| 15 | 12.5 | 47 | 5.6 | --- | 160 | $160+45 j$ | 0.9 | 13 |

Note: 1. Leave capacitor out at row without value

Table 4-2. Measured PA Matching at 433.92MHz (CLK_ON = "LOW") at Typ. Samples

| PWR <br> Register | $\begin{gathered} \text { Desired } \\ \text { Power }(\mathrm{dBm}) \end{gathered}$ | $\begin{gathered} \mathrm{L} 1 \\ (\mathrm{nH}) \end{gathered}$ | $\begin{gathered} \mathrm{C} 2 \\ (\mathrm{pF}) \end{gathered}$ | $\begin{aligned} & \mathrm{C3}{ }^{1)} \\ & (\mathrm{pF}) \end{aligned}$ | $\mathbf{R}_{\text {LOPT }}$ ( $\Omega$ | $Z_{\text {LOPT }}$ ( $\Omega$ | $\begin{aligned} & \text { Cpar } \\ & \text { (pF) } \end{aligned}$ | Actual Power (dBm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3 | -0.5 | 68 | 0,9 | 1.5 | 2800 | $60+400 j$ | 0.9 | -0.62 |
| 4 | 1.0 | 56 | $2.7+2.2$ | --- | 1850 | 90 + 390j | 0.9 | 1.3 |
| 5 | 2.5 | 56 | 1.2 | --- | 1450 | $110+380 j$ | 0.9 | 2.73 |
| 6 | 3.5 | 47 | 1.8 | 5.6 | 1150 | $130+370 j$ | 0.9 | 3.03 |
| 7 | 4.5 | 47 | 1.6 | --- | 950 | $150+350 j$ | 0.9 | 4.63 |
| 8 | 5.5 | 47 | 1.8 | --- | 680 | $180+300 j$ | 0.9 | 6.18 |
| 9 | 6.5 | 43 | 2.2 | 1 | 560 | $200+270 j$ | 0.9 | 6.66 |
| 10 | 7.5 | 36 | 2.4 | --- | 450 | $210+230 j$ | 0.9 | 7.91 |
| 11 | 8.5 | 33 | 3 | --- | 340 | $200+170 j$ | 0.9 | 8.68 |
| 12 | 9.5 | 36 | 2.7 | --- | 310 | $195+150 j$ | 0.9 | 9.8 |
| 13 | 10.5 | 36 | 3.6 | --- | 230 | $175+100 j$ | 0.9 | 10.49 |
| 14 | 11.5 | 27 | 4.7 | --- | 180 | $150+70 j$ | 0.9 | 11.6 |
| 15 | 12.5 | 27 | 4.7 | --- | 150 | $130+50 j$ | 0.9 | 12.5 |

Note: 1. Leave capacitor out at row without value

Figure 4-3. Typical Measured Output Power


Figure 4-4. Typical Current Consumption I at Port VS


## 5. Pulling of Frequency due to ASK Modulation (PA Switching)

The switching effect on VCO frequency in ASK Mode is very low if a correct PCB layout and decoupling is used. Therefore, power ramping is not needed to achieve a clean spectrum (see Figure 5-1).

Figure 5-1. Typical RF Spectrum of 40 kHz ASK Modulation at Pout $=\mathbf{1 2 . 5 d B m}$


## 6. Configuration Register

### 6.1 General Description

The user must program all 32 bits of the configuration register upon power up (EN $=\mathrm{HIGH}$ ) or whenever changes to operating parameters are desired. The configuration register bit assignments and descriptions can be found in Table 6-1 and Table 6-2.

Table 6-1. Organization of the Control Register

| MSB |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| CLK | S434- | FREQ | FREQ | FREQ | FREQ | FREQ | FREQ | FREQ | FREQ | FREQ | FREQ | FREQ | FREQ | FREQ | FREQ |
| ONLY | N315 | [14] | [13] | [12] | [11] | [10] | [9] | [8] | [7] | [6] | [5] | [4] | [3] | [2] | [1] |
|  |  | $\begin{gathered} \text { Frequency Adjust }=\text { FREQ[0..14] } \\ \text { FREQ[0] }+2 \times \text { FREQ[1] }+4 \times \text { FREQ[2] }+\ldots+\text { FREQ[14] } \times 16384=0 . .32767 \end{gathered}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |


| LSB |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| $\begin{array}{\|c\|} \hline \text { FREQ } \\ {[0]} \end{array}$ | FSEP $[7]$ | FSEP <br> [6] | FSEP <br> [5] | FSEP [4] | FSEP [3] | FSEP [2] | FSEP <br> [1] | $\begin{aligned} & \text { FSEP } \\ & {[0]} \end{aligned}$ | $\left\lvert\, \begin{gathered} \text { DIV } \\ \text { CNTRL } \end{gathered}\right.$ | PWR [3] | PWR <br> [2] | PWR <br> [1] | PWR <br> [0] | ASK_ NFSK | $\begin{gathered} \text { CLK } \\ \mathrm{ON} \end{gathered}$ |
|  | FSK Shift = FSEP[0..7] <br> FSEP[0] $+\ldots+$ FSEP[7] $\times 128=0 . .255$ |  |  |  |  |  |  |  |  | $\begin{aligned} & \text { Output Power = PWR[0..3] } \\ & \text { PWR }[0]+\ldots+\text { PWRR } 3] \times 8= \\ & 0 . .15 \end{aligned}$ |  |  |  |  |  |

Table 6-2. Control Register Functional Descriptions

| Name | Bit No. | Size | Remarks |
| :---: | :---: | :---: | :---: |
| CLK_ONLY | 31 | 1 | Activates/deactivates CLK_ONLY mode <br> Low = Normal mode <br> High = Clock only mode (Figure 4-1 on page 7) |
| S434_N315 | 30 | 1 | VCO band selection <br> High $=367 \mathrm{MHz}$ to 450 MHz <br> Low $=300 \mathrm{MHz}$ to 368 MHz |
| FREQ[0:14] | $15 . .29$ | 15 | PLL frequency adjust See Table 6-1 for formula |
| FSEP[0:7] | 7 ... 14 | 8 | FSK deviation adjust See Table 6-1 for formula |
| DIV_CNTRL | 6 | 1 | CLK output divider ratio $\begin{aligned} & \text { Low }=f_{\text {XTO }} / 8 \\ & \text { High }=f_{\text {XTO }} / 4 \end{aligned}$ |
| PWR[0:3] | $2 \ldots 5$ | 4 | PA output power adjustment See Table 4-1 and Table 4-2 on page 9 |
| ASK_NFSK | 1 | 1 | Modulation type Low = FSK <br> High = ASK |
| CLK_ON | 0 | 1 | CLK_DRV port control HIGH = CLK port is ON LOW = CLK port is OFF |

### 6.2 Programming

The configuration register is programmed serially using the SPI bus, starting with the MSB. It consists of the Enable line (EN), the Data line (SDIN_TXDIN), and the SPI-Bus Clock (SCK). The SDIN_TXDIN data is loaded on the positive edge of the SCK. The contents of the configuration register become programmed on the negative SCK edge of the last bit (LSB) of the programming sequence. The timing of this bus is shown in Figure 6-1. Note that the maximum usable clock speed on the SPI bus is limited to 2 MHz .

Figure 6-1. SPI Bus Timing


At the conclusion of the 32 bit programming sequence, the SDIN_TXDIN line becomes the modulation input for the RF transmitter. After programming is complete, the SCK signal has no effect on the device. To disable the transmitter and enter the OFF Mode, EN and SDIN_TXDIN must be returned to the LOW state. For clarity, several additional timing diagrams are included. Figure 6-2 shows the situation when the programming terminates faster then the XTO is ready.

Figure 6-2. Timing Diagram if Register Programming is Faster than $\Delta \mathbf{T}_{\text {хто }}$


Figure 6-3 shows the combination with slow programming and a faster ramp up of XTO. A diagram of the operating modes is shown in Figure 6-5 on page 16 and a description of which circuit blocks are active is provided in Table 6-3 on page 15. This also contains the information needed for the calculation of consumed charge for one operation cycle.

Figure 6-3. Timing Diagram if Programming is Slower than $\mathrm{T}_{\text {хто }}$


### 6.3 Reprogramming without Stopping the Crystal Oscillator

After the configuration register is programmed and RF data transmission is completed, the OFF mode is normally entered. This stops the crystal oscillator and PLL. If it is desirable to modify the contents of the configuration register without entering the OFF mode, the Reset_Register_Mode can be used. To enter the Reset_Register_Mode, the SDIN_TXDIN must be asserted HIGH while the EN is asserted LOW for at least $10 \mu$ s Reset_min time. This state is shown in Figure 6-4 on page 15, State Diagram of Operating Modes. In Reset_Register_Mode, the PA and fractional PLL remain OFF but the XTO remains active. This state must stay for minimum $10 \mu \mathrm{~s}$. At the next step you must rise first EN and SDIN_TXDIN $10 \mu \mathrm{~s}$ delayed. While in this mode, the 32 bit configuration register data can be sent on the SPI bus as shown in Figure 6-2 on page 13. After data transmission, the device can be switched back to OFF_Mode by asserting EN, SCK, and SDIN_TXDIN to a LOW state. An example of programming from the Reset_Register_Mode is shown in Figure 6-4 on page 15.

Figure 6-4. Timing Diagram when using Reset_Register_Mode


Table 6-3. Active Circuits as a Function of Operating Mode

| Operating Mode | Active Circuit Blocks |
| :--- | :--- |
| OFF_Mode | -none- |
| Start_Up_Mode_1 | Power up/down; XTO; digital control |
| Start_Up_Mode_2 | Power up/down; XTO; digital control; fractional-N-PLL |
| TX_Mode1 | Power up/down; XTO; digital control; fractional-N-PLL; CLK_DRV ${ }^{(1)}$ |
| TX_Mode2 | Power up/down; XTO; digital control; fractional-N-PLL; CLK_DRV ${ }^{(1)}$; PA |
| Clock_Only_Mode | Power up/down; XTO; digital control; CLK_DRV ${ }^{(1)}$ |
| Reset_Register_Mode | Power up/down; XTO; digital control; CLK_DRV ${ }^{(1)}$ |
| Configuration_Mode_1 | Power up/down; XTO; digital control; CLK_DRV ${ }^{(1)}$ |
| Configuration_Mode_2 | Power up/down; XTO; digital control; CLK_DRV ${ }^{(1)}$; fractional-N-PLL |
| Note: $1 . \quad$ Only if activated with CLK_ON = HIGH |  |

Figure 6-5. State Diagram of Operating Modes


To transition from one state to another, only the conditions next to the transition arrows must be fulfilled. No additional settings are required.

## 7. ESD Protection Circuit

Figure 7-1. ESD Protection Circuit


## 8. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters | Symbol | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{S}}$ | -0.3 | +4.0 | V |
| Power dissipation | $\mathrm{P}_{\text {tot }}$ |  | 100 | mW |
| Junction temperature | T |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Ambient temperature | Tamb1 | -40 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Ambient temperature in power-down mode for 30 minutes without damage with $\mathrm{V}_{\mathrm{S}} \leq 3.2 \mathrm{~V}, \mathrm{~V}_{\text {ENABLE }}<0.25 \mathrm{~V}$ or ENABLE is open, $\mathrm{V}_{\text {ASK }}<0.25 \mathrm{~V}, \mathrm{~V}_{\text {FSK }}<0.25 \mathrm{~V}$ | Tamb2 |  | 175 | ${ }^{\circ} \mathrm{C}$ |
| ESD (Human Body Model ESD S5.1) every pin excluding pin 5 (ANT1) | HBM | -4 | +4 | kV |
| ESD (Human Body Model ESD S5.1) for pin 5 (ANT1) | HBM | -2 | +2 | kV |
| ESD (Machine Model JEDEC A115A) every pin excluding pin 5 (ANT1) | MM | -200 | +200 | V |
| ESD (Machine Model JEDEC A115A) for pin 5 (ANT1) | MM | -150 | +150 | V |
| ESD - STM 5.3.1-1999 every pin | CDM |  | 750 | V |

## 9. Thermal Resistance

| Parameters | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Thermal resistance, junction ambient | $\mathrm{R}_{\mathrm{thJA}}$ | 170 | K/W |

## 10. Electrical Characteristics

$\mathrm{V}_{\mathrm{S}}=1.9 \mathrm{~V}$ to $3.6 \mathrm{~V} \mathrm{~T}_{\text {amb }}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{CLK}$ ON $=$ "High"; DIV_CNTRL = "Low", CLOAD_CLK $=10 \mathrm{pF} . \mathrm{f}_{\text {хто }}=13.0000 \mathrm{MHz}$, $\mathrm{f}_{\text {CLK }}=1.625 \mathrm{MHz}$ unless otherwise specified. If crystal parameters are important values correspond to a crystal with $\mathrm{C}_{\mathrm{M}}=4.0 \mathrm{fF}$, $\mathrm{C}_{0}=1.5 \mathrm{pF}, \mathrm{C}_{\text {LOAD }}=9 \mathrm{pF}$ and $\mathrm{R}_{\mathrm{M}} \leq 170 \Omega$. Typical values are given at $\mathrm{V}_{\mathrm{S}}=3.0 \mathrm{~V}$ and $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Current consumption |  |  |  |  |  |  |  |  |
| 1.1 | Supply current, OFF_mode | $\begin{aligned} & \mathrm{V}(\text { SDIN_TXDIN,SCK,EN })=\text { Low } \\ & \mathrm{T}_{\mathrm{amb}} \leq+25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{amb}} \leq+85^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{amb}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ | 5, 8 | $I_{\text {S_Off_Mode }}$ |  | $\begin{gathered} 1 \\ 20 \\ 265 \end{gathered}$ | $\begin{gathered} 100 \\ 350 \\ 7,000 \end{gathered}$ | nA <br> nA <br> nA | A |
| 1.2 | Supply current, TX_mode1 | $\mathrm{V}_{\mathrm{S}} \leq 3.0 \mathrm{~V}$ | 5, 8 | IS_TX_Mode1 |  | 3.6 | 4.75 | mA | B |
| 1.3 | Supply current, TX_mode2 | $\begin{aligned} & V_{S} \leq 3.0 \mathrm{~V} \\ & \mathrm{PWR}[0: 3]=8(5.5 \mathrm{dBm}) \end{aligned}$ | 5, 8 | IS_TX_Mode2 |  | 7.3 | 8.8 | mA | B |
| 1.4 | Supply current, CLK_only_mode | $\mathrm{V}_{\mathrm{S}} \leq 3.0 \mathrm{~V}$ | 5, 8 | IS_CLK_Only _ Mode |  | 480 | 680 | $\mu \mathrm{A}$ | B |
| 1.5 | Supply current reduction, clock driver off | $\begin{aligned} & V_{S} \leq 3.0 \mathrm{~V} \\ & \text { CLK_ON }=\text { "Low" } \\ & I_{S}=I_{\text {S_any_Mode }}+\Delta I_{\text {CLKoff1 }} \end{aligned}$ <br> (can be applied to all modes except off_mode, add typ. to typ. and max. to max. values) | 5, 8 | $\Delta \mathrm{l}_{\text {CLKoff1 }}$ |  | -250 | -300 | $\mu \mathrm{A}$ | B |
| 1.6 | Supply current increase, clock driver higher frequency | $\begin{aligned} & \mathrm{V}_{\mathrm{S}} \leq 3.0 \mathrm{~V} \\ & \text { DIV_CNTRL }=\text { "High" } \\ & \mathrm{f}_{\text {CLK }}=3.24 \mathrm{MHz} \\ & \mathrm{I}_{\mathrm{S}}=\mathrm{I}_{\mathrm{S}_{\mathrm{S}} \text { any_Mode }}+\Delta \mathrm{I}_{\text {CLKhigh }} \end{aligned}$ <br> (can be applied to all modes except off_mode add typ. to typ. and max. to max. values) | 5, 8 | $\Delta \mathrm{l}_{\text {CLKhigh }}$ |  | 150 | 190 | $\mu \mathrm{A}$ | B |
| 1.7 | Reset_register_mode / Configuration_mode_1 | $\mathrm{V}_{\mathrm{S}} \leq 3.0 \mathrm{~V}$ | 5, 8 | IS_Reset_ Register_Mode / IS_Configuration _Mode_1 |  |  | 680 | $\mu \mathrm{A}$ | B |
| 1.8 | Configuration_mode_2/ <br> Start_up_mode_2 | $\mathrm{V}_{\mathrm{S}} \leq 3.0 \mathrm{~V}$ | 5, 8 | $I_{\text {S_Configuration }}$ _Mode_2/ $I_{\text {S_Start_Up }}$ _Mode_2 |  |  | 4.75 | mA | B |
| 1.9 | Start_up_mode_1 | $\mathrm{V}_{\mathrm{S}} \leq 3.0 \mathrm{~V}$ | 5, 8 | $I_{\text {S_Start_Up }}$ _Mode_1 |  |  | 350 | $\mu \mathrm{A}$ | B |
| 2 | Power amplifier (PA) |  |  |  |  |  |  |  |  |
| 2.1 | Output power 1, TX_mode2 | $\mathrm{V}_{\mathrm{S}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ <br> PWR[0:3] = 4 <br> $\mathrm{Z}_{\text {LOAD }}=\mathrm{Z}_{\text {LOPT }}$ according to <br> Table 4-1 on page 9 and Table 4-2 on page 9 | (5) | $\mathrm{P}_{\text {OUt_1 }}$ | -1.0 | +1.0 | +3.0 | dBm | B |

${ }^{*}$ ) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: (Pin Number) in brackets mean they are measured matched to $50 \Omega$ according to Figure 4-2 on page 8 with component values and optimum load impedances according to Table 4-1 and Table 4-2 on page 9

## 10. Electrical Characteristics (Continued)

$\mathrm{V}_{\mathrm{S}}=1.9 \mathrm{~V}$ to $3.6 \mathrm{~V} \mathrm{~T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{CLK} \_\mathrm{ON}=$ "High"; DIV_CNTRL = "Low", CLOAD_CLK $=10 \mathrm{pF} . \mathrm{f}_{\text {XTO }}=13.0000 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{CLK}}=1.625 \mathrm{MHz}$ unless otherwise specified. If crystal parameters are important values correspond to a crystal with $\mathrm{C}_{\mathrm{M}}=4.0 \mathrm{fF}$, $\mathrm{C}_{0}=1.5 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=9 \mathrm{pF}$ and $\mathrm{R}_{\mathrm{M}} \leq 170 \Omega$. Typical values are given at $\mathrm{V}_{\mathrm{S}}=3.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2.2 | Supply current 1, TX_mode2 | $\begin{aligned} & V_{S}=3.0 \mathrm{~V} \\ & P W R[0: 3]=4 \end{aligned}$ | 5, 8 | $I_{\text {S_P1 }}$ |  | 5.4 | 6.7 | mA | B |
|  |  | $\begin{aligned} & V_{S}=3.6 \mathrm{~V} \\ & \text { PWR[0:3] }=4 \end{aligned}$ | 5, 8 | $I_{\text {S_P1 }}$ |  |  | 7.0 | mA | A |
| 2.3 | Output power 2, TX_mode2 | $\mathrm{V}_{\mathrm{S}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ <br> PWR[0:3] = 8 <br> $\mathrm{Z}_{\text {LOAD }}=\mathrm{Z}_{\text {LOPT }}$ according to <br> Table 4-1 on page 9 and <br> Table 4-2 on page 9 | (5) | $\mathrm{P}_{\text {Out_2 }}$ | 4.0 | 5.5 | 7.0 | dBm | A |
| 2.4 | Supply current 2, TX_mode2 | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=3.0 \mathrm{~V}, \mathrm{PWR}[0: 3]=8 \\ & {[\text { typ. } 5.5 \mathrm{dBm} \text {; see 2.3] }} \end{aligned}$ | 5, 8 | $I_{\text {S_P2 }}$ |  | 7.3 | 8.8 | mA | B |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=3.6 \mathrm{~V}, \mathrm{PWR}[0: 3]=8 \\ & \text { typ. } 5.5 \mathrm{dBm} \text {; see 2.3] } \end{aligned}$ | 5, 8 | $\mathrm{IS}_{\text {_P2 }}$ |  |  | 9.1 | mA | A |
| 2.5 | Output power 3, TX_mode2 | $\mathrm{V}_{\mathrm{S}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ <br> PWR[0:3] = 15 <br> $\mathrm{Z}_{\text {LOAD }}=\mathrm{Z}_{\text {LOPT }}$ according to Table 4-1 on page 9 and Table 4-2 on page 9 | (5) | Pout_3 | 11.0 | 12.5 | 14.0 | dBm | B |
| 2.6 | Supply current 3 , TX_mode2 | $\begin{aligned} & V_{S}=3.0 \mathrm{~V} \\ & \operatorname{PWR}[0: 3]=15 \end{aligned}$ | 5, 8 | $\mathrm{IS}_{\text {_P3 }}$ |  | 20.2 | 23.5 | mA | A |
|  |  | $\begin{aligned} & V_{S}=3.6 \mathrm{~V} \\ & \operatorname{PWR}[0: 3]=15 \end{aligned}$ | 5, 8 | $\mathrm{IS}_{\text {_P3 }}$ |  |  | 24.5 | mA | A |
| 2.7 | Output power variation for full temperature and supply voltage range | $\begin{aligned} & \mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{S}}=1.9 \mathrm{~V} \text { to } 3.6 \mathrm{~V} \\ & \text { Pout }=\mathrm{P}_{\text {OUT_x }}+\Delta \mathrm{P}_{\text {out }} \end{aligned}$ <br> (can be applied to all power levels) | (5) | $\Delta \mathrm{P}_{\text {OUT }}$ | -4.0 |  | +1.5 | dB | B |
| 3 | Crystal oscillator (XTO) |  |  |  |  |  |  |  |  |
| 3.1 | Maximum series resistance $R_{M}$ of XTAL after start-up | $\mathrm{C}_{0}<2.0 \mathrm{pF}$ | 6, 7 | $\mathrm{R}_{\text {M_MAX }}$ |  |  | 170 | $\Omega$ | D |
| 3.2 | Motional capacitance of XTAL | Recommended values | 6, 7 | $\mathrm{C}_{\mathrm{M}}$ | 2 | 4.0 | 15 | fF | D |
| 3.3 | Stabilized Amplitude XTAL | $\begin{aligned} & \mathrm{C}_{0}<2.0 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{M}}=4.0 \mathrm{fF} \\ & \mathrm{R}_{\mathrm{M}}=20 \Omega \\ & \mathrm{C}_{\mathrm{LOAD}}=9 \mathrm{pF} \\ & \mathrm{~V}(\mathrm{XTO} 2)-\mathrm{V}(\mathrm{XTO} 1) \\ & \mathrm{V}(\mathrm{XTO} 1) \end{aligned}$ | 6, 7 | $\mathrm{Vpp}_{\mathrm{xTO} 21}$ <br> Vpp $\mathrm{XtO}_{1}$ |  | $\begin{aligned} & 640 \\ & 320 \end{aligned}$ |  | mVpp | A |
| 3.4 | Pulling of $f_{\text {Хто }}$ versus temperature and supply change | $\begin{aligned} & 1.0<\mathrm{C}_{0}<2.0 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{M}}<170 \Omega \\ & \mathrm{C}_{\mathrm{LOAD}}=9 \mathrm{pF} \\ & 4 \mathrm{fF}<\mathrm{C}_{\mathrm{M}}<10 \mathrm{fF} \\ & \mathrm{C}_{\mathrm{M}}<15 \mathrm{fF} \end{aligned}$ | 6, 7 | $\Delta \mathrm{f}_{\text {RF }}$ | $\begin{aligned} & -3 \\ & -5 \end{aligned}$ |  | $\begin{aligned} & +3 \\ & +5 \end{aligned}$ | ppm | C |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: (Pin Number) in brackets mean they are measured matched to $50 \Omega$ according to Figure 4-2 on page 8 with component values and optimum load impedances according to Table 4-1 and Table 4-2 on page 9

## 10. Electrical Characteristics (Continued)

$\mathrm{V}_{\mathrm{S}}=1.9 \mathrm{~V}$ to $3.6 \mathrm{~V} \mathrm{~T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{CLK} \_\mathrm{ON}=$ "High"; DIV_CNTRL = "Low", CLOAD_CLK $=10 \mathrm{pF} . \mathrm{f}_{\text {XTO }}=13.0000 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{CLK}}=1.625 \mathrm{MHz}$ unless otherwise specified. If crystal parameters are important values correspond to a crystal with $\mathrm{C}_{\mathrm{M}}=4.0 \mathrm{fF}$, $\mathrm{C}_{0}=1.5 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=9 \mathrm{pF}$ and $\mathrm{R}_{\mathrm{M}} \leq 170 \Omega$. Typical values are given at $\mathrm{V}_{\mathrm{S}}=3.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3.5 | DC voltage after XTAL amplitude stable | $\mathrm{V}(\mathrm{XTO} 2)-\mathrm{V}(\mathrm{XTO} 1)$ <br> XTO running | 6, 7 | $\mathrm{V}_{\text {DC_XTO }}$ |  | 40 |  | mV | C |
| 3.6 | Negative real part of XTO impedance at begin of start-up | This value is important for crystal oscillator start-up behavior $\begin{aligned} & \mathrm{C}_{0}<2.0 \mathrm{pF} \\ & 8 \mathrm{pF}<\mathrm{C}_{\mathrm{LOAD}}<10 \mathrm{pF} \\ & \mathrm{~F}_{\mathrm{XTAL}}=13.000 \mathrm{MHz} \\ & 11.0 \mathrm{MHz}<\mathrm{F}_{\text {XTAL }}<14.8 \mathrm{MHz} \end{aligned}$ | 6, 7 | $\mathrm{R}_{\text {XTO12_StART }}$ | $\begin{aligned} & -1,500 \\ & -1,300 \end{aligned}$ | -2,200 |  | $\Omega$ | B |
| 3.7 | External capacitors $\mathrm{C} 4, \mathrm{C} 5$ | Recommended values for proper start-up and low current consumption Quality NPO <br> $\mathrm{C}_{\text {LOAD }}=\left(\mathrm{C}_{4}+\mathrm{C}_{\mathrm{XTO} 1}\right) \times$ <br> $\left(\mathrm{C}_{5}+\mathrm{C}_{\mathrm{XTO} 2}\right) /$ <br> $\left(\mathrm{C}_{4}+\mathrm{C}_{5}+\mathrm{C}_{\mathrm{XTO} 1}+\mathrm{C}_{\mathrm{XTO} 2}\right)$ <br> $C_{\text {Load_nom }}=9 p F$ (inc. PCB ) | 6, 7 | $\begin{aligned} & \mathrm{C}_{4} \\ & \mathrm{C}_{5} \end{aligned}$ | -5\% | 15 | +5\% | pF | D |
| 3.8 | Pin capacitance XTO1 and XTO2 | The PCB capacitance of about 1 pF has to be added | 6, 7 | $\begin{aligned} & \mathrm{C}_{\text {ХTO1 }} \\ & \mathrm{C}_{\text {ХTO2 }} \end{aligned}$ | $\begin{aligned} & -15 \% \\ & -15 \% \end{aligned}$ | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & +15 \% \\ & +15 \% \end{aligned}$ | pF | C |
| 3.9 | Crystal oscillator startup time | $\begin{aligned} & \text { Time between EN = "High" and } \\ & \text { XTO_RDY = "High" } \\ & \mathrm{C}_{0}<2.0 \mathrm{pF}, 4 \mathrm{fF}<\mathrm{C}_{\mathrm{M}}<15 \mathrm{fF} \\ & \mathrm{C}_{0}<2.0 \mathrm{pF}, 2 \mathrm{fF}<\mathrm{C}_{\mathrm{M}}<15 \mathrm{fF} \\ & \mathrm{R}_{\mathrm{M}}<170 \Omega \\ & 11.0 \mathrm{MHz}<\mathrm{F}_{\text {XTAL }}<14.8 \mathrm{MHz} \end{aligned}$ | 6, 7, 1 | $\Delta \mathrm{T}_{\text {XTO }}$ |  | $\begin{aligned} & 0.20 \\ & 0.32 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.5 \end{aligned}$ | ms | B |
| 3.10 | Maximum shunt capacitance $\mathrm{C}_{0}$ of XTAL | Required for stable operation of XTO, $\mathrm{C}_{\text {Load }}>7.5 \mathrm{pF}$ | 6, 7 | $\mathrm{C}_{0 \_ \text {max }}$ |  | 1.5 | 3.0 | pF | D |
| 3.11 | Oscillator frequency XTO | 433.92 MHz and 315 MHz other frequencies | 6, 7 | $\mathrm{f}_{\text {XTO }}$ | 11.0 | 13.0000 | 14.8 | MHz | C |
| 4 | Fractional-N-PLL |  |  |  |  |  |  |  |  |
| 4.1 | Frequency range of RF frequency | $\begin{aligned} & \text { S434_N315 = "LOW" } \\ & \text { S434_N315 = "HIGH" } \end{aligned}$ | 5 | $\mathrm{f}_{\mathrm{RF}}$ | $\begin{aligned} & 300 \\ & 367 \end{aligned}$ |  | $\begin{aligned} & 368 \\ & 450 \end{aligned}$ | MHz | A |
| 4.2 | Locking time of the PLL | Time between XTO_RDY= "High" and Register programmed till PLL is locked $\mathrm{f}_{\text {хто }}=13.0000 \mathrm{MHz}$ other $\mathrm{f}_{\text {хто }}$ | 1,5 | $\Delta \mathrm{T}_{\text {PLL }}$ |  |  | $\begin{gathered} 98.46 \\ \binom{1280}{\mathrm{f}_{\text {Хто }}} \end{gathered}$ | $\mu \mathrm{s}$ | B |
| 4.3 | PLL loop bandwidth | Unity gain loop frequency of synthesizer | 5 | $\mathrm{f}_{\text {Loop_PLL }}$ | 140 | 280 | 380 | kHz | B |
| 4.4 | In loop phase noise PLL | 25 kHz distance to carrier | 5 | $L_{\text {PLL }}$ |  | -83 | -76 | $\mathrm{dBc} / \mathrm{Hz}$ | A |
| 4.5 | Out of loop phase noise (VCO) | At 1 MHz At 36 MHz | 5 | $\begin{aligned} & \mathrm{L}_{\mathrm{at} 1 \mathrm{M}} \\ & \mathrm{~L}_{\mathrm{at} 36 \mathrm{~m}} \end{aligned}$ |  | $\begin{gathered} -91 \\ -122 \end{gathered}$ | $\begin{gathered} -84 \\ -115 \end{gathered}$ | $\mathrm{dBc} / \mathrm{Hz}$ $\mathrm{dBc} / \mathrm{Hz}$ | A |
| 4.6 | FSK modulation frequency | Duty cycle of the modulation signal $=50 \%$, (this corresponds to $40 \mathrm{kBit} / \mathrm{s}$ Manchester coding and 80kBit/s NRZ coding) | 2, 5 | $\mathrm{F}_{\text {MOD_FSK }}$ | 0 |  | 40 | kHz | B |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: $\quad$ (Pin Number) in brackets mean they are measured matched to $50 \Omega$ according to Figure 4-2 on page 8 with component values and optimum load impedances according to Table 4-1 and Table 4-2 on page 9

## 10. Electrical Characteristics (Continued)

$\mathrm{V}_{\mathrm{S}}=1.9 \mathrm{~V}$ to $3.6 \mathrm{~V} \mathrm{~T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, CLK_ON = "High"; DIV_CNTRL = "Low", CLOAD_CLK $=10 \mathrm{pF} . \mathrm{f}_{\mathrm{XTO}}=13.0000 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{CLK}}=1.625 \mathrm{MHz}$ unless otherwise specified. If crystal parameters are important values correspond to a crystal with $\mathrm{C}_{\mathrm{M}}=4.0 \mathrm{fF}$, $C_{0}=1.5 \mathrm{pF}, \mathrm{C}_{\text {LOAD }}=9 \mathrm{pF}$ and $\mathrm{R}_{\mathrm{M}} \leq 170 \Omega$. Typical values are given at $\mathrm{V}_{\mathrm{S}}=3.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4.7 | ASK modulation frequency | Duty cycle of the modulation signal $=50 \%$, (this corresponds to 40kBit/s Manchester coding and $80 \mathrm{kBit} / \mathrm{s}$ NRZ coding) | 2, 5 | $\mathrm{F}_{\text {MOD_ASK }}$ | 0 |  | 40 | kHz | B |
| 4.8 | Spurious emission | At $\mathrm{f}_{\mathrm{RF}} \pm \mathrm{f}_{\mathrm{XTO}} / 8$ <br> At $\mathrm{f}_{\mathrm{RF}} \pm \mathrm{f}_{\mathrm{XTO}} / 4$ <br> At $\mathrm{f}_{\mathrm{RF}} \pm \mathrm{f}_{\mathrm{XTO}}$ | 5 | Spur |  | $\begin{aligned} & -47 \\ & -47 \\ & -60 \end{aligned}$ |  | dBc | B |
| 4.9 | Spurious emission | DIV_CNTRL = "High" <br> At $f_{\text {RF }} \pm \mathrm{f}_{\mathrm{XTO}} / 4$ <br> At $\mathrm{f}_{\text {RF }} \pm \mathrm{f}_{\mathrm{XTO}}$ | 5 | Spur |  | $\begin{aligned} & -47 \\ & -58 \end{aligned}$ |  | dBc | B |
| 4.10 | Spurious emission | $\begin{aligned} & \text { CLK_ON = "Low" } \\ & \text { At } \mathrm{f}_{0} \pm \mathrm{f}_{\text {XTO }} \end{aligned}$ | 5 | Spur |  | -60 |  | dBc | B |
| 4.11 | Fractional spurious | $\begin{aligned} & \text { ASK_NFSK = "High" } \\ & \text { TX_Mode_2 } \\ & \text { FREQ[0:14] = } 3730, \\ & \text { FSEP[0:7] = } 101 \\ & \text { S434_N315 = "Low" } \\ & \mathrm{f}_{\text {RF }} \pm 3.00 \mathrm{MHz} \\ & \mathrm{f}_{\text {RF }} \pm 6.00 \mathrm{MHz} \\ & \text { FREQ[0:14] = } 14342, \\ & \text { FSEP[0:7] = } 101 \\ & \text { S434_N315 = "High" } \\ & \mathrm{f}_{\text {RF }} \pm 3.159 \mathrm{MHz} \\ & \mathrm{f}_{\text {RF }} \pm 9.840 \mathrm{MHz} \end{aligned}$ | 5 | Spur |  | $\begin{aligned} & -50 \\ & -50 \end{aligned}$ $\begin{aligned} & -50 \\ & -50 \end{aligned}$ |  | dBc | B |
| 4.12 | FSK frequency deviation | $\begin{aligned} & f_{\text {ХTO }}=13.0000 \mathrm{MHz} \\ & \text { other } f_{\text {XTO }} \\ & \text { see Table 3-1 on page } 4 \end{aligned}$ | 5 | $\mathrm{f}_{\text {dev }}$ | $\begin{gathered} \pm 0.396 \\ \binom{\mathrm{f}_{\mathrm{XTO}}}{32768} \end{gathered}$ |  | $\pm \begin{aligned} & \pm 101.16 \\ & \binom{\mathrm{f}_{\mathrm{XTO}}}{128.5} \end{aligned}$ | kHz | A |
| 4.13 | Frequency resolution | $\begin{aligned} & \mathrm{f}_{\text {ХтО }}=13.0000 \mathrm{MHz} \\ & \text { other } \mathrm{f}_{\text {Хто }} \end{aligned}$ |  | $\Delta \mathrm{f}_{\text {PLL }}$ |  | $\begin{gathered} 793 \\ \binom{\mathrm{f}_{\mathrm{XTO}}}{16384} \end{gathered}$ |  | Hz | A |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: $\quad$ (Pin Number) in brackets mean they are measured matched to $50 \Omega$ according to Figure 4-2 on page 8 with component values and optimum load impedances according to Table 4-1 and Table 4-2 on page 9

## 11. Timing Characteristics (Atmel ATA5749)

$\mathrm{V}_{\mathrm{S}}=1.9 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Typical values are given at $\mathrm{V}_{\mathrm{S}}=3.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$. All parameters are referred to GND (pin 9). Parameters where crystal relevant parameters are important correspond to a crystal with $C_{M}=4.0 f F, C_{0}=1.5 p F, C_{\text {LOAD }}=9 p F$ and $R_{M} \leq 170 \Omega$ unless otherwise specified.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1.1 | EN set-up time to rising edge of SCK |  | 1,10 | $\mathrm{T}_{\text {EN_setup }}$ | 10 |  |  | $\mu \mathrm{s}$ | C |
| 1.2 | SDIN_TXDIN set-up time to falling edge of EN |  | 2, 10 | $\mathrm{T}_{\text {SDIN_TXDIN }}$ _setup | 125 |  |  | ns | C |
| 1.3 | SDIN_TXDIN set-up time to rising edge of SCK |  | 2, 3 | $\mathrm{T}_{\text {Setup }}$ | 10 |  |  | ns | C |
| 1.4 | SDIN_TXDIN hold time from rising edge of SCK |  | 2, 3 | $\mathrm{T}_{\text {Hold }}$ | 10 |  |  | ns | C |
| 1.5 | SCK Cycle time |  | 3 | Tsck_Cycle | 500 |  |  | ns | C |
| 1.6 | SCK high time period |  | 3 | TSCK_High | 200 |  |  | ns | C |
| 1.7 | SCK low time period |  | 3 | TSCK_Low | 200 |  |  | ns | C |
| 1.8 | EN low time period with SDIN_TXDIN = "High" for register reset |  | 2, 10 | $\mathrm{T}_{\text {EN_Reset }}$ | 10 |  |  | us | C |
| 1.9 | Clock output frequency (CMOS microcontroller compatible) | $\begin{aligned} & \mathrm{f}_{\text {XTO }}=13.000 \mathrm{MHz} \\ & \text { DIV_CNTRL }=\text { "High" } \\ & \left(\mathrm{f}_{\text {CLK }}=\mathrm{f}_{\text {XTO }} / 4\right) \\ & \text { DIV_CNTRL }=\text { "Low" } \\ & \left(\mathrm{f}_{\text {CLK }}=\mathrm{f}_{\text {XTO }} / 8\right) \end{aligned}$ | 1 | $\mathrm{f}_{\text {CLK }}$ |  | $\begin{gathered} 3.25 \\ 1.625 \end{gathered}$ |  | MHz | A |
| 1.10 | Clock output minimum "high" and "low" time | $\begin{aligned} & \text { Cload } \leq 20 \mathrm{pF}, \\ & \text { DIV_CNTRL }=\text { "Low" } \\ & \left(\mathrm{f}_{\text {clk }}=\mathrm{f}_{\text {XTO }} / 8\right) \\ & \text { "High" }=0.8 \times \mathrm{V}_{\mathrm{S}}, \\ & \text { "Low" }=0.2 \times \mathrm{V}_{\mathrm{S}}, \\ & \mathrm{f}_{\text {CLK }}<1.625 \mathrm{MHz} \end{aligned}$ | 1 | $\mathrm{T}_{\text {CLKLH }}$ | 125 | 220 |  | ns | A |
| 1.11 | Clock output minimum "high" and "low" time | $\begin{aligned} & \text { Cload } \leq 10 \mathrm{pF}, \\ & \text { DIV_CNTRL }=\text { "High" } \\ & \left(\mathrm{f}_{\text {clk }}=\mathrm{f}_{\text {XTO }} / 4\right) \\ & \text { "High" }=0.8 \times \mathrm{V}_{\mathrm{S}}, \\ & \text { "Low" }=0.2 \times \mathrm{V}_{\mathrm{S}}, \\ & \mathrm{f}_{\mathrm{CLK}}<3.25 \mathrm{MHz} \end{aligned}$ | 1 | $\mathrm{T}_{\text {CLKLH }}$ | 62.5 | 110 |  | ns | A |
| 1.12 | Clock output minimum "high" and "low" time | $\begin{aligned} & \text { Cload } \leq 20 \mathrm{pF}, \\ & \text { DIV_CNTRL }=\text { "Low" } \\ & \left(\mathrm{f}_{\text {clk }}=\mathrm{f}_{\text {XTO }} / 8\right) \\ & \text { "High" }=0.8 \times \mathrm{V}_{\mathrm{S}}, \\ & \text { "Low" }=0.2 \times \mathrm{V}_{\mathrm{S}}, \\ & \mathrm{f}_{\text {CLK }}<1.85 \mathrm{MHz} \end{aligned}$ | 1 | $\mathrm{T}_{\text {CLKLH }}$ | 125 | 180 |  | ns | C |
| 1.13 | Clock output minimum "high" and "low" time | $\begin{aligned} & \text { Cload } \leq 10 \mathrm{pF}, \\ & \text { DIV_CNTRL }=\text { "High" } \\ & \left(\mathrm{f}_{\text {clk }}=\mathrm{f}_{\text {XTO }} / 4\right) \\ & \text { "High" }=0.8 \times \mathrm{V}_{\mathrm{S}}, \\ & \text { "Low" }=0.2 \times \mathrm{V}_{\mathrm{S}}, \\ & \mathrm{f}_{\mathrm{CLK}}<3.7 \mathrm{MHz} \end{aligned}$ | 1 | $\mathrm{T}_{\text {CLKLH }}$ | 62.6 | 90 |  | ns | C |

[^0]
## 12. Digital Port Characteristics

$\mathrm{V}_{\mathrm{S}}=1.9 \mathrm{~V}$ to 3.6 V , $\mathrm{T}_{\text {amb }}=40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ unless otherwise specified. Typical values are given at $\mathrm{V}_{\mathrm{S}}=3.0 \mathrm{~V}$ and $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$, all inputs are Schmitt trigger interfaces.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1.1 | SDIN_TXDIN | "Low" level input voltage "High" level input voltage Internal pull-down resistor |  | $\begin{gathered} \mathrm{V}_{\text {II }} \\ \mathrm{V}_{\text {ih }} \\ \mathrm{R}_{\mathrm{PDN}} \end{gathered}$ | $\begin{gathered} 0 \\ \mathrm{~V}_{\mathrm{S}}-0.25 \\ 160 \end{gathered}$ | 250 | $\begin{gathered} 0.25 \\ V_{\mathrm{S}} \\ 380 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{k} \Omega \end{gathered}$ | A |
| 1.2 | SCK | "Low" level input voltage "High" level input voltage Internal pull-down resistor |  | $\begin{gathered} \mathrm{V}_{\text {II }} \\ \mathrm{V}_{\text {ih }} \\ \mathrm{R}_{\text {PDN }} \end{gathered}$ | $\begin{gathered} 0 \\ \mathrm{~V}_{\mathrm{S}}-0.25 \\ 160 \end{gathered}$ | 250 | $\begin{gathered} 0.25 \\ V_{\mathrm{S}} \\ 380 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{k} \Omega \end{gathered}$ | A |
| 1.3 | EN input | "Low" level input voltage "High" level input voltage Internal pull-down resistor |  | $\begin{gathered} \mathrm{V}_{\text {II }} \\ \mathrm{V}_{\text {ih }} \\ \mathrm{R}_{\text {PDN }} \end{gathered}$ | $\begin{gathered} 0 \\ \mathrm{~V}_{\mathrm{S}}-0.25 \\ 160 \end{gathered}$ | 250 | $\begin{gathered} 0.23 \\ V_{\mathrm{S}} \\ 380 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{k} \Omega \end{gathered}$ | A |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter

## 13. Ordering Information

| Extended Type Number | Package | Remarks |
| :--- | :---: | :---: |
| ATA5749-6DQY | TSSOP10 | - |
| ATA5749C-6DQY | TSSOP10 | - |

## 14. Package Information



Not indicated tolerances $\pm 0.05$

09/16/05
$\begin{array}{|c|l|c|c|c|}\hline \text { Atmel: Package Drawing Contact: } & \begin{array}{l}\text { TITLE } \\ \text { packagedrawings@atmel.com }\end{array} & \begin{array}{l}\text { Package: TSSOP } \\ \text { (acc. to JEDEC Standard MO-187) }\end{array} & \text { GPC } & \text { DRAWING NO. }\end{array}$ REV. $\left.\begin{array}{c}6.543-5095.01-4\end{array}\right\}$

## 15. Revision History

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.

| Revision No. | History |
| :---: | :---: |
| 9128I-RKE-04/14 | - Put datasheet in the latest template |
| 9128H-RKE-08/11 | - Section 13 "Ordering Information" on page 24 changed |
| 9128G-RKE-03/11 | - ATA5749C on page 1 added <br> - Section 13 "Ordering Information" on page 24 changed |
| 9128F-RKE-09/10 | - Page 9: Table 4-1 changed <br> - Page 9: Table 4-2 changed |
| 9128E-RKE-09/10 | - El. Char. table: rows 1.2, 1.3, 1.4, 1.7, 1.8, 1.9, 2.1, 2.2, 2.4, 2.5 changed <br> - Dig. Port Char. table: row 1.3 changed <br> - Ordering table changed |
| 9128D-RKE-01/09 | - Features on page 1 changed <br> - Section 8 "Absolute Maximum Ratings" on page 17 changed |
| 9128C-RKE-10/08 | - Features on page 1 changed <br> - Section 8 "Absolute Maximum Ratings" on page 17 changed <br> - Section 12 "Digital Port Characteristics" on page 23 changed |
| 9128B-RKE-08/08 | - Put datasheet in the newest template <br> - Features on page 1 changed <br> - Section 1 "Description" on page 1 changed <br> - Figure 1-1 "Block Diagram" on page 2 changed <br> - Section 3.1 "Fractional-N PLL" on page 4 changed <br> - Section 3.4 "Clock Driver" on page 6 changed <br> - Figure 4-1 "Typical Application Circuit" on page 7 changed <br> - Figure 4-2 "Output Power Measurement Circuit" on page 8 changed <br> - Section 10 "Electrical Characteristics" numbers 4.2, 4.12 and 4.13 on pages 20 to 21 changed |

Atmel ${ }^{\circledR}$, Atmel logo and combinations thereof, Enabling Unlimited Possibilities ${ }^{\circledR}$, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.
SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.

## AMEYA360

## Components Supply Platform

## Authorized Distribution Brand :



Website :

Welcome to visit www.ameya360.com

## Contact Us :

> Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd
Minhang District, Shanghai , China
> Sales:

Direct $\quad+86$ (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2
> Customer Service :

Email service@ameya360.com
> Partnership :
Tel $\quad+86$ (21) 64016692-8333

Email mkt@ameya360.com


[^0]:    *) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter

