# ACPL-5160, ACPL-5161 and 5962-12236\*





# **Data Sheet**

#### **Description**

This family of Avago 2.5 Amp Gate Drive Optocouplers provides Integrated Desaturation ( $V_{CE}$ ) Detection and Fault Status Feedback for IGBT  $V_{CE}$  fault protection in a rugged, hermetically-sealed package. The devices are capable of operation and storage over the full military temperature range and can be purchased as either commercial-grade products or in fully MIL-STD compliant versions. The military standard devices are manufactured and tested on a MIL-PRF-38534 certified line to Class H specifications; Standard Microcircuit Drawing (SMD) 5962-12236. They are included in the Defense Logistics Agency (DLA) Land and Maritime Qualified Manufacturers List, QML-38534 for Hybrid Microcircuits.

#### **Features**

- 2.5 A maximum peak output current
- Drive IGBTs up to  $I_C = 150 \text{ A}$ ,  $V_{CE} = 1200 \text{ V}$
- Optically isolated, FAULT status feedback
- Hermetically sealed ceramic package
- CMOS/TTL compatible
- 500 ns max. switching speeds
- "Soft" IGBT turn-off
- Integrated fail-safe IGBT protection
  - Desat (V<sub>CE</sub>) detection
  - Under Voltage Lock-Out protection (UVLO) with hysteresis
- User configurable: inverting, noninverting, auto-reset, auto-shutdown
- Wide operating V<sub>CC</sub> range: 15 V to 30 V
- −55 °C to +125 °C operating temperature range
- 15 kV/µs Typical Common Mode Rejection (CMR) at  $V_{CM} = 1000 \, V$

#### **Fault Protected IGBT Gate Drive**



\* SMD pending

CAUTION: It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

#### **Typical Fault Protected IGBT Gate Drive Circuit**

The ACPL-516x is an easy-to-use, intelligent gate driver which makes IGBT  $V_{CE}$  fault protection compact, affordable, and easy-to-implement. Features such as user configurable inputs, integrated  $V_{CE}$  detection, under volt-

age lockout (UVLO), "soft" IGBT turn-off and isolated fault feedback provide maximum design flexibility and circuit protection.



Figure 1. Typical desaturation protected gate drive circuit, noninverting

#### **Description of Operation during Fault Condition**

- 1. DESAT terminal monitors the IGBT  $V_{CE}$  voltage through  $D_{DESAT}$ .
- 2. When the voltage on the DESAT terminal exceeds 7V, the IGBT gate voltage (V<sub>OUT</sub>) is slowly lowered.
- FAULT output goes low, notifying the microcontroller of the fault condition.
- 4. Microcontroller takes appropriate action.

#### **Output Control**

The outputs (V<sub>OUT</sub> and FAULT) of the ACPL-516x are controlled by the combination of V<sub>IN</sub>, UVLO and a detected IGBT Desat condition. As indicated in the below table, the ACPL-516x can be configured as inverting or non-inverting using the V<sub>IN+</sub> or V<sub>IN-</sub> inputs respectively. When an inverting configuration is desired, V<sub>IN+</sub> must be held high and V<sub>IN-</sub> toggled. When a non-inverting configuration is desired, V<sub>IN-</sub> must be held low and V<sub>IN+</sub> toggled. Once UVLO is not active ( $V_{CC2} - V_E > V_{UVLO}$ ),  $V_{OUT}$  is allowed to go high, and the DESAT (pin 14) detection feature of the ACPL-516x will be the primary source of IGBT protection. UVLO is needed to ensure DESAT is functional. Once V<sub>U</sub>- $V_{I,O+} > 11.6 \text{ V}$ , DESAT will remain functional until  $V_{I,V_{I,O-}} < 11.6 \text{ V}$ 12.4 V. Thus, the DESAT detection and UVLO features of the ACPL-516x work in conjunction to ensure constant IGBT protection.

|           |           | UVLO              | Desat Condition Detected on | Pin 6<br>(FAULT) |                  |
|-----------|-----------|-------------------|-----------------------------|------------------|------------------|
| $V_{IN+}$ | $V_{IN-}$ | $(V_{CC2} - V_E)$ | Pin 14                      | Output           | V <sub>OUT</sub> |
| X         | Х         | Active            | Χ                           | Х                | Low              |
| X         | Х         | Х                 | Yes                         | Low              | Low              |
| Low       | Х         | Х                 | Χ                           | Х                | Low              |
| X         | High      | Х                 | Χ                           | Х                | Low              |
| High      | Low       | Not Active        | No                          | High             | High             |

#### **Product Overview Description**

The ACPL-516x is a highly integrated power control device that incorporates all the necessary components for a complete, isolated IGBT gate drive circuit with fault protection and feedback into one rugged, hermetically sealed package. TTL input logic levels allow direct interface with a microcontroller, and an optically isolated power output stage drives IGBTs with power ratings of up to 150 A and 1200 V. A high speed internal optical link minimizes the propagation delays between the microcontroller and the IGBT while allowing the two systems to operate at very large common mode voltage differences that are common in industrial motor drives and other power switching applications. An output IC provides local protection for the IGBT to prevent damage during overcurrents, and a second optical link provides a fully isolated fault status feedback signal for the microcontroller. A built in "watchdog" circuit monitors the power stage supply voltage to prevent IGBT damage caused by insufficient gate drive voltages. This integrated IGBT gate driver is designed to increase the performance and reliability of a motor drive without the cost, size, and complexity of a discrete design.

Two light emitting diodes and two integrated circuits housed in the same 16-pin ceramic package provide the input control circuitry, the output power stage, and two optical channels. The input Buffer IC is designed on a bipolar process, while the output Detector IC is manufac-

tured on a high voltage BiCMOS/Power DMOS process. The forward optical signal path, as indicated by LED1, transmits the gate control signal. The return optical signal path, as indicated by LED2, transmits the fault status feedback signal. Both optical channels are completely controlled by the input and output ICs respectively, making the internal isolation boundary transparent to the microcontroller.

Under normal operation, the input gate control signal directly controls the IGBT gate through the isolated output detector IC. LED2 remains off and a fault latch in the input buffer IC is disabled. When an IGBT fault is detected, the output detector IC immediately begins a "soft" shutdown sequence, reducing the IGBT current to zero in a controlled manner to avoid potential IGBT damage from inductive overvoltages. Simultaneously, this fault status is transmitted back to the input buffer IC via LED2, where the fault latch disables the gate control input and the active low fault output alerts the microcontroller.

During power-up, the Under Voltage Lockout (UVLO) feature prevents the application of insufficient gate voltage to the IGBT, by forcing the ACPL-516x's output low. Once the output is in the high state, the DESAT ( $V_{CE}$ ) detection feature of the ACPL-516x provides IGBT protection. Thus, UVLO and DESAT work in conjunction to provide constant IGBT protection.



# Package Pin Out



# **Pin Descriptions**

| Symbol              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         | Symbol             | Description                                                                                                                                                                                                                |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IN+</sub>    | Noninverting gate drive voltage output (V <sub>OUT</sub> ) control input.                                                                                                                                                                                                                                                                                                                                                                           | V <sub>E</sub>     | Common (IGBT emitter) output supply voltage.                                                                                                                                                                               |
| V <sub>IN-</sub>    | Inverting gate drive voltage output (V <sub>OUT</sub> ) control input.                                                                                                                                                                                                                                                                                                                                                                              | V <sub>LED2+</sub> | LED 2 anode. This pin must be left unconnected for guaranteed data sheet performance. (For optical coupling testing only.)                                                                                                 |
| V <sub>CC1</sub>    | Positive input supply voltage. (4.5 V to 5.5 V)                                                                                                                                                                                                                                                                                                                                                                                                     | DESAT              | Desaturation voltage input. When the voltage on DESAT exceeds an internal reference voltage of 7V while the IGBT is on, FAULT output is changed from a high impedance state to a logic low state within 5 μs. See Note 25. |
| GND1                | Input Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>CC2</sub>   | Positive output supply voltage.                                                                                                                                                                                            |
| RESET               | FAULT reset input. A logic low input for at least 0.1 μs, asynchronously resets FAULT output high and enables V <sub>IN</sub> . Synchronous control of RESET relative to V <sub>IN</sub> is required. RESET is not affected by UVLO. Asserting RESET while V <sub>OUT</sub> is high does not affect V <sub>OUT</sub> .                                                                                                                              | V <sub>C</sub>     | Collector of output pull-up triple-darlington transistor. It is connected to V <sub>CC2</sub> directly or through a resistor to limit output turn-on current.                                                              |
| FAULT               | Fault output. FAULT changes from a high impedance state to a logic low output within 5 µs of the voltage on the DESAT pin exceeding an internal reference voltage of 7V. FAULT output remains low until RESET is brought low. FAULT output is an open collector which allows the FAULT outputs from all ACPL-516x in a circuit to be connected together in a "wired OR" forming a single fault bus for interfacing directly to the microcontroller. | V <sub>OUT</sub>   | Gate drive voltage output.                                                                                                                                                                                                 |
| V <sub>LED1+</sub>  | LED 1 anode. This pin must be left unconnected for guaranteed data sheet performance. (For optical coupling testing only.)                                                                                                                                                                                                                                                                                                                          | V <sub>EE</sub>    | Output supply voltage.                                                                                                                                                                                                     |
| V <sub>LED1</sub> - | LED 1 cathode. This pin must be connected to ground.                                                                                                                                                                                                                                                                                                                                                                                                |                    |                                                                                                                                                                                                                            |

# **Selection Guide: Lead Configuration Options**

# **Avago Technologies Part Number and Options**

| Commercial Grade       | ACPL-5160   |
|------------------------|-------------|
| MIL-PRF-38534, Class H | ACPL-5161   |
| Standard Lead Finish   | Gold Plate  |
| Solder Dipped*         | Option -200 |
| Gull Wing/Soldered*    | Option -300 |
|                        |             |

#### **SMD Part Number**

| Gold Plate          | 5962-1223601HEC |
|---------------------|-----------------|
| Solder Dipped*      | 5962-1223601HEA |
| Gull Wing/Soldered* | 5962-1223601HXA |

<sup>\*</sup>Solder contains lead

## **Outline Drawings**



Note: Dimensions in millimeters (inches)

# **Device Marking**



Note 1. Qualified parts only

# **Hermetic Optocoupler Options**

| <b>Option</b> | Description                                                                                                                                                              |  |  |  |  |  |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 200           | Lead finish is solder dipped rather than gold plated. This option is available on standard commercial. DLA Drawing part numbers contain provisions for lead finish.      |  |  |  |  |  |  |  |  |
| 300           | Surface mountable hermetic optocoupler with leads cut and bent for gull wing assembly. This option is able on standard commercial. This option has solder dipped leads.  |  |  |  |  |  |  |  |  |
|               | 0.51 (0.020)<br>MIN. 1.40 (0.055)<br>1.65 (0.065)                                                                                                                        |  |  |  |  |  |  |  |  |
|               |                                                                                                                                                                          |  |  |  |  |  |  |  |  |
|               | Note: Dimensions in millimeters (inches)                                                                                                                                 |  |  |  |  |  |  |  |  |
|               | 4.57 (0.180) MAX.  0.51 (0.020) MIN.  2.29 (0.090) 2.79 (0.110)  4.57 (0.180) MAX.  4.57 (0.180) MAX.  9.65 (0.008) 0.33 (0.013)  1.07 (0.042) 1.32 (0.052) 9.91 (0.390) |  |  |  |  |  |  |  |  |

Solder contains lead.

#### **Absolute Maximum Ratings**

| Parameter                      | Symbol                                | Min.                  | Max.                                     | Units | Note |
|--------------------------------|---------------------------------------|-----------------------|------------------------------------------|-------|------|
| Storage Temperature            | T <sub>s</sub>                        | -65                   | 150                                      | °C    |      |
| Operating Temperature          | T <sub>A</sub>                        | -55                   | 125                                      | _     |      |
| Output IC Junction Temperature | TJ                                    |                       | 150                                      |       | 1    |
| Peak Output Current            | I <sub>o(peak)</sub>                  |                       | 2.5                                      | А     | 2    |
| Fault Output Current           | IFAULT                                |                       | 8.0                                      | mA    |      |
| Positive Input Supply Voltage  | V <sub>CC1</sub>                      | -0.5                  | 5.5                                      | V     |      |
| Input Pin Voltages             | $V_{IN+}$ , $V_{IN-}$ and $V_{RESET}$ | -0.5                  | V <sub>CC1</sub>                         | _     |      |
| Total Output Supply Voltage    | (V <sub>CC2</sub> - V <sub>EE</sub> ) | -0.5                  | 35                                       | _     | -    |
| Negative Output Supply Voltage | (V <sub>E</sub> - V <sub>EE</sub> )   | -0.5                  | 15                                       | _     | 3    |
| Positive Output Supply Voltage | (V <sub>CC2</sub> - V <sub>E</sub> )  | -0.5                  | 35 - (V <sub>E</sub> - V <sub>EE</sub> ) | _     |      |
| Gate Drive Output Voltage      | $V_{o(peak)}$                         | -0.5                  | V <sub>CC2</sub>                         | _     |      |
| Collector Voltage              | V <sub>C</sub>                        | V <sub>EE</sub> + 5 V | V <sub>CC2</sub>                         | _     |      |
| DESAT Voltage                  | V <sub>DESAT</sub>                    | V <sub>E</sub>        | V <sub>E</sub> + 10                      | _     | -    |
| Output IC Power Dissipation    | P <sub>O</sub>                        |                       | 600                                      | mW    | 1    |
| Input IC Power Dissipation     | P <sub>I</sub>                        |                       | 150                                      | _     |      |

# **Recommended Operating Conditions**

| Parameter                      | Symbol                                | Min.                | Max.                                     | Units | Note |
|--------------------------------|---------------------------------------|---------------------|------------------------------------------|-------|------|
| Operating Temperature          | T <sub>A</sub>                        | -55                 | +125                                     | °C    |      |
| Input Supply Voltage           | V <sub>CC1</sub>                      | 4.5                 | 5.5                                      | V     | 25   |
| Total Output Supply Voltage    | (V <sub>CC2</sub> - V <sub>EE</sub> ) | 15                  | 30                                       | -     | 6    |
| Negative Output Supply Voltage | (V <sub>E</sub> - V <sub>EE</sub> )   | 0                   | 15                                       | -     | 3    |
| Positive Output Supply Voltage | (V <sub>CC2</sub> - V <sub>E</sub> )  | 15                  | 30 - (V <sub>E</sub> - V <sub>EE</sub> ) | -     |      |
| Collector Voltage              | V <sub>C</sub>                        | V <sub>EE</sub> + 6 | V <sub>CC2</sub>                         | -     |      |

# **Electrical Specifications (DC)**

Unless otherwise noted, all typical values at  $T_A=25^{\circ}C$ ,  $V_{CC1}=5$  V, and  $V_{CC2}-V_{EE}=30$  V,  $V_E-V_{EE}=0$  V; all Minimum/Maximum specifications are at Recommended Operating Conditions.

| Parameter                                       | Symbol                                                         | Min.                 | Тур.                 | Max.                 | Units | Test Conditions                                                 | Fig.              | Note     |
|-------------------------------------------------|----------------------------------------------------------------|----------------------|----------------------|----------------------|-------|-----------------------------------------------------------------|-------------------|----------|
| Logic Low Input Voltages                        | V <sub>IN+L</sub> , V <sub>IN-L</sub> ,<br>V <sub>RESETL</sub> |                      |                      | 0.8                  | V     |                                                                 |                   |          |
| Logic High Input Voltages                       | V <sub>IN+H</sub> , V <sub>IN-H</sub> ,<br>V <sub>RESETH</sub> | 2.0                  |                      |                      | _     |                                                                 |                   |          |
| Logic Low Input Currents                        | I <sub>IN+L</sub> , I <sub>IN-L</sub> ,<br>I <sub>RESETL</sub> | -0.5                 | -0.36                |                      | mA    | V <sub>IN</sub> = 0.4 V                                         |                   |          |
| FAULT Logic Low Output<br>Current               | IFAULTL                                                        | 5.0                  | 12                   |                      | _     | $V_{FAULT} = 0.4 V$                                             | 30                |          |
| FAULT Logic High Output<br>Current              | I <sub>FAULTH</sub>                                            | -40                  |                      |                      | μΑ    | $V_{FAULT} = V_{CC1}$                                           | 31                |          |
| High Level Output Current                       | I <sub>OH</sub>                                                | -0.5                 | -1.5                 |                      | Α     | $V_{OUT} = V_{CC2} - 4 V$                                       | 3, 8,             | 4        |
|                                                 |                                                                | -2.0                 |                      |                      | _     | $V_{OUT} = V_{CC2} - 15 V$                                      | 32                | 2        |
| Low Level Output Current                        | I <sub>OL</sub>                                                | 0.5                  | 2.0                  |                      | _     | $V_{OUT} = V_{EE} + 2.5 V$                                      | 4, 9,             | 4        |
|                                                 |                                                                | 2.0                  |                      |                      | -     | V <sub>OUT</sub> = V <sub>EE</sub> + 15 V                       | 33                | 2        |
| Low Level Output Current During Fault Condition | I <sub>OLF</sub>                                               | 90                   | 150                  | 230                  | mA    | $V_{OUT} - V_{EE} = 14 V$                                       | 5, 34             | 5        |
| High Level Output Voltage                       | V <sub>OH</sub>                                                | V <sub>C</sub> - 3.5 | V <sub>C</sub> - 2.5 | V <sub>C</sub> - 1.5 | V     | I <sub>OUT</sub> = -100 mA                                      | 6, 8,             | 6, 7, 8  |
|                                                 |                                                                | V <sub>C</sub> -2.9  | V <sub>C</sub> - 2.0 | V <sub>C</sub> - 1.2 | -     | I <sub>OUT</sub> = -650 μA                                      | 35                |          |
|                                                 |                                                                |                      |                      | Vc                   | -     | I <sub>OUT</sub> = 0                                            |                   |          |
| Low Level Output Voltage                        | V <sub>OL</sub>                                                |                      | 0.12                 | 0.5                  | _     | I <sub>OUT</sub> = 100 mA                                       | 7, 9,<br>36       | 23       |
| High Level Input Supply<br>Current              | I <sub>CC1H</sub>                                              |                      | 18                   | 22                   | mA    | $V_{IN+} = V_{CC1} = 5.5 \text{ V},$<br>$V_{IN-} = 0 \text{ V}$ | 10, 37<br>38      |          |
| Low Level Input Supply<br>Current               | I <sub>CCIL</sub>                                              |                      | 6.5                  | 11                   | _     | $V_{IN+} = V_{IN-} = 0 V,$<br>$V_{CC1} = 5.5 V$                 |                   |          |
| Output Supply Current                           | I <sub>CC2</sub>                                               |                      | 2.8                  | 5                    | _     | V <sub>OUT</sub> open                                           | 11, 12,<br>39, 40 | 8        |
| Low Level Collector Current                     | I <sub>CL</sub>                                                |                      | 0.3                  | 1.0                  | _     | $I_{OUT} = 0$                                                   | 15, 59            | 24       |
| High Level Collector Current                    | I <sub>CH</sub>                                                |                      | 0.3                  | 1.3                  | _     | $I_{OUT} = 0$                                                   | 15,58             | 24       |
|                                                 |                                                                |                      | 1.2                  | 3.0                  | _     | $I_{OUT} = -650 \mu\text{A}$                                    | 15,57             |          |
| V <sub>E</sub> Low Level Supply<br>Current      | I <sub>EL</sub>                                                | -0.7                 | -0.43                | 0                    | _     |                                                                 | 14, 61            |          |
| V <sub>E</sub> High Level Supply<br>Current     | I <sub>EH</sub>                                                | -0.5                 | -0.16                | 0                    | _     |                                                                 | 14, 40            | 22       |
| Blanking Capacitor                              | I <sub>CHG</sub>                                               | -0.13                | -0.26                | -0.33                | _     | $V_{DESAT} = 0 - 6 V$                                           | 13, 41            | 8, 9     |
| Charging Current                                |                                                                | -0.18                | -0.26                | -0.33                | _     | V <sub>DESAT</sub> = 0 - 6 V,<br>T <sub>A</sub> = 25°C - 125 °C | _                 |          |
| Blanking Capacitor Discharge Current            | I <sub>DSCHG</sub>                                             | 10                   | 37                   |                      | _     | V <sub>DESAT</sub> = 7 V                                        | 42                |          |
| UVLO Threshold                                  | V <sub>UVLO+</sub>                                             | 11.6                 | 12.4                 | 13.5                 | V     | V <sub>OUT</sub> > 5 V                                          | 43                | 6, 8, 10 |
|                                                 | V <sub>UVLO-</sub>                                             |                      | 11.2                 | 12.4                 | _     | V <sub>OUT</sub> < 5 V                                          | _                 | 6, 8, 11 |
| UVLO Hysteresis                                 | (V <sub>UVLO+</sub> -<br>V <sub>UVLO-</sub> )                  | 0.4                  | 1.2                  |                      | _     |                                                                 | _                 |          |
| DESAT Threshold                                 | V <sub>DESAT</sub>                                             | 6.5                  | 7.0                  | 7.5                  | _     | V <sub>CC2</sub> - V <sub>E</sub> > V <sub>UVLO</sub> -         | 16, 44            | 8        |

# **Switching Specifications (AC)**

Unless otherwise noted, all typical values at  $T_A = 25$  °C,  $V_{CC1} = 5$  V, and  $V_{CC2} - V_{EE} = 30$  V,  $V_E - V_{EE} = 0$  V; all Minimum/Maximum specifications are at Recommended Operating Conditions.

| Parameter                                                         | Symbol                                        | Min.  | Тур. | Max. | Units | Test Conditions                                                                      | Fig.                   | Note   |
|-------------------------------------------------------------------|-----------------------------------------------|-------|------|------|-------|--------------------------------------------------------------------------------------|------------------------|--------|
| V <sub>IN</sub> to High Level Output<br>152Propagation Delay Time | t <sub>PLH</sub>                              | 0.10  | 0.28 | 0.50 | μs    | Rg = $10 \Omega$<br>Cg = $10 \text{ nF}$ ,                                           | 17,18,19,<br>20,21,22, | 12     |
| V <sub>IN</sub> to Low Level Output<br>Propagation Delay Time     | t <sub>PHL</sub>                              | 0.10  | 0.29 | 0.50 | _     | f = 10 kHz,<br>Duty Cycle = 50%                                                      | 45,54,55               |        |
| Pulse Width Distortion                                            | PWD                                           | -0.30 | 0.01 | 0.30 | _     |                                                                                      |                        | 13, 14 |
| Propagation Delay Difference<br>Between Any Two Parts             | (t <sub>PHL</sub> - t <sub>PLH</sub> )<br>PDD | -0.35 |      | 0.35 | _     |                                                                                      |                        | 14, 15 |
| 10% to 90% Rise Time                                              | t <sub>r</sub>                                |       | 0.1  |      | _     |                                                                                      | 45                     |        |
| 90% to 10% Fall Time                                              | tf                                            |       | 0.1  |      | _     |                                                                                      |                        |        |
| DESAT Sense to 90% V <sub>OUT</sub> Delay                         | t <sub>DESAT</sub> (90%)                      |       | 0.18 | 0.5  | _     | Rg = 10 $\Omega$ ,<br>Cg = 10 nF                                                     | 23,56                  | 16     |
| DESAT Sense to 10% V <sub>OUT</sub> Delay                         | t <sub>DESAT(10%)</sub>                       |       | 1.9  | 3.0  | _     | $V_{CC2} - V_{EE} = 30 \text{ V}$                                                    | 24,28,<br>46,56        |        |
| DESAT Sense to Low Level FAULT<br>Signal Delay                    | t <sub>DESAT(FAULT)</sub>                     |       | 1.5  | 5    | _     |                                                                                      | 25,47,<br>56           | 17     |
| DESAT Sense to DESAT Low<br>Propagation Delay                     | t <sub>DESAT(LOW)</sub>                       |       | 0.25 |      | _     |                                                                                      | 56                     | 18     |
| RESET to High Level FAULT Signal Delay                            | t <sub>RESET(FAULT)</sub>                     | 3     | 6.5  | 20   | _     |                                                                                      | 26,27,<br>56           | 19     |
| RESET Signal Pulse Width                                          | PWRESET                                       | 0.1   |      |      | _     |                                                                                      |                        |        |
| UVLO to V <sub>OUT</sub> High Delay                               | t <sub>UVLO ON</sub>                          |       | 4.0  |      | _     | $V_{CC2} = 1.0 \text{ ms}$                                                           | 49                     | 10     |
| UVLO to V <sub>OUT</sub> Low Delay                                | t <sub>UVLO OFF</sub>                         |       | 6.0  |      | _     | ramp                                                                                 |                        | 11     |
| Output High Level Common Mode<br>Transient Immunity               | CM <sub>H</sub>                               | 9     | 15   |      | kV/μs | $T_A = 25 ^{\circ}\text{C},$<br>$V_{CM} = 1000 \text{V},$<br>$V_{CC2} = 30 \text{V}$ | 50,51,<br>52,53        | 20     |
| Output Low Level Common Mode<br>Transient Immunity                | CM <sub>L</sub>                               | 9     | 15   |      | _     | T <sub>A</sub> = 25 °C,<br>V <sub>CM</sub> = 1000 V,<br>V <sub>CC2</sub> = 30 V      |                        | 21     |

# **Package Characteristics**

Over recommended operating conditions (T<sub>A</sub> = -55 to +125 °C) unless otherwise specified.

| Parameter                       | Symbol           | Test Conditions                                                         | Group A   |      | Limits           |      | Units | Fig | Note   |
|---------------------------------|------------------|-------------------------------------------------------------------------|-----------|------|------------------|------|-------|-----|--------|
|                                 |                  |                                                                         | Subgroups | Min. | Typ.*            | Max. | _     |     |        |
| Input-Output<br>Leakage Current | I <sub>I-O</sub> | $V_{I-O} = 1500 V_{dc}$ , RH $\leq 65\%$ ,<br>t = 5 sec., $T_A = 25 °C$ | 1         |      |                  | 1.0  | μΑ    |     | 26, 27 |
| Resistance<br>(Input-Output)    | R <sub>I-O</sub> | $V_{I\text{-}O} = 500 \text{ V}_{DC}$                                   |           |      | 10 <sup>12</sup> |      | Ω     |     | 27     |
| Capacitance<br>(Input-Output)   | C <sub>I-O</sub> | f = 1 MHz                                                               |           |      | 2.8              |      | рF    |     | 27     |

<sup>\*</sup>All typicals at  $T_A = 25$  °C.

#### Notes

- 1. To achieve the absolute maximum power dissipation specified, pins 4, 9 and 10 require ground plane connections and may require airflow. For details on how to estimate junction temperature and power dissipation, see the Thermal Model section in the application notes at the end of this data sheet. The actual power dissipation achievable will depend on the application environment (PCB layout, air flow, part placement, and so on). No power derating is required when operating below 125 °C using a high conductivity board. If a low conductivity board is used, then output IC power dissipation is derated linearly at 20 mW/°C above 120 °C. Input IC power dissipation is derated linearly at 5 mW/°C above 120 °C.
- 2. Maximum pulse width =  $10 \mu s$ , maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with  $I_O$  peak minimum = 2.0 A. For additional details on  $I_{OH}$  peak, see the Applications section . Derate linearly from 3.0 A at +25 °C to 2.5 A at +125 °C. This compensates for increased  $I_{OPEAK}$  due to changes in  $V_{OL}$  over temperature.
- 3. This supply is optional. Required only when negative gate drive is implemented.
- 4. Maximum pulse width =  $50 \mu s$ , maximum duty cycle = 0.5%.
- 5. For further details, see the Slow IGBT Gate Discharge During Fault Condition section in the applications notes at the end of this data sheet.
- 6. 15 V is the recommended minimum operating positive supply voltage ( $V_{CC2} V_E$ ) to ensure adequate margin in excess of the maximum  $V_{U-VLO+}$  threshold of 13.5 V. For High Level Output Voltage testing,  $V_{OH}$  is measured with a DC load current. When driving capacitive loads,  $V_{OH}$  will approach  $V_{CC}$  as  $I_{OH}$  approaches zero units.
- 7. Maximum pulse width = 1.0 ms, maximum duty cycle = 20%.
- 8. Once V<sub>OUT</sub> of the ACPL-516x is allowed to go high (V<sub>CC2</sub> V<sub>E</sub> > V<sub>UVLO</sub>), the DESAT detection feature of the ACPL-516x will be the primary source of IGBT protection. UVLO is needed to ensure DESAT is functional. Once V<sub>UVLO+</sub> > 11.6 V, DESAT will remain functional until V<sub>UVLO-</sub> < 12.4 V. Therefore, the DESAT detection and UVLO features of the ACPL-516x work in conjunction to ensure constant IGBT protection.
- 9. For further details, see the Blanking Time Control section in the applications notes at the end of this data sheet.
- 10. This is the 'increasing' (that is, turn-on or 'positive going' direction) of V<sub>CC2</sub> V<sub>E</sub>.
- 11. This is the 'decreasing' (that is, turn-off or 'negative going' direction) of V<sub>CC2</sub> V<sub>E</sub>.
- 12. This load condition approximates the gate load of a 1200 V/75 A IGBT.
- 13. Pulse Width Distortion (PWD) is defined as |t<sub>PHL</sub> t<sub>PLH</sub>| for any given unit.
- 14. As measured from V<sub>IN+</sub>, V<sub>IN-</sub> to V<sub>OUT</sub>.
- 15. The difference between tpHL and tpLH between any two ACPL-516x parts under the same test conditions.
- 16. Supply Voltage Dependent.
- 17. This is the amount of time from when the DESAT threshold is exceeded, until the FAULT output goes low.
- 18. This is the amount of time the DESAT threshold must be exceeded before VOUT begins to go low, and the FAULT output to go low.
- 19. This is the amount of time from when RESET is asserted low, until FAULT output goes high. The minimum specification of 3 µs is the guaranteed minimum FAULT signal pulse width when the ACPL-516x is configured for Auto-Reset. For further details, see the Auto-Reset section in the applications notes at the end of this data sheet.
- 20. Common mode transient immunity in the high state  $\overline{is}$  the maximum tolerable  $dV_{CM}/dt$  of the common mode pulse,  $V_{CM}$ , to assure that the output will remain in the high state (i.e.,  $V_O > 15$  V or FAULT > 2 V). A 100 pF and a 3 k $\Omega$  pull-up resistor is needed in fault detection mode.
- 21. Common mode transient immunity in the low state is the maximum tolerable  $dV_{CM}/dt$  of the common mode pulse,  $V_{CM}$ , to assure that the output will remain in a low state (that is,  $V_{C} < 1.0 \text{ V}$  or FAULT < 0.8 V).
- 22. Does not include LED2 current during fault or blanking capacitor discharge current.
- 23. To clamp the output voltage at  $V_{CC}$  3  $V_{BE}$ , a pull-down resistor between the output and  $V_{EE}$  is recommended to sink a static current of 650  $\mu$ A while the output is high. See the Output Pull-Down Resistor section in the application notes at the end of this data sheet if an output pull-down resistor is not used.
- 24. The recommended output pull-down resistor between  $V_{OUT}$  and  $V_{EE}$  does not contribute any output current when  $V_{OUT} = V_{EE}$ .
- 25. In most applications  $V_{CC1}$  will be powered up first (before  $V_{CC2}$ ) and powered down last (after  $V_{CC2}$ ). This is desirable for maintaining control of the IGBT gate. In applications where  $V_{CC2}$  is powered up first, it is important to ensure that  $V_{in+}$  remains low until  $V_{CC1}$  reaches the proper operating voltage (minimum 4.5 V) to avoid any momentary instability at the output during  $V_{CC1}$  ramp-up or ramp-down.
- 26. This is a momentary withstand test, not an operating condition.
- 27. Device considered a two-terminal device: pins 1 8 shorted together and pins 9 16 shorted together.

#### **Performance Plots**



Figure 3. I<sub>OH</sub> vs. temperature



Figure 5. I<sub>OLF</sub> vs. temperature



Figure 7.  $V_{0L}$  vs. temperature



Figure 4. I<sub>OL</sub> vs. temperature



Figure 6. V<sub>OH</sub> vs. temperature



Figure 8. V<sub>OH</sub> vs. I<sub>OH</sub>



Figure 9: V<sub>OL</sub> vs. I<sub>OL</sub>



Figure 11: I<sub>CC2</sub> vs. t emperature



Figure 13. I<sub>CHG</sub> vs. temperature



Figure 10. I<sub>CC1</sub> vs. temperature



Figure 12. I<sub>CC2</sub> vs. V<sub>CC2</sub>



Figure 14. I<sub>E</sub> vs. temperature



Figure 15. I<sub>C</sub> vs. I<sub>OUT</sub>



Figure 17. Propagation delay vs. temperature



Figure 19. V<sub>IN</sub> to high propagation delay vs. temperature (T<sub>PLH</sub>)



Figure 16. DESAT threshold vs. temperature



Figure 18. Propagation delay vs. supply voltage



Figure 20. V<sub>IN</sub> to low propagation delay vs. temperature (T<sub>PHL</sub>)



Figure 21. Propagation delay vs. load capacitance



Figure 23. DESAT sense to 90%  $V_{out}$  delay vs. temperature



Figure 25. DESAT sense to low level fault signal delay vs. temperature



Figure 22. Propagation delay vs. load resistance



Figure 24. DESAT sense to 10%  $V_{out}\,$  delay vs. temperature



Figure 26. DESAT sense to 10% V<sub>out</sub> delay vs. load capacitance





Figure 27. DESAT sense to 10%  $\rm V_{out}$  delay vs. load resistance

Figure 28. RESET to high level fault signal delay vs. temperature

#### **Test Circuit Diagrams**





Figure 30. IFAULTL test circuit.

Figure 31. IFAULTH test circuit.





 $v_{IN+}$  $v_{\mathsf{E}}$  $v_{\text{IN-}}$ V<sub>LED2+</sub> DESAT  $V_{\text{CC1}}$ GND1  $V_{CC2}$ 0.1 µF RESET  $v_{\text{C}}$ FAULT Vout 15 V + PULSED V<sub>LED1+</sub>  $V_{EE}$  $V_{\mathsf{EE}}$ V<sub>LED1</sub>-

Figure 32. I<sub>OH</sub> pulsed test circuit.

Figure 33. I<sub>OL</sub> pulsed test circuit.



Figure 34. l<sub>OLF</sub> test circuit.

Figure 35. V<sub>OH</sub> pulsed test circuit.



Figure 36. V<sub>OL</sub> test circuit.

Figure 37. I<sub>CC1H</sub> test circuit.



Figure 38. I<sub>CC1L</sub> test circuit.



Figure 39. I<sub>CC2H</sub> test circuit.



Figure 40.  $I_{\text{CC2L}}$  test circuit.



Figure 41.  $I_{CHG}$  pulsed test circuit.



Figure 42. I<sub>DSCHG</sub> test circuit.

Figure 43. UVLO threshold test circuit.



Figure 44. DESAT threshold test circuit.

Figure 45. t<sub>PLH</sub>, t<sub>PHL</sub>, t<sub>r</sub>, t<sub>f</sub> test circuit.



Figure 46.  $t_{DESAT(10\%)}$  test circuit.

Figure 47.  $t_{DESAT(F\overline{AULT})}$  test circuit.



Figure 48. t<sub>RESET(FAULT)</sub> test circuit.

Figure 49. UVLO delay test circuit.



Figure 50. CMR test circuit, LED2 off.

Figure 51. CMR test circuit, LED2 on.



Figure 52. CMR test circuit, LED1 off.

Figure 53. CMR test circuit, LED1 on.





Figure 54.  $V_{OUT}$  propagation delay waveforms, noninverting configuration.

Figure 55.  $V_{\text{OUT}}$  propagation delay waveforms, inverting configuration.



Figure 56. Desat, V<sub>OUT</sub>, fault, reset delay waveforms.



Figure 57. I<sub>CH</sub> test circuit.

Figure 58. I<sub>CH</sub> test circuit.



Figure 59.  $I_{\text{CL}}$  test circuit.

Figure 60. I<sub>EH</sub> test circuit.



Figure 61. I<sub>EL</sub> test circuit.

#### Typical Application/Operation

#### Introduction to Fault Detection and Protection

The power stage of a typical three phase inverter is susceptible to several types of failures, most of which are potentially destructive to the power IGBTs. These failure modes can be grouped into four basic categories: phase and/or rail supply short circuits due to user misconnect or bad wiring, control signal failures due to noise or computational errors, overload conditions induced by the load, and component failures in the gate drive circuitry. Under any of these fault conditions, the current through the IGBTs can increase rapidly, causing excessive power dissipation and heating. The IGBTs become damaged when the current load approaches the saturation current of the device, and the collector to emitter voltage rises above the saturation voltage level. The drastically increased power dissipation very quickly overheats the power device and destroys it. To prevent damage to the drive, fault protection must be implemented to reduce or turn-off the overcurrents during a fault condition.

A circuit providing fast local fault detection and shutdown is an ideal solution, but the number of required components, board space consumed, cost, and complexity have until now limited its use to high performance drives. The features which this circuit must have are high speed, low cost, low resolution, low power dissipation, and small size.

#### **Applications Information**

The ACPL-516x satisfies these criteria by combining a high speed, high output current driver, high voltage optical isolation between the input and output, local IGBT desaturation detection and shut down, and an optically isolated fault status feedback signal into a single 16-pin DIP package.

The fault detection method, which is adopted in the ACPL-516x, is to monitor the saturation (collector) voltage of the IGBT and to trigger a local fault shutdown sequence if the collector voltage exceeds a predetermined threshold. A small gate discharge device slowly reduces the high short circuit IGBT current to prevent damaging voltage spikes. Before the dissipated energy can reach

destructive levels, the IGBT is shut off. During the off state of the IGBT, the fault detect circuitry is simply disabled to prevent false 'fault' signals.

The alternative protection scheme of measuring IGBT current to prevent desaturation is effective if the short circuit capability of the power device is known, but this method will fail if the gate drive voltage decreases enough to only partially turn on the IGBT. By directly measuring the collector voltage, the ACPL-516x limits the power dissipation in the IGBT even with insufficient gate drive voltage. Another more subtle advantage of the desaturation detection method is that power dissipation in the IGBT is monitored, while the current sense method relies on a preset current threshold to predict the safe limit of operation. Therefore, an overly conservative overcurrent threshold is not needed to protect the IGBT.

#### **Recommended Application Circuit**

The ACPL-516x has both inverting and non-inverting gate control inputs, an active low reset input, and an open collector fault output suitable for wired 'OR' applications. The recommended application circuit shown in Figure 62 illustrates a typical gate drive implementation using the ACPL-516x.

The four supply bypass capacitors (0.1  $\mu$ F) provide the large transient currents necessary during a switching transition. Because of the transient nature of the charging currents, a low current (5 mA) power supply suffices. The desat diode and 100 pF capacitor are the necessary external components for the fault detection circuitry. The gate resistor (10  $\Omega$ ) serves to limit gate charge current and indirectly control the IGBT collector voltage rise and fall times. The open collector fault output has a passive 3.3 k $\Omega$  pull-up resistor and a 330 pF filtering capacitor. A 47 k $\Omega$  pulldown resistor on V<sub>OUT</sub> provides a more predictable high level output voltage (V<sub>OH</sub>). In this application, the IGBT gate driver will shut down when a fault is detected and will not resume switching until the microcontroller applies a reset signal.



Figure 62. Recommended application circuit.

#### **Description of Operation/Timing**

Figure 63 illustrates input and output waveforms under the conditions of normal operation, a desat fault condition, and normal reset behavior.

#### **Normal Operation**

During normal operation,  $V_{OUT}$  of the ACPL-516x is controlled by either  $V_{IN+}$  or  $V_{IN-}$ , with the IGBT collector-to-emitter voltage being monitored through  $D_{DESAT}$ . The FAULT output is high and the RESET input should be held high. See Figure 63.

#### **Fault Condition**

When the voltage on the DESAT pin exceeds 7V while the IGBT is on,  $V_{OUT}$  is slowly brought low in order to "softly" turn-off the IGBT and prevent large di/dt induced voltages. Also activated is an internal feedback channel which brings the FAULT output low for the purpose of notifying the micro-controller of the fault condition. See Figure 63.

#### Reset

The FAULT output remains low until RESET is brought low. See Figure 63. While asserting the RESET pin (LOW), the input pins must be asserted for an output low state ( $V_{IN+}$  is LOW or  $V_{IN-}$  is HIGH). This may be accomplished either by software control (i.e. of the microcontroller) or hardware control (see Figures 73 and 74).



Figure 63. Timing diagram.

#### **Slow IGBT Gate Discharge During Fault Condition**

When a desaturation fault is detected, a weak pull-down device in the ACPL-516x output drive stage will turn on to 'softly' turn off the IGBT. This device slowly discharges the IGBT gate to prevent fast changes in drain current that could cause damaging voltage spikes due to lead and wire inductance. During the slow turn off, the large output pull-down device remains off until the output voltage falls below  $V_{\text{EE}} + 2\,V$ , at which time the large pull down device clamps the IGBT gate to  $V_{\text{EE}}$ .

#### **DESAT Fault Detection Blanking Time**

The DESAT fault detection circuitry must remain disabled for a short time period following the turn-on of the IGBT to allow the collector voltage to fall below the DESAT the shold. This time period, called the DESAT blanking time, is controlled by the internal DESAT charge current, the DESAT voltage threshold, and the external DESAT capacitor. The nominal blanking time is calculated in terms of external capacitance (CBLANK), FAULT threshold voltage (V<sub>DESAT</sub>), and DESAT charge current (I<sub>CHG</sub>) as t<sub>BLANK</sub> =  $C_{BLANK} \times V_{DESAT}/I_{CHG}$ . The nominal blanking time with the recommended 100 pF capacitor is 100 pF\*7V  $/250 \,\mu\text{A} = 2.8 \,\mu\text{sec}$ . The capacitance value can be scaled slightly to adjust the blanking time, though a value smaller than 100 pF is not recommended. This nominal blanking time also represents the longest time it will take for the ACPL-516x to respond to a DESAT fault condition. If the IGBT is turned on while the collector and emitter are shorted to the supply rails (switching into a short), the soft shut-down sequence will begin after approximately 3 usec. If the IGBT collector and emitter are shorted to the supply rails after the IGBT is already on, the response time will be much quicker due to the parasitic parallel capacitance of the DESAT diode. The recommended 100 pF capacitor should provide adequate blanking as well as fault response times for most applications.

#### **Under Voltage Lockout**

The ACPL-516x Under Voltage Lockout (UVLO) feature is designed to prevent the application of insufficient gate voltage to the IGBT by forcing the ACPL-516x output low during power-up. IGBTs typically require gate voltages of 15 V to achieve their rated  $V_{CE(ON)}$  voltage. At gate voltages below 13 V typically, their on-voltage increases dramatically, especially at higher currents. At very low gate voltages (below 10 V), the IGBT may operate in the linear region and quickly overheat. The UVLO function causes the output to be clamped whenever insufficient operating supply (V<sub>CC2</sub>) is applied. Once V<sub>CC2</sub> exceeds V<sub>UVLO+</sub> (the positive-going UVLO threshold), the UVLO clamp is released to allow the device output to turn on in response to input signals. As V<sub>CC2</sub> is increased from 0 V (at some level below V<sub>UVLO+</sub>), first the DESAT protection circuitry becomes active. As V<sub>CC2</sub> is further increased (above V<sub>UVLO+</sub>), the UVLO clamp is released. Before the time the UVLO clamp is released, the DESAT protection is already active. Therefore, the UVLO and DESAT FAULT DETECTION features work together to provide seamless protection regardless of supply voltage ( $V_{CC2}$ ).

#### **Behavioral Circuit Schematic**

The functional behavior of the ACPL-516x is represented by the logic diagram in Figure 64 which fully describes the interaction and sequence of internal and external signals in the ACPL-516x.

#### Input IC

In the normal switching mode, no output fault has been detected, and the low state of the fault latch allows the input signals to control the signal LED. The fault output is in the open-collector state, and the state of the Reset pin does not affect the control of the IGBT gate. When a fault is detected, the FAULT output and signal input are both latched. The fault output changes to an active low state, and the signal LED is forced off (output LOW). The latched condition will persist until the Reset pin is pulled low.

#### **Output IC**

Three internal signals control the state of the driver output: the state of the signal LED, as well as the UVLO and Fault signals. If no fault on the IGBT collector is detected, and the supply voltage is above the UVLO threshold, the LED signal will control the driver output state. The driver stage logic includes an interlock to ensure that the pull-up and pull-down devices in the output stage are never on at the same time. If an undervoltage condition is detected, the output will be actively pulled low by the 50x DMOS device, regardless of the LED state. If an IGBT desaturation fault is detected while the signal LED is on, the Fault signal will latch in the high state. The triple darlington AND the 50x DMOS device are disabled, and a smaller 1x DMOS pull-down device is activated to slowly discharge the IGBT gate. When the output drops below 2 V, the 50x DMOS device again turns on, clamping the IGBT gate firmly to Vee. The Fault signal remains latched in the high state until the signal LED turns off.



Figure 64. Behavioral circuit schematic.



Figure 65. Output pull-down resistor.

Figure 66. DESAT pin protection.

Figure 67. FAULT pin CMR protection.

#### **Other Recommended Components**

The application circuit in Figure 62 includes an output pull-down resistor, a DESAT pin protection resistor, a FAULT pin capacitor (330 pF), and a FAULT pin pull-up resistor.

#### **Output Pull-Down Resistor**

During the output high transition, the output voltage rapidly rises to within 3 diode drops of  $V_{CC2}$ . If the output current then drops to zero due to a capacitive load, the output voltage will slowly rise from roughly  $V_{CC2}$ -3( $V_{BE}$ ) to  $V_{CC2}$  within a period of several microseconds. To limit the output voltage to  $V_{CC2}$ -3( $V_{BE}$ ), a pull-down resistor between the output and  $V_{EE}$  is recommended to sink a static current of several 650  $\mu$ A while the output is high. Pull-down resistor values are dependent on the amount of positive supply and can be adjusted according to the formula,  $R_{pull-down} = [V_{CC2}$ -3\*( $V_{BE}$ )]/650  $\mu$ A.

#### **DESAT Pin Protection**

The freewheeling of flyback diodes connected across the IGBTs can have large instantaneous forward voltage transients which greatly exceed the nominal forward voltage of the diode. This may result in a large negative voltage spike on the DESAT pin which will draw substantial current out of the IC if protection is not used. To limit this current to levels that will not damage the IC, a 100 ohm resistor should be inserted in series with the DESAT diode. The added resistance will not alter the DESAT threshold or the DESAT blanking time.

## **Capacitor on FAULT Pin for High CMR**

Rapid common mode transients can affect the fault pin voltage while the fault output is in the high state. A 330 pF capacitor (Fig. 66) should be connected between the fault pin and ground to achieve adequate CMOS noise margins at the specified CMR value of 15 kV/µs. The added capacitance does not increase the fault output delay when a desaturation condition is detected.

#### **Pull-up Resistor on FAULT Pin**

The FAULT pin is an open-collector output and therefore requires a pull-up resistor to provide a high-level signal.

#### Driving with Standard CMOS/TTL for High CMR

Capacitive coupling from the isolated high voltage circuitry to the input referred circuitry is the primary CMR limitation. This coupling must be accounted for to achieve high CMR performance. The input pins  $V_{\text{IN-}}$  and  $V_{\text{IN-}}$  must have active drive signals to prevent unwanted switching of the output under extreme common mode transient conditions. Input drive circuits that use pull-up or pull-down resistors, such as open collector configurations, should be avoided. Standard CMOS or TTL drive circuits are recommended.

#### **User-Configuration of the ACPL-516x Input Side**

The  $V_{IN+}$ ,  $V_{IN-}$ ,  $\overline{FAULT}$  and  $\overline{RESET}$  input pins make a wide variety of gate control and fault configurations possible, depending on the motor drive requirements. The ACPL-516x has both inverting and noninverting gate control inputs, an open collector fault output suitable for wired 'OR' applications and an active low reset input.

# Driving Input pf ACPL-516x in Non-Inverting/Inverting Mode

The Gate Drive Voltage Output of the ACPL-516x can be configured as inverting or non-inverting using the  $V_{IN-}$  and  $V_{IN+}$  inputs. As shown in Figure 68, when a non-inverting configuration is desired,  $V_{IN-}$  is held low by connecting it to GND1 and  $V_{IN+}$  is toggled. As shown in Figure 69, when an inverting configuration is desired,  $V_{IN+}$  is held high by connecting it to  $V_{CC1}$  and  $V_{IN-}$  is toggled.

## Local Shutdown, Local Reset

As shown in Figure 70, the fault output of each ACPL-516x gate driver is polled separately, and the individual reset lines are asserted low independently to reset the motor controller after a fault condition.

#### Global-Shutdown, Global Reset

As shown in Figure 71, when configured for inverting operation, the ACPL-516x can be configured to shutdown automatically in the event of a fault condition by tying the FAULT output to V<sub>IN+</sub>. For high reliability drives, the open collector FAULT outputs of each ACPL-516x can be wire 'OR'ed together on a common fault bus, forming a single fault bus for interfacing directly to the micro-controller. When any of the six gate drivers detects a fault, the fault output signal will disable all six ACPL-516x gate drivers simultaneously and thereby provide protection against further catastrophic failures.



Figure 68. Typical input configuration, noninverting.



Figure 69. Typical Input Configuration, Inverting.



Figure 70. Local shutdown, local reset configuration.

#### **Auto-Reset**

As shown in Figure 72, when the inverting  $V_{IN-}$  input is connected to ground (non-inverting configuration), the ACPL-516x can be configured to reset automatically by connecting RESET to V<sub>IN+</sub>. In this case, the gate control signal is applied to the non-inverting input as well as the reset input to reset the fault latch every switching cycle. During normal operation of the IGBT, asserting the reset input low has no effect. Following a fault condition, the gate driver remains in the latched fault state until the gate control signal changes to the 'gate low' state and resets the fault latch. If the gate control signal is a continuous PWM signal, the fault latch will always be reset by the next time the input signal goes high. This configuration protects the IGBT on a cycle-by-cycle basis and automatically resets before the next 'on' cycle. The fault outputs can be wire 'OR'ed together to alert the microcontroller, but this signal would not be used for control purposes in this (Auto-Reset) configuration. When the ACPL- 516x is configured for Auto-Reset, the guaranteed minimum FAULT signal pulse width is 3 µs.



Figure 71. Global-shutdown, global reset configuration.



Figure 73a. Safe hardware reset for noninverting input configuration (automatically resets for every V<sub>IN+</sub> input).

#### **Resetting Following a Fault Condition**

To resume normal switching operation following a fault condition (FAULT output low), the RESET pin must first be asserted low in order to release the internal fault latch and reset the FAULT output (high). Prior to asserting the RESET pin low, the input (VIN) switching signals must be configured for an output (VOL) low state. This can be handled directly by the microcontroller or by hardwiring to synchronize the RESET signal with the appropriate input signal. Figure 73a shows how to connect the RESET to the V<sub>IN+</sub> signal for safe automatic reset in the noninverting input configuration. Figure 73b shows how to configure the V<sub>IN+</sub>/RESET signals so that a RESET signal from the microcontroller causes the input to be in the "output-off" state. Similarly, Figures 73c and 73d show automatic RESET and microcontroller RESET safe configurations for the inverting input configuration.



Figure 72. Auto-reset configuration.



Figure 73b. Safe hardware reset for noninverting input configuration.

# User-Configuration of the ACPL-516x Output Side $R_G$ and Optional Resistor $R_C$ :

The value of the gate resistor  $R_G$  (along with  $V_{CC2}$  and  $V_{EE}$ ) determines the maximum amount of gate-charging/discharging current ( $I_{ON,PEAK}$  and  $I_{OFF,PEAK}$ ) and thus should be carefully chosen to match the size of the IGBT being driven. Often it is desirable to have the peak gate charge current be somewhat less than the peak discharge current ( $I_{ON,PEAK} < I_{OFF,PEAK}$ ). For this condition, an optional resistor ( $R_C$ ) can be used along with  $R_G$  to independently determine  $I_{ON,PEAK}$  and  $I_{OFF,PEAK}$  without using a steering diode. As an example, refer to Figure 74. Assuming that  $R_G$  is already determined and that the design  $I_{OH,PEAK} =$ 

0.5 A, the value of  $R_{\text{C}}$  can be estimated in the following way:

$$R_C + R_G = \frac{[V_{CC2} - V_{OH} - (V_{EE})]}{I_{OH,PEAK}}$$
$$= \frac{[4 \text{ V} - (-5 \text{ V})]}{0.5 \text{ A}}$$
$$= 18 \Omega$$
$$R_C = 8 \Omega$$

See "Power and Layout Considerations" section for more information on calculating value of R<sub>G</sub>.



Figure 73c. Safe hardware reset for inverting input configuration.



Figure 73d. Safe hardware reset for inverting input configuration (automatically resets for every V<sub>IN</sub>. input).



Figure 74. Use of  $R_C$  to further limit  $I_{ON,PEAK}$ .

# Higher Output Current Using an External Current Buffer:

To increase the IGBT gate drive current, a non-inverting current buffer (such as the npn/pnp buffer shown in Figure 75) may be used. Inverting types are not compatible with the desatura-tion fault protection circuitry and should be avoided. To preserve the slow IGBT turn-off feature during a fault condition, a 10 nF capacitor should be connected from the buffer input to  $V_{EE}$  and a 10  $\Omega$  resistor inserted between the output and the common npn/pnp base. The MJD44H11/MJD45H11 pair is appropriate for currents up to 8A maximum. The D44VH10/D45VH10 pair is appropriate for currents up to 15 A maximum.



Figure 75. Current buffer for increased drive current.

#### **DESAT Diode and DESAT Threshold**

The DESAT diode's function is to conduct forward current, allowing sensing of the IGBT's saturated collectorto-emitter voltage, V<sub>CESAT</sub>, (when the IGBT is "on") and to block high voltages (when the IGBT is "off"). During the short period of time when the IGBT is switching, there is commonly a very high dV<sub>CE</sub>/dt voltage ramp rate across the IGBT's collector-to-emitter. This results in I<sub>CHARGE</sub> (= C<sub>D-DESAT</sub> x dV<sub>CE</sub>/dt) charging current which will charge the blanking capacitor, CBLANK. In order to minimize this charging current and avoid false DESAT triggering, it is best to use fast response diodes. Listed in the below table are fast-recovery diodes that are suitable for use as a DESAT diode (DDESAT). In the recommended application circuit shown in Figure 62, the voltage on pin 14 (DESAT) is  $V_{DESAT} = V_F + V_{CE}$ , (where  $V_F$  is the forward ON voltage of D<sub>DESAT</sub> and V<sub>CE</sub> is the IGBT collector-toemitter voltage). The value of VCE which triggers DESAT to signal a FAULT condition, is nominally 7V - V<sub>F</sub>. If desired, this DESAT threshold voltage can be decreased by using multiple DESAT diodes in series. If n is the number of DESAT diodes then the nominal threshold value becomes  $V_{CE,FAULT(TH)} = 7 V - n \times V_F$ . In the case of using two diodes instead of one, diodes with half of the total required maximum reverse-voltage rating may be chosen.

|             |               |                      | Max. Reverse Voltage         |                           |
|-------------|---------------|----------------------|------------------------------|---------------------------|
| Part Number | Manufacturer  | t <sub>rr</sub> (ns) | Rating, V <sub>RRM</sub> (V) | Package Type              |
| MUR1100E    | Motorola      | 75                   | 1000                         | 59-04 (axial leaded)      |
| MURS160T3   | Motorola      | 75                   | 600                          | Case 403A (surface mount) |
| UF4007      | General Semi. | 75                   | 1000                         | DO-204AL (axial leaded)   |
| BYM26E      | Philips       | 75                   | 1000                         | SOD64 (axial leaded)      |
| BYV26E      | Philips       | 75                   | 1000                         | SOD57 (axial leaded)      |
| BYV99       | Philips       | 75                   | 600                          | SOD87 (surface mount)     |

#### **Power/Layout Considerations**

# Operating Within the Maximum Allowable Power Ratings (Adjusting Value of $R_{\mbox{\scriptsize G}}$ ):

When choosing the value of  $R_G$ , it is important to confirm that the power dissipation of the ACPL-516x is within the maximum allowable power rating.

The steps for doing this are:

1. Calculate the minimum desired R<sub>G</sub>;

- Calculate total power dissipation in the part referring to Figure 77. (Average switching energy supplied to ACPL-516x per cycle vs. R<sub>G</sub> plot);
- 3. Compare the input and output power dissipation calculated in step #2 to the maximum recommended dissipation for the ACPL-516x. (If the maximum recommended level has been exceeded, it may be necessary to raise the value of R<sub>G</sub> to lower the switching power and repeat step #2.)

As an example, the total input and output power dissipation can be calculated given the following conditions:

- I<sub>ON, MAX</sub> ~ 2.0 A
- V<sub>CC2</sub> = 18 V
- $V_{FF} = -5 V$
- f<sub>CARRIER</sub> = 15 kHz

#### Step 1: Calculate R<sub>G</sub> minimum from I<sub>OL</sub> peak specification:

To find the peak charging  $I_{OL}$  assume that the gate is initially charged the steady-state value of  $V_{EE}$ . Therefore apply the following relationship:

$$R_G = \frac{[V_{OH}@650 \, \mu A - (V_{OL} + V_{EE})]}{I_{OL,PEAK}}$$

$$= \frac{[V_{CC2} - 1 - (V_{OL} + V_{EE})]}{I_{OL,PEAK}}$$

$$= \frac{18 \, V - 1 \, V - (1.5 \, V + (-5 \, V))}{2.0 \, A}$$

$$= 10.25 \, \Omega$$

$$\approx 10.5 \, \Omega \text{ (for a 1% resistor)}$$

(Note from Figure 76 that the real value of  $I_{OL}$  may vary from the value calculated from the simple model shown.)

#### Step 2: Calculate total power dissipation in the ACPL-516x:

The ACPL-516x total power dissipation  $(P_T)$  is equal to the sum of the input-side power  $(P_I)$  and output-side power  $(P_O)$ :

$$\begin{split} P_T &= P_I + P_O \\ P_I &= I_{CC1} * V_{CC1} \\ P_O &= P_{O(BIAS)} + P_{O,SWTICH} \\ &= I_{CC2} * (V_{CC2} - V_{EE}) + E_{SWITCH} * f_{SWITCH} \\ \text{where,} \end{split}$$



Figure 76. Typical peak  $l_{ON}$  and  $l_{OFF}$  currents vs. Rg (for ACPL-516x output driving an IGBT rated at 600 V/100 A.

 $P_{O(BIAS)}$  = steady-state power dissipation in the ACPL-516x due to biasing the device.

 $P_{O(SWITCH)}$  = transient power dissipation in the ACPL-516x due to charging and discharging power device gate.

 $E_{SWITCH}$  = Average Energy dissipated in ACPL-516x due to switching of the power device over one switching cycle ( $\mu$ J/cycle).

 $f_{SWITCH}$  = average carrier signal frequency.

For  $R_G=10.5$ , the value read from Figure 77 is  $E_{SWITCH}=6.05~\mu J$ . Assume a worst-case average  $I_{CC1}=16.5~mA$  (which is given by the average of  $I_{CC1H}$  and  $I_{CC1L}$ ). Similarly the average  $I_{CC2}=5.5~mA$ .

$$P_I$$
 = 16.5 mA \* 5.5 V = 90.8 mW  
 $P_O$  =  $P_{O(BIAS)}$  +  $P_{O,SWITCH}$   
= 5.5 mA \* (18 V – (–5 V)) + 6.051  $\mu$ J \* 15 kHz  
= 126.5 mW + 90.8 mW  
= 217.3 mW

# Step 3: Compare the calculated power dissipation with the absolute maximum values for the ACPL-516x:

For the example,

$$P_1 = 90.8 \text{ mW} < 150 \text{ mW} \text{ (abs. max.) ) } 0K$$
  
 $P_0 = 217.3 \text{ mW} < 600 \text{ mW} \text{ (abs. max.) ) } 0K$ 

Therefore, the power dissipation absolute maximum rating has not been exceeded for the example.

For an explanation on how to calculate the maximum junction temperature of the ACPL-516x for a given PC board layout configuration, refer to the following *Thermal Model* section.



Figure 77. Switching energy plot for calculating average Pswitch (for ACPL-516x output driving an IGBT rated at 600 V/100 A).

#### **Thermal Model**

R<sub>11</sub>, R<sub>12</sub>, R<sub>13</sub>, R<sub>14</sub>, R<sub>21</sub>, R<sub>22</sub>, R<sub>23</sub>, R<sub>24</sub>, R<sub>31</sub>, R<sub>32</sub>, R<sub>33</sub>, R<sub>34</sub>, R<sub>41</sub>, R<sub>42</sub>, R<sub>43</sub>, R<sub>44</sub>: Thermal Resistances in °C/W

R<sub>11</sub>: Thermal Resistance of LED1 due to heating of LED1.

R<sub>12</sub>: Thermal Resistance of LED1 due to heating of INPUT IC.

R<sub>13</sub>: Thermal Resistance of LED1 due to heating of LED2

R<sub>14</sub>: Thermal Resistance of LED1 due to heating of OUTPUT IC

R<sub>21</sub>: Thermal Resistance of INPUT IC due to heating of LED1.

R<sub>22</sub>: Thermal Resistance of INPUT IC due to heating of INPUT IC.

R<sub>23</sub>: Thermal Resistance of INPUT IC due to heating of LED2

R<sub>24</sub>: Thermal Resistance of INPUT IC due to heating of OUTPUT IC

R<sub>31</sub>: Thermal Resistance of LED2 due to heating of LED1

R<sub>32</sub>: Thermal Resistance of LED2 due to heating of INPUT IC

R<sub>33</sub>: Thermal Resistance of LED2 due to heating of LED2

R<sub>34</sub>: Thermal Resistance of LED2 due to heating of OUTPUT IC

R<sub>41</sub>: Thermal Resistance of OUTPUT IC due to heating of LED1

R<sub>42</sub>: Thermal Resistance of OUTPUT IC due to heating of INPUT IC

R<sub>42</sub>: Thermal Resistance of OUTPUT IC due to heating of LED2

R<sub>42</sub>: Thermal Resistance of OUTPUT IC due to heating of OUTPUT IC

#### **Description**

This thermal model assumes that the ACPL-516x optocoupler is mounted onto a 76.2 mm  $\times$  76.2 mm low and high conductivity printed circuit board (PCB) per JEDEC standard. The PCB boards are made of FR-4 material and the thickness of the copper traces is per JEDEC standards for low/high conductivity board.

The ACPL-516x is a hybrid device with four die: an input LED1, an input buffer IC, an output feedback LED2, and an output detector IC. The temperature at the LEDs and the ICs of the optocoupler can be calculated by using the following equations:

$$\Delta T_{1A} = R_{11}P_1 + R_{12}P_2 + R_{13}P_3 + R_{14}P_4$$

$$\Delta T_{2A} = R_{21}P_1 + R_{22}P_2 + R_{23}P_3 + R_{24}P_4$$

$$\Delta T_{3A} = R_{31}P_1 + R_{32}P_2 + R_{33}P_3 + R_{34}P_4$$

$$\Delta T_{4A} = R_{41}P_1 + R_{42}P_2 + R_{43}P_3 + R_{44}P_4$$

where:

 $\Delta T_{1A}$  = Temperature difference between ambient and LED1

 $\Delta T_{2A}$  = Temperature difference between ambient and INPUT IC

 $\Delta T_{3A}$  = Temperature difference between ambient and LED2

 $\Delta T_{4A}$  = Temperature difference between ambient and OUTPUT IC

 $P_1$  = Power dissipation from LED1

 $P_2$  = Power dissipation from INPUT IC

 $P_3$  = Power dissipation from LED2

 $P_4$  = Power dissipation from OUTPUT IC

#### Thermal Coefficient Data (units in °C/W)

|                 | High Conductivity Board |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |
|-----------------|-------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| R <sub>11</sub> | R <sub>12</sub>         | R <sub>13</sub> | R <sub>24</sub> | R <sub>21</sub> | R <sub>22</sub> | R <sub>23</sub> | R <sub>24</sub> | R <sub>31</sub> | R <sub>32</sub> | R <sub>33</sub> | R <sub>34</sub> | R <sub>41</sub> | R <sub>42</sub> | R <sub>43</sub> | R <sub>44</sub> |
| 111             | 26                      | 28              | 26              | 24              | 66              | 30              | 23              | 23              | 29              | 79              | 25              | 27              | 26              | 26              | 35              |
|                 |                         |                 |                 |                 |                 | Lov             | w Conduc        | tivity Bo       | ard             |                 |                 |                 |                 |                 |                 |
| R <sub>11</sub> | R <sub>12</sub>         | R <sub>13</sub> | R <sub>24</sub> | R <sub>21</sub> | R <sub>22</sub> | R <sub>23</sub> | R <sub>24</sub> | R <sub>31</sub> | R <sub>32</sub> | R <sub>33</sub> | R <sub>34</sub> | R <sub>41</sub> | R <sub>42</sub> | R <sub>43</sub> | R <sub>44</sub> |
| 125             | 37                      | 41              | 32              | 41              | 70              | 47              | 30              | 36              | 38              | 93              | 28              | 41              | 35              | 40              | 38              |

#### **Junction Temperature Calculation**

Assume maximum power dissipation, Pmax(buffer) = 0.15 W, Pmax(detector)= 0.6 W, P(LED)  $\sim 0.02$  W. If the ambient temperature is 125 °C, the calculated junction temperature for a high conductivity board is:

$$T2 = (R_{21} \times P_1 + R_{22} \times P_2 + R_{23} \times P_3 + R_{24} \times P_4) + T_a$$

$$= (24 \times 0.02 + 66 \times 0.15 + 30 \times 0.02 + 23 \times 0.6) + 125 \sim 150 \text{ °C}$$

$$T4 = (R_{41} \times P_1 + R_{42} \times P_2 + R_{43} \times P_3 + R_{44} \times P_4) + T_a$$

$$= (27 \times 0.02 + 26 \times 0.15 + 26 \times 0.02 + 35 \times 0.6) + 125 \sim 150 \text{ °C}$$

The junction temperatures of the input and output IC is  $\sim$  150 °C when operating at 125 °C. No power derating is required when operating below 125 °C using a high conductivity board.

If low conductivity board is used, the calculated junction temperature is:

$$T2 = (R_{21} \times P_1 + R_{22} \times P_2 + R_{23} \times P_3 + R_{24} \times P_4) + T_a$$

$$= (41 \times 0.02 + 70 \times 0.15 + 47 \times 0.02 + 30 \times 0.6) + 125 \sim 155 °C$$

$$T4 = (R_{41} \times P_1 + R_{42} \times P_2 + R_{43} \times P_3 + R_{44} \times P_4) + T_a$$

$$= (41 \times 0.02 + 35 \times 0.15 + 40 \times 0.02 + 38 \times 0.6) + 125 \sim 155 °C$$

The junction temperatures of the input and output IC exceeded the abs. max. junction temperature of 150 °C. Power derating is required so that the junction temperatures do not exceed 150 °C. Output IC power dissipation is derated linearly at 20 mW/°C above 120 °C. Input IC power dissipation is derated linearly at 5 mW/°C above 120 °C.

#### **System Considerations**

#### Propagation Delay Difference (PDD)

The ACPL-516x includes a Propagation Delay Difference (PDD) specification intended to help designers minimize "dead time" in their power inverter designs. Dead time is the time period during which both the high and low side power transistors (Q1 and Q2 in Figure 62) are off. Any overlap in Q1 and Q2 conduction will result in large currents flowing through the power devices between the high and low voltage motor rails, a potentially catastrophic condition that must be prevented.

To minimize dead time in a given design, the turn-on of the ACPL-516x driving Q2 should be delayed (relative to the turn-off of the ACPL-516x driving Q1) so that under worst-case conditions, transistor Q1 has just turned off when transistor Q2 turns on, as shown in Figure 78. The amount of delay necessary to achieve this condition is equal to the maximum value of the propagation delay difference specification, PDD<sub>MAX</sub>, which is specified to be 400 ns over the operating temperature range of -55 °C to 125 °C.

\*PDD = PROPAGATION DELAY
NOTE: FOR PDD CALCULATIONS THE PROPAGATION DELAYS
ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS

Figure 78. Minimum LED Skew for Zero Dead Time.

Delaying the ACPL-516x turn-on signals by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The maximum dead time is equivalent to the difference between the maximum and minimum propagation delay difference specifications as shown in Figure 79. The maximum dead time for the ACPL-516x is 800 ns (= 400 ns - (-400 ns)) over an operating temperature range of -55 °C to 125 °C.

Note that the propagation delays used to calculate PDD and dead time are taken at equal temperatures and test conditions since the optocouplers under consideration are typically mounted in close proximity to each other and are switching identical IGBTs.



\*PDD = PROPAGATION DELAY DIFFERENCE
NOTE: FOR DEAD TIME AND PDD CALCULATIONS ALL PROPAGATION
DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS.

Figure 79. Waveforms for Dead Time Calculation.



# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

## Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

## > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com