# Lens Driver IC for camcorder and security-camera incorporating Iris control

#### **FEATURES**

- Voltage drive system 256-step microstep drivers (2 systems)
  - (Super low noise Zoom and Focus drive)
- · Built-in Iris controller
- · Motor control by 4-line serial data communication
- 2 systems of open-drain for driving LED
- · PCB space saving.
- · Low power consumption of Iris drive by PWM
- 44 pin Plastic Quad Flat Non-leaded Package (QFN Type)

#### DESCRIPTION

AN41908A is a lens motor driver IC for camcorder and security-camera featuring the functions of Iris control. Voltage drive system and several torque ripple correction techniques enable super- low noise microstep drive.

#### **APPLICATIONS**

·Camcorder, Security-camera

#### SIMPLIFIED APPLICATION





### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                                                        | Symbol                                                          | Rating                | Unit | Note   |
|------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------|------|--------|
| Controller aupply voltage                                        | AVDD3                                                           | -0.3 to + 4.0         | V    | *1     |
| Controller supply voltage                                        | DVDD                                                            | -0.3 to + 4.0         | V    | 1      |
| Supply voltage for motor controller 1                            | MVCCA, MVCCB                                                    | -0.3 to + 6.0         | V    | *1     |
| Supply voltage for motor controller 2                            | VDD5                                                            | -0.3 to + 6.0         | V    | *1     |
| Operating ambient temperature                                    | T <sub>opr</sub>                                                | -20 to + 85           | °C   | *2, *4 |
| Operating junction temperature                                   | T <sub>j</sub>                                                  | -20 to + 125          | °C   | *2     |
| Storage temperature                                              | $T_{stg}$                                                       | -55 to + 125          | °C   | *2     |
| Motor driver 1 (focus, zoom) H bridge drive current (DC current) | OUTA1, OUTA2,<br>OUTB1, OUTB2,<br>OUTC1, OUTC2,<br>OUTD1, OUTD2 | ±0.25                 | A/ch |        |
| Motor driver 2 (iris) H bridge drive current (DC current)        | OUTE1, OUTE2                                                    | ±0.15                 | A/ch | _      |
| Instantaneous H bridge drive current                             | I <sub>M(pulse)</sub>                                           | ±0.4                  | A/ch | _      |
| January Vallana Banana                                           | OP3INP, OP4INN,<br>ADTESTIN,<br>REF, CREFIN                     | -0.3 to (AVDD3 + 0.3) | V    | *3     |
| Input Voltage Range                                              | TEST, OSCIN,<br>CS, SCK, SIN,<br>VD_IS, VD_FZ, RSTB             | -0.3 to (DVDD + 0.3)  | V    | *3     |
| Output Voltage Range                                             | OP3OUT, OP4OUT,<br>SENS,VREF                                    | -0.3 to (AVDD3 + 0.3) | V    | *3     |
|                                                                  | PLS1, PLS2, SOUT                                                | -0.3 to (DVDD + 0.3)  | V    | *3     |
| Output Current Range                                             | LED1, LED2                                                      | 30                    | mA   |        |
| ESD                                                              | HBM (Human Body Model)                                          | ±2                    | kV   | _      |
|                                                                  | CDM (Charge Device Model)                                       | ±1                    | kV   |        |

Notes). This product may sustain permanent damage if subjected to conditions higher than the above stated absolute maximum rating. This rating is the maximum rating and device operating at this range is not guaranteeable as it is higher than our stated recommended operating range.

When subjected under the absolute maximum rating for a long time, the reliability of the product may be affected.

<sup>\*1:</sup>The values under the condition not exceeding the above absolute maximum ratings and the power dissipation.

<sup>\*2:</sup>Except for the power dissipation, operating ambient temperature, and storage temperature, all ratings are for Ta = 25°C.

<sup>\*3: (</sup>DVDD + 0.3) V must not be exceeded 4.0 V and (AVDD + 0.3) V must not be exceeded 4.0 V.

<sup>\*4:</sup>The power dissipation shown is the value at Ta = 85°C for the independent (unmounted) IC package without a heat sink. When using this IC, refer to the PD-Ta diagram of the package standard and design the heat radiation with sufficient margin so that the allowable value might not be exceeded based on the conditions of power supply voltage, load, and ambient temperature.



### **POWER DISSIPATION RATING**

| Condition       | θ ЈΑ      | PD (Ta=25 °C) | PD (Ta=70 °C) |
|-----------------|-----------|---------------|---------------|
| Mount on PWB *1 | 71.8°C/W  | 1.392W        | 0.765W        |
| Without PWB     | 282.9°C/W | 0.353W        | 0.194W        |

Note). For the actual usage, please refer to the PD-Ta characteristics diagram in the package specification, supply voltage, load and ambient temperature conditions to ensure that there is enough margin follow the power and the thermal design does not exceed the allowable value.

<sup>\*1:</sup> Glass-Epoxy: 50×50×0.8 (mm), heat dissipation fin: Dai-pad, the state where it does not mount.



# **CAUTION**

Although this has limited built-in ESD protection circuit, but permanent damage may occur on it. Therefore, proper ESD precautions are recommended to avoid electrostatic damage to the MOS gates

### RECOMMENDED OPERATING CONDITIONS

| Parameter                     | Symbol                                                          | Min.  | Тур. | Max.          | Unit | Note |
|-------------------------------|-----------------------------------------------------------------|-------|------|---------------|------|------|
|                               | AVDD3,DVDD                                                      | 2.7   | 3.1  | 3.6           | V    | *1   |
| Supply voltage range          | MVCCA, MVCCB,<br>VDD5                                           | 3.0   | 4.8  | 5.5           | V    | *1   |
|                               | OP3INP, OP4INN,<br>ADTESTIN,<br>REF, CREFIN                     | -0.3  | _    | AVDD3 + 0.3   | V    | *2   |
| Input Voltage Range           | TEST, OSCIN,<br>CS, SCK, SIN,<br>VD_IS, VD_FZ,<br>RSTB          | -0.3  | _    | DVDD +<br>0.3 | V    | *2   |
| Output Voltage Range          | OP3OUT, OP4OUT,<br>SENS,VREF                                    | -0.3  | _    | AVDD3 + 0.3   | V    | *2   |
| Output Voltage Namge          | PLS1, PLS2, SOUT                                                | -0.3  | _    | DVDD +<br>0.3 | V    | *2   |
| Output Current Range          | OUTA1, OUTA2,<br>OUTB1, OUTB2,<br>OUTC1, OUTC2,<br>OUTD1, OUTD2 | -0.25 | _    | 0.25          | A    | *1   |
|                               | OUTE1, OUTE2                                                    | -0.15 | _    | 0.15          | Α    | *1   |
|                               | LED1, LED2                                                      | _     | _    | 30            | mA   | *1   |
|                               | C <sub>VREF</sub>                                               |       | 100  |               | pF   | _    |
|                               | C <sub>REFIN</sub>                                              |       | 0.1  |               | μF   | _    |
| External Constants            | R <sub>REF</sub>                                                |       | 10   |               | kΩ   | _    |
|                               | C <sub>OP3INP</sub>                                             |       | 0.01 |               | μF   | _    |
|                               | C <sub>OP4OUT</sub>                                             |       | 0.1  |               | μF   | _    |
| Operating ambient temperature | Ta <sup>opr</sup>                                               | -20   |      | 85            | °C   | _    |

Note) \*1 : The values under the condition not exceeding the above absolute maximum ratings and the power dissipation.

 $<sup>^{\</sup>star}2$  : (DVDD + 0.3 ) V must not be exceeded 4.0 V and (AVDD + 0.3 ) V must not be exceeded 4.0 V.



# **ELECRTRICAL CHARACTERISTICS**

VDD5 = MVCCx = 4.8 V, DVDD = AVDD3 = 3.1 V  $T_a = 25^{\circ}C\pm2^{\circ}C$ 

| Davanata:                                                       | Cumala a l                     | Complisie :-                                                                   |                | Limits |               | 11::: | NI-1 |
|-----------------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------|----------------|--------|---------------|-------|------|
| Parameter                                                       | Symbol                         | Condition                                                                      | Min            | Тур    | Max           | Unit  | Note |
| Current circuit, Common circuit                                 |                                |                                                                                |                |        |               |       |      |
| MVCC supply current on Reset                                    | I <sub>Omdisable</sub>         | No load, no 27 MHz input                                                       | _              | 0      | 3.0           | μΑ    |      |
| MVCC supply current on Enable                                   | I <sub>menable</sub>           | Output open                                                                    | _              | 0.5    | 15            | mA    |      |
| 3 V supply current on Reset                                     | Icc3 <sub>reset</sub>          | No 27 MHz input                                                                |                | 0      | 10.0          | μΑ    |      |
| 3 V supply current on Enable                                    | Icc3 <sub>enable</sub>         | Output open                                                                    | _              | 7.0    | 20.0          | mA    |      |
| VDD5 supply current on Reset                                    | Icc5 <sub>reset</sub>          | No 27 MHz input                                                                | 1              | 0      | 3.0           | μΑ    |      |
| VDD5 supply current on Enable                                   | Icc5 <sub>enable</sub>         | Output open                                                                    | _              | 0.3    | 1.0           | mA    |      |
| Supply current on Standby                                       | Icc <sub>standby</sub>         | RSTB = High, output<br>open, 27 MHz input,<br>Total current                    |                | 5.0    | 10.0          | mA    |      |
| Supply current when FZ is Enable and Iris is in power save mode | Icc <sub>ps</sub>              | RSTB = High,<br>output open,<br>27 MHz input,<br>FZ = Enable,<br>Total current | 1              | 6.0    | 12.0          | mA    |      |
| Digital input / output                                          |                                |                                                                                |                |        |               |       |      |
| High-level input                                                | V <sub>in(H)</sub>             | RSTB                                                                           | 0.54 ×<br>DVDD | _      | DVDD<br>+ 0.3 | V     |      |
| Low-level input                                                 | V <sub>in(L)</sub>             | RSTB                                                                           | -0.3           | _      | 0.2 ×<br>DVDD | V     |      |
| SOUT High-level output                                          | V <sub>out(H)</sub> :<br>SDATA | [SOUT] 1 mA Source                                                             | DVDD<br>- 0.5  | _      | _             | ٧     |      |
| SOUT Low-level output                                           | V <sub>out(L)</sub> :          | [SOUT] 1 mA Sink                                                               |                | _      | 0.5           | V     |      |
| PLS1 to 2<br>High-level output                                  | V <sub>out(H): MUX</sub>       | _                                                                              | 0.9 ×<br>DVDD  | _      | _             | V     |      |
| PLS1 to 2<br>Low-level output                                   | V <sub>out(L): MUX</sub>       | _                                                                              |                |        | 0.1 ×<br>DVDD | V     |      |
| Input pull-down resistance                                      | R <sub>pullret</sub>           | RSTB                                                                           | 50             | 100    | 200           | kΩ    |      |
| Motor driver 1 (focus, zoom)                                    |                                |                                                                                |                |        |               |       |      |
| H bridge ON resistance                                          | R <sub>onFZ</sub>              | IM = 100 mA                                                                    | _              | _      | 2.5           | Ω     |      |
| H bridge leak current                                           | I <sub>leakFZ</sub>            | _                                                                              |                | _      | 0.8           | μΑ    |      |
| Motor driver 2 (iris)                                           |                                |                                                                                |                |        |               |       |      |
| H bridge ON resistance                                          | R <sub>onIR</sub>              | IM = 50 mA                                                                     |                |        | 5             | Ω     |      |
| H bridge leak current                                           | I <sub>leakIR</sub>            |                                                                                |                |        | 0.8           | μΑ    |      |
| LED driver                                                      |                                |                                                                                |                |        |               |       |      |
| Output ON resistance                                            | R <sub>onLED</sub>             | I = 20 mA, 5 V cell                                                            | _              | _      | 8             | Ω     |      |
| Output leak current                                             | I <sub>leakLED</sub>           | _                                                                              | _              | _      | 0.8           | μΑ    |      |



# ELECRTRICAL CHARACTERISTICS (continued)

 $VDD5 = MVCCx = 4.8 \ V, \ DVDD = AVDD3 = 3.1 \ V \ T_a = 25^{\circ}C \pm 2^{\circ}C$ 

| B                                      | 0               | 0 - 10                                                                                   |                      | Limits         |                     |      |      |
|----------------------------------------|-----------------|------------------------------------------------------------------------------------------|----------------------|----------------|---------------------|------|------|
| Parameter                              | Symbol          | Condition                                                                                | Min                  | Тур            | Max                 | Unit | Note |
| OPAMP3 (HALL Sensor Amp. for output    | t amplifier)    |                                                                                          |                      |                |                     |      |      |
| Input voltage range                    | V <sub>IN</sub> | _                                                                                        | ½<br>AVDD3<br>- 0.5  | ½<br>AVDD3     | ½<br>AVDD3<br>+ 0.5 | V    |      |
| Input offset voltage                   | V <sub>OF</sub> | _                                                                                        | -15                  | _              | 15                  | mV   |      |
| Output voltage (Low)                   | V <sub>OL</sub> | ILOAD = -100 μA                                                                          | _                    | 0.1            | 0.2                 | V    |      |
| Output voltage (High)                  | V <sub>OH</sub> | ILOAD = 100 μA                                                                           | AVDD3<br>- 0.2       | AVDD3<br>- 0.1 | _                   | V    |      |
| Gain                                   | V <sub>og</sub> | Gain setting value : 0h                                                                  | 19.7                 | 21.9           | 24.1                | V/V  |      |
| OPAMP4 (HALL Sensor Amp. for elimin    | ating comn      | non-mode voltage)                                                                        |                      |                | 1                   |      |      |
| Input voltage range                    | V <sub>IN</sub> | _                                                                                        | 1½<br>AVDD3<br>- 0.1 | _              | ½<br>AVDD3<br>+ 0.1 | V    |      |
| Input offset voltage                   | V <sub>OF</sub> | _                                                                                        | -10                  | _              | 10                  | mV   |      |
| Output voltage (Low)                   | V <sub>OL</sub> | ILOAD = -10 μA                                                                           | _                    | 0.1            | 0.2                 | V    |      |
| Output voltage (High)                  | V <sub>OH</sub> | ILOAD = 3 mA                                                                             | AVDD3<br>- 0.5       | AVDD3<br>- 0.2 | _                   | V    |      |
| Reference voltage output block         |                 |                                                                                          |                      |                |                     |      |      |
| Output voltage 1                       | VREF            | ILOAD = 0 A,<br>CVREF = 100 pF                                                           | 1½<br>AVDD3<br>– 0.1 | ½<br>AVDD3     | ½<br>AVDD3<br>+ 0.1 | V    |      |
| Output voltage 2                       | VREFL           | ILOAD = ±100 μA,<br>CVREF = 100 pF                                                       | VREF<br>- 0.1        | VREF           | VREF<br>+ 0.1       | V    |      |
| Hall bias controller (SENS pin output) |                 |                                                                                          |                      |                |                     |      |      |
| Min. output current                    | IBL             | REF = 10 k $\Omega$ ,<br>SENS = 0.7 V<br>Setting value : 00 h                            | _                    | 0              | 0.1                 | mA   |      |
| Output current accuracy 1              | IB40H           | REF = $10 \text{ k}\Omega$ ,<br>SENS = $0.7 \text{ V}$<br>Setting value : $40 \text{ h}$ | 0.9                  | 1.02           | 1.14                | mA   |      |
| Output current accuracy 2              | IBBFH           | REF = $10 \text{ k}\Omega$ ,<br>SENS = $0.7 \text{ V}$<br>Setting value : BE h           | 2.66                 | 3.02           | 3.38                | mA   |      |



# **ELECRTRICAL CHARACTERISTICS (continued)**

VDD5 = MVCCx = 4.8 V, DVDD = AVDD3 = 3.1 V  $T_a = 25^{\circ}C\pm2^{\circ}C$ 

| Dorometer                          | Symbol                | Condition                                  |     | Limits |     | Unit | Note |
|------------------------------------|-----------------------|--------------------------------------------|-----|--------|-----|------|------|
| Parameter                          | Symbol                | Condition                                  | Min | Тур    | Max | Unit | Note |
| Serial port input                  |                       |                                            |     |        |     |      |      |
| Serial clock                       | Sclock                | _                                          | 1   | _      | 5   | MHz  | *1   |
| SCK low time                       | T1                    | _                                          | 100 | _      | _   | ns   | *1   |
| SCK high time                      | T2                    | _                                          | 100 | _      | _   | ns   | *1   |
| CS setup time                      | Т3                    | _                                          | 60  | _      | _   | ns   | *1   |
| CS hold time                       | T4                    | _                                          | 60  | _      | _   | ns   | *1   |
| CS disable high time               | T5                    | _                                          | 100 | _      | _   | ns   | *1   |
| SIN setup time                     | T6                    | _                                          | 50  | _      | _   | ns   | *1   |
| SIN hold time                      | T7                    | _                                          | 50  | _      | _   | ns   | *1   |
| SOUT delay time                    | T8                    | _                                          | _   | _      | 60  | ns   | *1   |
| SOUT hold time                     | Т9                    | _                                          | 60  | _      | _   | ns   | *1   |
| SOUT Enable-Hi-Z time              | T10                   | _                                          | _   | _      | 60  | ns   | *1   |
| SOUT Hi-Z-Enable time              | T11                   | _                                          | _   | _      | 60  | ns   | *1   |
| SOUT C load                        | T <sub>SC</sub>       | _                                          | _   | _      | 40  | pF   | *1   |
| Digital input / output             |                       |                                            |     |        |     |      |      |
| High-level input threshold voltage | V <sub>in(H)</sub>    | SCK, SIN, CS, OSCIN, VD_IS, VD_FZ, TEST    | _   | 1.36   | _   | V    | *1   |
| Low-level input threshold voltage  | V <sub>in(L)</sub>    | SCK, SIN, CS, OSCIN,<br>VD_IS, VD_FZ, TEST | _   | 1.02   | _   | V    | *1   |
| RSTB signal pulse width            | Trst                  | _                                          | 100 | _      | _   | μs   | *1   |
| Input hysteresis width             | V <sub>hysin</sub>    | SCK, SIN, CS, OSCIN,<br>VD_IS, VD_FZ, TEST | _   | 0.34   | _   | V    | *1   |
| Video sync. signal width           | VD <sub>W</sub>       | _                                          | 80  | _      | _   | μs   | *1   |
| CS signal wait time 1              | T <sub>(VD-CS)</sub>  | _                                          | 400 | _      | _   | ns   | *1   |
| CS signal wait time 2              | T <sub>(CS-DT1)</sub> | _                                          | 5   | _      | _   | μs   | *1   |

Note) \*1 : Typical Value checked by design.



# **ELECRTRICAL CHARACTERISTICS (continued)**

 $VDD5 = MVCCx = 4.8 \text{ V}, \text{ DVDD} = \text{AVDD3} = 3.1 \text{ V} \qquad \text{$T_a = 25^{\circ}$C$\pm$2$^{\circ}$C}$ 

| Parameter                              | Symbol                 | Condition      |     | Limits    | Unit            | Note |      |
|----------------------------------------|------------------------|----------------|-----|-----------|-----------------|------|------|
| Parameter                              | Symbol                 | Condition      | Min | Тур       | Max             |      | Note |
| Pulse generator                        |                        |                |     |           |                 |      |      |
| Pulse start resolution for pulse 1     | PL1wait                | OSCIN = 27 MHz | _   | 20.1      | _               | μs   | *1   |
| Pulse resolution for pulse 1           | PL1width               | OSCIN = 27 MHz | _   | 1.2       | _               | μs   | *1   |
| Pulse start resolution for pulse 2     | PL2wait                | OSCIN = 27 MHz | _   | 20.1      | _               | μs   | *1   |
| Iris control                           |                        |                |     |           |                 |      |      |
| AD sampling frequency                  | IRIS <sub>Sample</sub> | OSCIN = 27 MHz | _   | 500       | _               | kHz  | *1   |
| Iris control                           |                        |                |     |           |                 |      |      |
| Thermal shutdown operation temperature | Ttsd                   | _              | _   | 150       | _               | °C   | *1   |
| Thermal shutdown hysteresis width      | Δ Ttsd                 | _              | _   | 40        | _               | °C   | *1   |
| Supply voltage monitor circuit         |                        |                |     | •         |                 |      |      |
| 3.3 V Reset operation                  | Vrston                 | _              | _   | 2.27      | _               | V    | *1   |
| 3.3 V Reset hysteresis width           | Vrsthys                | _              | _   | 0.2       | _               | V    | *1   |
| MVCCx Reset operation                  | $V_{rstFZon}$          | _              | _   | 2.2       | _               | V    | *1   |
| MVCCx Reset hysteresis width           | $V_{\rm rstFZhys}$     | _              | _   | 0.2       | _               | V    | *1   |
| VDD5 Reset operation                   | $V_{rstlSon}$          | _              | _   | 2.2       | _               | V    | *1   |
| VDD5 Reset hysteresis width            | V <sub>rstIShys</sub>  | _              | _   | 0.2       | _               | V    | *1   |
| 8 bit DAC for Hall Offset adjustment   |                        |                |     |           |                 |      |      |
| Adjustment range (High)                | DAOTHof                | _              | _   | AVDD<br>3 | _               | V    | *1   |
| Adjustment range (Low)                 | DAOTLof                | _              | _   | 0         | _               | V    | *1   |
| 10 bit ADC                             |                        |                |     |           |                 |      |      |
| Input Range (High)                     | V <sub>in(H)</sub>     | _              | _   | _         | AVDD<br>3 – 0.2 | V    | *1   |
| Input Range (Low)                      | V <sub>in(L)</sub>     | _              | 0.2 |           | _               | V    | *1   |
| DNLE (Differential linearity error)    | DNL10A                 | _              | _   | 1.0       | _               | LSB  | *1   |
| INLE (Integral linearity error)        | INL10A                 | _              | _   | 2.0       | _               | LSB  | *1   |

Note) \*1 :Typical Value checked by design.



### **PIN CONFIGURATION**

Top View





# **PIN FUNCTIONS**

| Pin No. | Pin name | Туре         | Description                                       |
|---------|----------|--------------|---------------------------------------------------|
| 1       | OP3INP   | Input        | Hall signal amplifier non-inverting input         |
| 2       | SENS     | Output       | Hall current bias output                          |
| 3       | OP3OUT   | Output       | Hall signal amplifier output                      |
| 4       | REF      | _            | Resistor connection for Hall current bias setting |
| 5       | AVDD3    | Power supply | 3 V analog power supply                           |
| 6       | ADTESTIN | Input        | ADC test input                                    |
| 7       | TEST     | Input        | Test mode input                                   |
| 8       | OUTE2    | Output       | Motor output E2                                   |
| 9       | VDD5     | Power supply | Power supply for Iris                             |
| 10      | GND5     | Ground       | GND for Iris                                      |
| 11      | OUTE1    | Output       | Motor output E1                                   |
| 12, 23  | N. C.    | _            | N. C.                                             |
| 13      | OUTD2    | Output       | Motor output D2                                   |
| 14      | MVCCB    | Power supply | Power supply for motor B                          |
| 15      | OUTD1    | Output       | Motor output D1                                   |
| 16      | OUTC2    | Output       | Motor output C2                                   |
| 17      | MGNDB    | Ground       | GND for motor B                                   |
| 18      | OUTC1    | Output       | Motor output C1                                   |
| 19      | OUTB2    | Output       | Motor output B2                                   |
| 20      | MVCCA    | Power supply | Power supply for motor A                          |
| 21      | OUTB1    | Output       | Motor output B1                                   |
| 22      | OUTA2    | Output       | Motor output A2                                   |
| 24      | MGNDA    | Ground       | GND for motor A                                   |
| 25      | OUTA1    | Output       | Motor output A1                                   |
| 26      | LED1     | Input        | Open-drain 1 for driving LED                      |
| 27      | LED2     | Input        | Open-drain 2 for driving LED                      |
| 28      | GNDD     | Ground       | Digital GND                                       |
| 29      | OSCIN    | Input        | OSCIN input                                       |
| 30      | DVDD     | Power supply | 3 V digital power supply                          |
| 31      | SOUT     | Output       | Serial data output                                |
| 32      | cs       | Input        | Chip select signal input                          |
| 33      | SCK      | Input        | Serial clock input                                |

Notes) Concerning detail about pin description, please refer to OPERATION and APPLICATION INFORMATION section.



# **PIN FUNCTIONS (Continued)**

| Pin No. | Pin name | Туре   | Description                             |
|---------|----------|--------|-----------------------------------------|
| 34      | SIN      | Input  | Serial data input                       |
| 35      | VD_IS    | Input  | Iris video sync. signal input           |
| 36      | VD_FZ    | Input  | Focus zoom sync. signal input           |
| 37      | PLS1     | Output | Pulse 1 output                          |
| 38      | PLS2     | Output | Pulse 2 output                          |
| 39      | RSTB     | Input  | Reset signal input                      |
| 40      | GNDA     | Ground | 3 V analog GND                          |
| 41      | CREFIN   | _      | (AVDD3)/2 capacitor connection pin      |
| 42      | VREF     | Output | Reference voltage for Hall sensor       |
| 43      | OP4INN   | Input  | Midpoint bias amplifier inverting input |
| 44      | OP4OUT   | Output | Midpoint bias amplifier output          |

Notes) Concerning detail about pin description, please refer to OPERATION and APPLICATION INFORMATION section.



#### **FUNCTIONAL BLOCK DIAGRAM**



Note) This block diagram is for explaining functions. The part of the block diagram may be omitted, or it may be simplified.



### **APPLICATIONS INFORMATION**

### 1. Serial Interface

### ■ Timing Chart

Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.





Note 1) CS default value of each cycle (Write / Read mode) starts from Low-level. Note 2) It is necessary to input the system clock OSCIN at write mode.



# ■ Register Map

|     | D15        | D14    | D13      | D12        | D11          | D10           | D9             | D8               | D7                     | D6               | D5              | D4                                                                                                                                          | D3        | D2           | D1           | D0           |  |
|-----|------------|--------|----------|------------|--------------|---------------|----------------|------------------|------------------------|------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------|--------------|--------------|--|
| 00H |            |        |          |            |              |               |                |                  |                        |                  | IRS_T           | GT[9:0]                                                                                                                                     |           |              |              |              |  |
| 01H | DGAIN[6:0] |        |          | ASOU       | ND_LPF_F     | C[2:0]        | AS_FLT<br>_OFF | DEC<br>_AVE      |                        | LPF_FC<br>D[1:0] |                 | LPF_FC<br>Γ[1:0]                                                                                                                            |           |              |              |              |  |
| 02H |            | PID_PC | DLE[3:0] |            |              | PID_ZE        | RO[3:0]        |                  |                        | IRIS_RC          | UND[3:0]        |                                                                                                                                             |           | IRIS_CAL     | C_NR[3:0]    |              |  |
| 03H |            |        | DT_ADJ_  | _IRIS[1:0] | PV           | VM_IRIS[2     | 2:0]           | PWI              | M_LPF_FC               | [2:0]            | PWM_FLT<br>_OFF | LMT<br>_ENB                                                                                                                                 |           | ARW          | /[3:0]       |              |  |
| 04H |            |        | HA       | ALL_OFFS   | ET_DAC[7     | :0]           |                |                  |                        |                  | ŀ               | HALL_BIAS                                                                                                                                   | S_DAC[7:0 | )]           |              |              |  |
| 05H |            |        |          | AAF_FC     |              | HALL_G        | GAIN[3:0]      |                  |                        |                  | PID_INV         | TGT_FL<br>T_OFF                                                                                                                             |           | TGT_LPI      | F_FC[3:0]    |              |  |
| 06H |            |        |          |            |              |               |                |                  |                        |                  | STAR            | Γ1[9:0]                                                                                                                                     |           |              |              |              |  |
| 07H | P1EN       |        |          |            |              |               |                |                  |                        | WIDTH            | H1[11:0]        |                                                                                                                                             |           |              |              |              |  |
| 08H |            |        |          |            |              |               |                |                  |                        |                  | START           | Γ2[9:0]                                                                                                                                     |           |              |              |              |  |
| 09H | P2EN       |        |          |            |              |               |                |                  |                        |                  |                 |                                                                                                                                             | WIDTI     | H2[5:0]      |              |              |  |
| 0AH |            |        |          |            |              | DUTY<br>_TEST |                |                  |                        |                  | TGT_IN_         | TEST[9:0]                                                                                                                                   |           |              |              |              |  |
| 0BH |            | PID_CI | LIP[3:0] |            | ADC<br>_TEST | PDWNB         | MODESEL<br>_FZ | MODESEL<br>_IRIS | TESTEN<br>1            |                  |                 | ASWMC                                                                                                                                       | DDE[1:0]  |              |              |              |  |
| 0CH |            |        |          |            |              |               |                |                  | IRSAD[9:0] (Read Only) |                  |                 |                                                                                                                                             |           |              |              |              |  |
| 0DH |            |        |          |            |              |               |                |                  |                        |                  |                 |                                                                                                                                             |           |              |              |              |  |
| 0EH |            |        |          |            | AVE          | E_SPEED       | [4:0]          |                  |                        |                  |                 | TGT_UP                                                                                                                                      | DATE[7:0] |              |              |              |  |
| 0FH |            |        |          |            |              | Reserve<br>d  |                |                  |                        |                  | Rese            | rved                                                                                                                                        |           |              |              |              |  |
| 10H |            |        |          |            |              |               |                |                  |                        |                  |                 |                                                                                                                                             |           |              |              |              |  |
| 20H |            | PWMR   | ES[1:0]  |            | PW           | /MMODE[       | 4:0]           |                  |                        |                  |                 | DT1                                                                                                                                         | [7:0]     |              |              |              |  |
| 21H |            |        |          |            |              |               |                |                  | TESTEN<br>2            |                  |                 |                                                                                                                                             | F         | FZTEST[4:0   | 0]           |              |  |
| 22H |            |        |          |            | PHMOD        | DAB[5:0]      |                |                  |                        |                  |                 | ASWMODE[1:0]  D[9:0] (Read Only)  TGT_UPDATE[7:0]  Reserved  DT1[7:0]  FZTEST[4:0]  DT2A[7:0]  PPWA[7:0]  PSUMAB[7:0]  DT2B[7:0]  PPWC[7:0] |           |              |              |              |  |
| 23H |            |        |          | PPW        | B[7:0]       |               |                |                  |                        |                  |                 | PPW                                                                                                                                         | A[7:0]    |              |              |              |  |
| 24H |            |        | MICRO    | AB[1:0]    | LEDB         | ENDISA<br>B   | BRAKE<br>AB    | CCWCW<br>AB      |                        |                  |                 | PSUM                                                                                                                                        | AB[7:0]   |              |              |              |  |
| 25H | _          |        |          |            |              |               |                | INTCTA           | AB[15:0]               |                  |                 |                                                                                                                                             |           |              |              |              |  |
| 26H |            |        |          |            |              |               |                |                  |                        |                  |                 |                                                                                                                                             |           |              |              |              |  |
| 27H |            |        |          |            | PHMOD        | CD[5:0]       |                |                  |                        |                  |                 | DT2E                                                                                                                                        | 3[7:0]    |              | ,            | ,            |  |
| 28H |            |        |          | PPW        | D[7:0]       |               |                |                  |                        |                  |                 | PPW                                                                                                                                         | C[7:0]    |              |              |              |  |
| 29H |            |        | MICRO    | CD[1:0]    | LEDA         | ENDISC<br>D   | BRAKE<br>CD    | CCWCW<br>CD      |                        |                  |                 | PSUM                                                                                                                                        | CD[7:0]   |              |              |              |  |
| 2AH |            | `      |          |            |              |               |                | INTCTO           | D[15:0]                |                  |                 |                                                                                                                                             |           |              |              |              |  |
| 2BH |            |        |          |            |              |               |                |                  |                        |                  |                 |                                                                                                                                             |           |              |              |              |  |
| 2CH |            |        |          |            |              |               |                |                  |                        |                  |                 |                                                                                                                                             |           | Reserve<br>d | Reserve<br>d | Reserve<br>d |  |



# ■ Register List

| Address | Register name / Bit wide | Function                                                      |
|---------|--------------------------|---------------------------------------------------------------|
| 00h     | IRS_TGT[9:0]             | Iris target                                                   |
| 01h     | OVER_LPF_FC_1ST[1:0]     | ADC feedback filter (1) cut-off frequency                     |
|         | OVER_LPF_FC_2ND[1:0]     | ADC feedback filter (2) cut-off frequency                     |
|         | DEC_AVE                  | Moving average of Iris target                                 |
|         | AS_FLT_OFF               | Filter before PID controller enable / disable                 |
|         | ASOUND_LPF_FC[2:0]       | Filter cut-off frequency before PID controller                |
|         | DGAIN[6:0]               | PID controller digital gain                                   |
| 02h     | IRIS_CALC_NR[3:0]        | PID controller integral error cumulative prevention level     |
|         | IRIS_ROUND[3:0]          | PID controller differential error cumulative prevention level |
|         | PID_ZERO[3:0]            | PID controller zero point                                     |
|         | PID_POLE[3:0]            | PID controller pole                                           |
| 03h     | ARW[3:0]                 | Number of bits in PID controller integrator                   |
|         | LMT_ENB                  | PID controller integral stop                                  |
|         | PWM_FLT_OFF              | LPF after PID controller enable / disable                     |
|         | PWM_LPF_FC[2:0]          | LPF cut-off frequency after PID controller                    |
|         | PWM_IRIS[2:0]            | PWM frequency of Iris block output                            |
|         | DT_ADJ_IRIS[1:0]         | Dead time correction of Iris block output                     |
| 04h     | HALL_BIAS_DAC[7:0]       | Drive current value for hall element                          |
|         | HALL_OFFSET_DAC[7:0]     | Offset adjustment for hall element output amplifier           |
| 05h     | TGT_LPF_FC[3:0]          | Iris target value LPF cut-off frequency                       |
|         | TGT_FLT_OFF              | Iris target value LPF function enable / disable               |
|         | PID_INV                  | PID controller polarity                                       |
|         | HALL_GAIN[3:0]           | Hall element output amplifier gain                            |
|         | AAF_FC                   | Cut-off frequency of hall element output amplifier            |
| 06h     | START1[9:0]              | Pulse 1 start time                                            |
| 07h     | WIDTH1[11:0]             | Pulse 1 width                                                 |
|         | P1EN                     | Pulse 1 output enable                                         |
| 08h     | START2[9:0]              | Pulse 2 start time                                            |
| 09h     | WIDTH2[5:0]              | Pulse 2 width                                                 |
|         | P2EN                     | Pulse 2 output enable                                         |



# ■ Register List (continued)

| Address | Register name / Bit wide | Function                                     |  |  |  |
|---------|--------------------------|----------------------------------------------|--|--|--|
| 0Ah     | TGT_IN_TEST[9:0]         | Iris output duty direct specified value      |  |  |  |
|         | DUTY_TEST                | Iris output duty direct specification enable |  |  |  |
| 0Bh     | ASWMODE[1:0]             | ADTESTIN pin connection selection            |  |  |  |
|         | TESTEN1                  | Test mode enable 1                           |  |  |  |
|         | MODESEL_IRIS             | VD_IS polarity selection                     |  |  |  |
|         | MODESEL_FZ               | VD_FZ polarity selection                     |  |  |  |
|         | PDWNB                    | Power down of Iris block                     |  |  |  |
|         | ADC_TEST                 | ADC read value updated timing                |  |  |  |
|         | PID_CLIP[3:0]            | Iris output PWM maximum duty                 |  |  |  |
| 0Ch     | IRSAD[9:0]               | ADC output for Iris (read only)              |  |  |  |
| 0Eh     | TGT_UPDATE[7:0]          | IRS_TGT (iris target) update delay time      |  |  |  |
| UEII    | AVE_SPEED[4:0]           | Iris target moving average speed             |  |  |  |



# ■ Register List (continued)

| Address | Register name / Bit wide | Function                                        |
|---------|--------------------------|-------------------------------------------------|
| 20h     | DT1[7:0]                 | Start point wait time                           |
|         | PWMMODE[4:0]             | Micro step output PWM frequency                 |
|         | PWMRES[1:0]              | Micro step output PWM resolution                |
| 21h     | FZTEST[4:0]              | PLS1/2 pin output signal selection              |
|         | TESTEN2                  | Test mode enable 2                              |
| 22h     | DT2A[7:0]                | $\alpha$ motor start point excitation wait time |
|         | PHMODAB[5:0]             | $\alpha$ motor phase correction                 |
| 23h     | PPWA[7:0]                | Driver A peak pulse width                       |
|         | PPWB[7:0]                | Driver B peak pulse width                       |
| 24h     | PSUMAB[7:0]              | α motor step count number                       |
|         | CCWCWAB                  | $\alpha$ motor rotation direction               |
|         | BRAKEAB                  | $\alpha$ motor brake                            |
|         | ENDISAB                  | α motor enable/disable control                  |
|         | LEDB                     | LED B output control                            |
|         | MICROAB[1:0]             | $\alpha$ motor sine wave division number        |
| 25h     | INTCTAB[15:0]            | α motor step cycle                              |
| 27h     | DT2B[7:0]                | β motor start point excitation wait time        |
|         | PHMODCD[5:0]             | β motor phase correction                        |
| 28h     | PPWC[7:0]                | Driver C peak pulse width                       |
|         | PPWD[7:0]                | Driver D peak pulse width                       |
| 29h     | PSUMCD[7:0]              | β motor step count number                       |
|         | CCWCWCD                  | β motor rotation direction                      |
|         | BRAKECD                  | β motor brake                                   |
|         | ENDISCD                  | β motor enable/disable control                  |
|         | LEDA                     | LED A output control                            |
|         | MICROCD[1:0]             | β motor sine wave division number               |
| 2Ah     | INTCTCD[15:0]            | β motor step cycle                              |

Please refer to a application note for details.



### **TYPICAL CHARACTERISTICS CURVES**

1, Super low noise Zoom and Focus drive.



# 2, Characteristic of supply voltage monitor.





# PACKAGE INFORMATION ( Reference Data )

Package Code: \*QFN044-P-0606D

unit:mm



Body Material : Br / Sb Free Epoxy Resin

Lead Material : Cu Alloy

Lead Finish Method : Pd Plating



#### IMPORTANT NOTICE

- 1.The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- 2. When using the LSI for new models, verify the safety including the long-term reliability for each product.
- 3. When the application system is designed by using this LSI, be sure to confirm notes in this book. Be sure to read the notes to descriptions and the usage notes in the book.
- 4.The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information de-scribed in this book.
- 5. This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.
- 6. This IC is intended to be used for general electronic equipment [camcorder].

Consult our sales staff in advance for information on the following applications: Special applications in which exceptional quality and reliability are required, or if the failure or malfunction of this IC may directly jeopardize life or harm the human body.

Any applications other than the standard applications intended.

- (1) Space appliance (such as artificial satellite, and rocket)
- (2) Traffic control equipment (such as for automobile, airplane, train, and ship)
- (3) Medical equipment for life support
- (4) Submarine transponder
- (5) Control equipment for power plant
- (6) Disaster prevention and security device
- (7) Weapon
- (8) Others: Applications of which reliability equivalent to (1) to (7) is required
- It is to be understood that our company shall not be held responsible for any damage incurred as a result of or in connection with your using the IC described in this book for any special application, unless our company agrees to your using the IC in this book for any special application.
- 7. This IC is neither designed nor intended for use in automotive applications or environments unless the specific product is designated by our company as compliant with the ISO/TS 16949 requirements.
  - Our company shall not be held responsible for any damage incurred by you or any third party as a result of or in connection with your using the IC in automotive application, unless our company agrees to your using the IC in this book for such application.
- 8.If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- 9. Please use this product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Our company shall not be held responsible for any damage incurred as a result of your using the IC not complying with the applicable laws and regulations.



#### **USAGE NOTES**

- 1. When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.
  - Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- 2. Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- 3. Pay attention to the direction of LSI. When mounting it in the wrong direction onto the PCB (printed-circuit-board), it might smoke or ignite.
- 4. Pay attention in the PCB (printed-circuit-board) pattern layout in order to prevent damage due to short circuit between pins. In addition, refer to the Pin Description for the pin configuration.
- 5. Perform a visual inspection on the PCB before applying power, otherwise damage might happen due to problems such as a solder-bridge between the pins of the semiconductor device. Also, perform a full technical verification on the assembly quality, because the same damage possibly can happen due to conductive substances, such as solder ball, that adhere to the LSI during transportation.
- 6. Take notice in the use of this product that it might break or occasionally smoke when an abnormal state occurs such as output pin-VCC short (Power supply fault), output pin-GND short (Ground fault), or output-to-output-pin short (load short).
  - And, safety measures such as an installation of fuses are recommended because the extent of the abovementioned damage and smoke emission will depend on the current capability of the power supply.
- 7. The protection circuit is for maintaining safety against abnormal operation. Therefore, the protection circuit should not work during normal operation.
  - Especially for the thermal protection circuit, if the area of safe operation or the absolute maximum rating is momentarily exceeded due to output pin to VCC short (Power supply fault), or output pin to GND short (Ground fault), the LSI might be damaged before the thermal protection circuit could operate.
- 8. Unless specified in the product specifications, make sure that negative voltage or excessive voltage are not applied to the pins because the device might be damaged, which could happen due to negative voltage or excessive voltage generated during the ON and OFF timing when the inductive load of a motor coil or actuator coils of optical pick-up is being driven.
- 9. The product which has specified ASO (Area of Safe Operation) should be operated in ASO
- 10. Verify the risks which might be caused by the malfunctions of external components.
- 11. Take time to check the characteristics on use. When changing an external circuit constant for use, consider not only static characteristics, but also transient characteristics and external parts with respect to the characteristics difference among ICs so that you can get enough margin. Moreover, consider the influence of electric charge remaining in an external capacitor on rising/falling of power supply.
- 12. Apply voltage from a low-impedance to power supply pins and connect a bypass capacitor to the LSI as near as possible.

# Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book.
- (3) The products described in this book are intended to be used for general applications (such as office equipment, communications equipment, measuring instruments and household appliances), or for specific applications as expressly stated in this book.

  Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automotive equipment, traffic signaling equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - It is to be understood that our company shall not be held responsible for any damage incurred as a result of or in connection with your using the products described in this book for any special application, unless our company agrees to your using the products in this book for any special application.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.
  - Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.

20100202

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com