- Very Low Power . . . 200 μW Typ at 5 V
- Fast Response Time . . . 2.5 μs Typ With 5-mV Overdrive
- Single Supply Operation:

TLC139M . . . 4 V to 16 V TLC339M . . . 4 V to 16 V TLC339C . . . 3 V to 16 V TLC339I . . . 3 V to 16 V

- High Input Impedance . . .  $10^{12} \Omega$  Typ
- Input Offset Voltage Change at Worst Case Input at Condition Typically 0.23 μV/Month Including the First 30 Days
- On-Chip ESD Protection

#### description

The TLC139/TLC339 consists of four independent differential-voltage comparators designed to operate from a single supply. It is functionally similar to the LM139/LM339 family but uses 1/20th the power for similar response times. The open-drain MOS output stage interfaces to a variety of leads and supplies, as well as wired logic functions. For a similar device with a push-pull output configuration, see the TLC3704 data sheet.

The Texas Instruments LinCMOS™ process offers superior analog performance to standard CMOS processes. Along with the standard CMOS advantages of low power without sacrificing speed, high input impedance, and low bias currents, the LinCMOS™ process offers extremely stable input offset voltages, even with differential input stresses of several volts. This characteristic makes it possible to build reliable CMOS comparators.

# D, J, N, OR PW PACKAGE (TOP VIEW)





NC - No internal connection

#### symbol (each comparator)



#### **AVAILABLE OPTIONS**

|                | V                                 |                         |                      | PACKAGE            |                    |               |
|----------------|-----------------------------------|-------------------------|----------------------|--------------------|--------------------|---------------|
| TA             | V <sub>IO</sub><br>max AT<br>25°C | SMALL<br>OUTLINE<br>(D) | CHIP CARRIER<br>(FK) | CERAMIC DIP<br>(J) | PLASTIC DIP<br>(P) | TSSOP<br>(PW) |
| 0°C to 70°C    | 5 mV                              | TLC339CD                | _                    | _                  | TLC339CN           | TLC339CPW     |
| -40°C to 85°C  | 5 mV                              | TLC339ID                | _                    |                    | TLC339IN           | TLC339IPW     |
| -40°C to 125°C | 5 mV                              | TLC339QD                | _                    | _                  | TLC339QN           | _             |
| -55°C to 125°C | 5 mV                              | TLC339MD                | TLC139MFK            | TLC139MJ           | TLC339MN           | _             |

The D and PW packages are available taped and reeled. Add the suffix R to the device type (e.g., TLC339CDR or TLC339CPWR).

LinCMOS is a trademark of Texas Instruments Incorporated



### description (continued)

The TLC139M and TLC339M are characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C. The TLC339C is characterized for operation over the commercial temperature range of  $0^{\circ}$ C to 70°C. The TLC339I is characterized for operation over the industrial temperature range of  $-40^{\circ}$ C to 85°C. The TLC339Q is characterized for operation over the extended industrial temperature range of  $-40^{\circ}$ C to 125°C.

# output schematic



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>DD</sub> (see Note 1)                         |                              |
|----------------------------------------------------------------------------|------------------------------|
| Input voltage range, V <sub>I</sub>                                        |                              |
| Output voltage range, V <sub>O</sub>                                       |                              |
| Input current, I <sub>1</sub>                                              |                              |
| Output current, I <sub>O</sub> (each output)                               |                              |
| Total supply current into V <sub>DD</sub>                                  | 40 mA                        |
| Total current out of GND                                                   | 60 mA                        |
| Continuous total dissipation                                               | See Dissipation Rating Table |
| Operating free-air temperature range, T <sub>A</sub> : TLC139M             | –55°C to 125°C               |
| TLC339C                                                                    | 0°C to 70°C                  |
| TLC339I                                                                    | –40°C to 85°C                |
| TLC339M                                                                    | –55°C to 125°C               |
| TLC339Q                                                                    | –40°C to 125°C               |
| Storage temperature range                                                  | –65°C to 150°C               |
| Case temperature for 60 seconds: FK package                                | 260°C                        |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D or N packa |                              |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J package .  | 300°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values, except differential voltages, are with respect to network ground.
  - 2. Differential voltages are at IN+ with respect to IN -.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|
| D       | 950 mW                                             | 7.6 mW/°C                                      | 608 mW                                | 494 mW                                | 190 mW                                 |
| FK      | 1375 mW                                            | 11.0 mW/°C                                     | 880 mW                                | 715 mW                                | 275 mW                                 |
| J       | 1375 mW                                            | 11.0 mW/°C                                     | 880 mW                                | 715 mW                                | 275 mW                                 |
| N       | 1150 mW                                            | 9.2 mW/°C                                      | 736 mW                                | 598 mW                                | 230 mW                                 |
| PW      | 700 mW                                             | 5.6 mW/°C                                      | 448 mW                                | 364 mW                                | 140 mW                                 |



# recommended operating conditions

|                                                | TLC1 | 139M, TL | _C339M               | UNIT |
|------------------------------------------------|------|----------|----------------------|------|
|                                                | MIN  | NOM      | MAX                  | UNII |
| Supply voltage, V <sub>DD</sub>                | 4    | 5        | 16                   | V    |
| Common-mode input voltage, V <sub>IC</sub>     | 0    |          | V <sub>DD</sub> -1.5 | V    |
| Low-level output current, I <sub>OL</sub>      |      |          | 20                   | mA   |
| Operating free-air temperature, T <sub>A</sub> | -55  |          | 125                  | °C   |

# electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted)

|                 | PARAMETER                                |                                                       | NOITIONS†                                | т.                | TLC139N                      | I, TLC33 | 39M                               | UNIT |
|-----------------|------------------------------------------|-------------------------------------------------------|------------------------------------------|-------------------|------------------------------|----------|-----------------------------------|------|
|                 | PARAMETER                                | IESI CC                                               | ONDITIONS                                | TA                | MIN                          | TYP      | 39M<br>MAX<br>5<br>10<br>15<br>30 | UNII |
|                 |                                          | ., ., .                                               |                                          | 25°C              |                              | 1.4      | 5                                 |      |
| VIO             | Input offset voltage                     | V <sub>IC</sub> = V <sub>ICR</sub> min,<br>See Note 3 | $V_{DD} = 5 \text{ V to } 10 \text{ V},$ | -55°C to<br>125°C |                              |          | 10                                | mV   |
|                 |                                          | V 0.5V                                                |                                          | 25°C              |                              | 1        |                                   | pА   |
| liO             | Input offset current                     | $V_{IC} = 2.5 \text{ V}$                              |                                          | 125°C             |                              |          | 15                                | nA   |
|                 |                                          | .,                                                    |                                          | 25°C              |                              | 5        |                                   | pA   |
| IВ              | Input bias current                       | V <sub>IC</sub> = 2.5 V                               |                                          | 125°C             |                              |          | 30                                | nA   |
|                 | Common-mode input                        |                                                       |                                          | 25°C              | 0 to<br>V <sub>DD</sub> -1   |          |                                   | .,   |
| VICR            | voltage range                            |                                                       |                                          | -55°C to<br>125°C | 0 to<br>V <sub>DD</sub> –1.5 |          |                                   | V    |
|                 |                                          |                                                       |                                          | 25°C              |                              | 84       |                                   |      |
| CMRR            | Common-mode rejection ratio              | V <sub>IC</sub> = V <sub>ICR</sub> min                |                                          | 125°C             |                              | 84       |                                   | dB   |
|                 |                                          |                                                       |                                          | −55°C             |                              | 84       |                                   |      |
|                 |                                          |                                                       |                                          | 25°C              |                              | 85       |                                   |      |
| ksvr            | Supply-voltage rejection ratio           | $V_{DD} = 5 \text{ V to } 10 \text{ V}$               |                                          | 125°C             |                              | 84       |                                   | dB   |
|                 |                                          |                                                       |                                          |                   |                              | 84       |                                   |      |
| ,,              |                                          | ., .,,                                                |                                          | 25°C              |                              | 300      | 400                               |      |
| VOL             | Low-level output voltage                 | $V_{ID} = -1 V$ ,                                     | $I_{OL} = 6 \text{ mA}$                  | 125°C             |                              |          | 800                               | mV   |
|                 | I Park Tayork and an extract an exercise | V 4.V                                                 |                                          | 25°C              |                              | 0.8      | 40                                | nA   |
| ЮН              | High-level output current                | $V_{ID} = -1 V$ ,                                     | $V_O = 5 V$                              | 125°C             |                              |          | 1                                 | μΑ   |
|                 | Cumply ourrent /four                     |                                                       |                                          | 25°C              |                              | 44       | 80                                |      |
| I <sub>DD</sub> | Supply current (four comparators)        | Outputs low,                                          | No load                                  | -55°C to<br>125°C |                              | _        | 175                               | μА   |

<sup>&</sup>lt;sup>†</sup> All characteristics are measured with zero common-mode voltage unless otherwise noted.

NOTE 3: The offset voltage limits given are the maximum values required to drive the output up to 4.5 V or down to 0.3 V with a 2.5-k $\Omega$  load to VDD.



# TLC139, TLC339, TLC339Q LinCMOS™ MICROPOWER QUAD COMPARATORS

# recommended operating conditions

|                                               |                                                                                                                                                                          | TLC33 | 9C                   | UNIT |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------|------|
|                                               | TLC339C           MIN         NOM         MAX           3         5         16           -0.2         V <sub>DD</sub> -1.5           8         20           0         70 | UNIT  |                      |      |
| Supply voltage, V <sub>DD</sub>               | 3                                                                                                                                                                        | 5     | 16                   | V    |
| Common-mode input voltage, V <sub>IC</sub>    | -0.2                                                                                                                                                                     |       | V <sub>DD</sub> -1.5 | V    |
| Low-level output current, I <sub>OL</sub>     |                                                                                                                                                                          | 8     | 20                   | mA   |
| Operating free-air temperature,T <sub>A</sub> | 0                                                                                                                                                                        |       | 70                   | °C   |

# electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted)

| PARAMETER        |                                | TEST CO.                                | NDITIONET                                | т.          | TLC339C                      |     |     | UNIT  |  |  |
|------------------|--------------------------------|-----------------------------------------|------------------------------------------|-------------|------------------------------|-----|-----|-------|--|--|
|                  | PARAMETER                      | TEST CO                                 | NDITIONS†                                | TA          | MIN                          | TYP | MAX | UNII  |  |  |
| \/               | lanut effect veltere           | V <sub>IC</sub> = V <sub>ICR</sub> min, | $V_{DD} = 5 \text{ V to } 10 \text{ V},$ | 25°C        |                              | 1.4 | 5   | \/    |  |  |
| VIO              | Input offset voltage           | See Note 3                              |                                          | 0°C to 70°C |                              |     | 6.5 | mV    |  |  |
|                  | lanut effect compat            | \/ 0.5\/                                |                                          | 25°C        |                              | 1   |     | pА    |  |  |
| lio              | Input offset current           | V <sub>IC</sub> = 2.5 V                 |                                          | 70°C        |                              |     | 0.3 | nA    |  |  |
|                  | lanut bias sumant              | V 0.5.V                                 |                                          | 25°C        |                              | 5   |     | рА    |  |  |
| IB               | Input bias current             | V <sub>IC</sub> = 2.5 V                 |                                          | 70°C        |                              |     | 0.6 | nA    |  |  |
| V <sub>ICR</sub> | Common-mode input              |                                         |                                          | 25°C        | 0 to<br>V <sub>DD</sub> -1   |     |     | V     |  |  |
|                  | voltage range                  |                                         |                                          | 0°C to 70°C | 0 to<br>V <sub>DD</sub> -1.5 |     |     | v<br> |  |  |
|                  |                                | V <sub>IC</sub> = V <sub>ICR</sub> min  |                                          | 25°C        |                              | 84  |     | dB    |  |  |
| CMRR             | Common-mode rejection ratio    |                                         |                                          | 70°C        |                              | 84  |     |       |  |  |
|                  | Tatio                          |                                         |                                          | 0°C         |                              | 84  |     |       |  |  |
|                  |                                |                                         |                                          | 25°C        |                              | 85  |     |       |  |  |
| ksvr             | Supply-voltage rejection ratio | $V_{DD} = 5 \text{ V to } 10 \text{ V}$ |                                          | 70°C        |                              | 85  |     | dB    |  |  |
|                  | Tatio                          |                                         |                                          | 0°C         |                              | 85  |     |       |  |  |
| .,               | Lave lavel autout valtage      | V 4.V                                   | I C A                                    | 25°C        |                              | 300 | 400 | \/    |  |  |
| VOL              | Low-level output voltage       | $V_{ID} = -1 V$ ,                       | $I_{OL} = 6 \text{ mA}$                  | 70°C        |                              |     | 650 | mV    |  |  |
|                  | Hala laval autout aven         | V 4.V                                   | V- 5.V                                   | 25°C        |                              | 0.8 | 40  | nA    |  |  |
| ЮН               | High-level output current      | $V_{ID} = -1 V$ ,                       | V <sub>O</sub> = 5 V                     | 70°C        |                              |     | 1   | μΑ    |  |  |
| Inn              | Supply current (four           | oly current (four                       |                                          | 25°C        |                              | 44  | 80  |       |  |  |
| IDD              | comparators)                   | Outputs low,                            | No load                                  | 0°C to 70°C |                              |     | 100 | μΑ    |  |  |

<sup>&</sup>lt;sup>†</sup> All characteristics are measured with zero common-mode voltage unless otherwise noted.

NOTE 4: The offset voltage limits given are the maximum values required to drive the output up to 4.5 V or down to 0.3 V with a 2.5-kΩ load to Vnn.



# recommended operating conditions

|                                            |      | UNIT |                      |      |
|--------------------------------------------|------|------|----------------------|------|
|                                            | MIN  | NOM  | MAX                  | UNII |
| Supply voltage, V <sub>DD</sub>            | 3    | 5    | 16                   | V    |
| Common-mode input voltage, V <sub>IC</sub> | -0.2 |      | V <sub>DD</sub> -1.5 | V    |
| Low-level output current, IOL              |      | 8    | 20                   | mA   |
| Operating free-air temperature,TA          | 0    |      | 70                   | °C   |

# electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted)

| PARAMETER |                                | TEOT O                                  | ONDITIONS <sup>†</sup>                   | т.            | TL                            | TLC339I |     |      |
|-----------|--------------------------------|-----------------------------------------|------------------------------------------|---------------|-------------------------------|---------|-----|------|
|           | PARAMETER                      | IESI C                                  | ONDITIONST                               | TA            | MIN                           | TYP     | MAX | UNIT |
| .,        | land effect cellans            | V <sub>IC</sub> = V <sub>ICR</sub> min, | $V_{DD} = 5 \text{ V to } 10 \text{ V},$ | 25°C          |                               | 1.4     | 5   |      |
| VIO       | Input offset voltage           | See Note 3                              |                                          | -40°C to 85°C |                               |         | 7   | mV   |
|           |                                | .,                                      |                                          | 25°C          |                               | 1       |     | pA   |
| IIO       | Input offset current           | V <sub>IC</sub> = 2.5 V                 |                                          | 85°C          |                               |         | 1   | nA   |
|           | Lancet Is to a summer of       | V 0.5.V                                 |                                          | 25°C          |                               | 5       |     | pA   |
| IВ        | Input bias current             | V <sub>IC</sub> = 2.5 V                 |                                          | 85°C          |                               |         | 2   | nA   |
| VICR      | Common-mode input              |                                         |                                          | 25°C          | 0 to<br>V <sub>DD</sub> –1    |         |     | .,   |
|           | voltage range                  |                                         |                                          | -40°C to 85°C | 0 to<br>V <sub>DD</sub> – 1.5 |         |     | V    |
|           |                                | VIC = VICRmin                           |                                          | 25°C          |                               | 84      |     |      |
| CMRR      | Common-mode rejection ratio    |                                         |                                          | 85°C          |                               | 84      |     | dB   |
|           | ratio                          |                                         |                                          | -40°C         |                               | 84      |     |      |
|           |                                |                                         |                                          | 25°C          |                               | 85      |     |      |
| ksvr      | Supply-voltage rejection ratio | V <sub>DD</sub> = 5 V to 10 V           | V <sub>DD</sub> = 5 V to 10 V            |               |                               | 85      |     | dB   |
|           | ratio                          |                                         |                                          | -40°C         |                               | 84      |     |      |
| .,        | Lave laved a vita et valta na  | V 4.V                                   | L C A                                    | 25°C          |                               | 300     | 400 | \/   |
| VOL       | Low-level output voltage       | $V_{ID} = -1 V$ ,                       | $I_{OL} = 6 \text{ mA}$                  | 85°C          |                               |         | 700 | mV   |
| la        | High loved output oursest      | \/ 4\/                                  | V- 5.V                                   | 25°C          |                               | 0.8     | 40  | nA   |
| ЮН        | High-level output current      | $V_{ID} = -1 V$ ,                       | V <sub>O</sub> = 5 V                     | 85°C          |                               |         | 1   | μΑ   |
| Inn       | Supply current (four           | Outputs low,                            | No load                                  | 25°C          |                               | 44      | 80  | ^    |
| lDD       | comparators)                   | Outputs low,                            | INU IUdu                                 | -40°C to 85°C |                               |         | 125 | μA   |

<sup>&</sup>lt;sup>†</sup> All characteristics are measured with zero common-mode voltage unless otherwise noted.

NOTE 3: The offset voltage limits given are the maximum values required to drive the output up to 4.5 V or down to 0.3 V with a 2.5-k $\Omega$  load to VDD.



# TLC139, TLC339, TLC339Q LinCMOS™ MICROPOWER QUAD COMPARATORS

# recommended operating conditions

|                                               |      | TLC339 | Q Q                  | UNIT |
|-----------------------------------------------|------|--------|----------------------|------|
|                                               | MIN  | NOM    | MAX                  | UNII |
| Supply voltage, V <sub>DD</sub>               | 4    | 5      | 16                   | V    |
| Common-mode input voltage, V <sub>IC</sub>    | 0    |        | V <sub>DD</sub> -1.5 | V    |
| Low-level output current, I <sub>OL</sub>     |      |        | 20                   | mA   |
| Operating free-air temperature,T <sub>A</sub> | - 40 |        | 125                  | °C   |

# electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted)

|                 | PARAMETER                      | TEOT 001                                | unitions†                                | т.             | TLO                          | C339Q |     | UNIT |  |
|-----------------|--------------------------------|-----------------------------------------|------------------------------------------|----------------|------------------------------|-------|-----|------|--|
|                 | PARAMETER                      | IESI CON                                | NDITIONS†                                | TA             | MIN                          | TYP   | MAX | UNII |  |
| V               | land offertualisms             | V <sub>IC</sub> = V <sub>ICR</sub> min, | $V_{DD} = 5 \text{ V to } 10 \text{ V},$ | 25°C           |                              | 1.4   | 5   |      |  |
| VIO             | Input offset voltage           | See Note 3                              |                                          | -40°C to 125°C |                              |       | 10  | mV   |  |
| 1               | Innut offeet ourrent           | V <sub>IC</sub> = 2.5 V                 |                                          | 25°C           |                              | 1     |     | рА   |  |
| liO             | Input offset current           | V C = 2.5 V                             |                                          | 125°C          |                              |       | 15  | nA   |  |
| 1               | Innut bigg gurrant             | \/ 2.5.\/                               |                                          | 25°C           |                              | 5     |     | pA   |  |
| I <sub>IB</sub> | Input bias current             | V <sub>IC</sub> = 2.5 V                 |                                          | 125°C          |                              |       | 30  | nA   |  |
| VICR            | Common-mode input              |                                         |                                          | 25°C           | 0 to<br>V <sub>DD</sub> -1   |       |     | ,,   |  |
|                 | voltage range                  |                                         |                                          | -40°C to 125°C | 0 to<br>V <sub>DD</sub> –1.5 |       |     | V    |  |
|                 |                                | VIC = VICRmin                           |                                          | 25°C           |                              | 84    |     |      |  |
| CMRR            | Common-mode rejection ratio    |                                         |                                          | 125°C          |                              | 84    |     | dB   |  |
|                 | ratio                          |                                         |                                          |                |                              | 84    |     |      |  |
|                 | 0 1 1/1 1/1                    |                                         |                                          | 25°C           |                              | 85    |     |      |  |
| ksvr            | Supply-voltage rejection ratio | V <sub>DD</sub> = 5 V to 10 V           |                                          | 125°C          |                              | 84    |     | dB   |  |
|                 |                                |                                         |                                          | -40°C          |                              | 84    |     |      |  |
| Voi             | Low-level output voltage       | V <sub>ID</sub> = -1 V,                 | los - 6 mA                               | 25°C           |                              | 300   | 400 | m\/  |  |
| VOL             | Low-level output voltage       | V D = -1 V                              | I <sub>OL</sub> = 6 mA                   | 125°C          |                              |       | 800 | mV   |  |
| lou             | High lovel output our          | \/\ 1\/                                 | Vo - 5 V                                 | 25°C           |                              | 8.0   | 40  | nA   |  |
| ІОН             | High-level output current      | $V_{ID} = -1 V$ ,                       | V <sub>O</sub> = 5 V                     | 125°C          |                              |       | 1   | μΑ   |  |
| I <sub>DD</sub> | Supply current (four           | ply current (four Outputs low, No load  |                                          | 25°C           |                              | 44    | 80  | μА   |  |
| טט.             | comparators)                   | Calputs low,                            | 140 1000                                 | -40°C to 125°C |                              |       | 125 | μΑ   |  |

<sup>&</sup>lt;sup>†</sup> All characteristics are measured with zero common-mode voltage unless otherwise noted.

NOTE 4: The offset voltage limits given are the maximum values required to drive the output up to 4.5 V or down to 0.3 V with a 2.5-k $\Omega$  load to VDD.



# switching characteristics, $V_{DD}$ = 5 V, $T_A$ = 25°C (see Figure 3)

|                                       | PARAMETER                                        | TEST CO                               | TLC139M, TLC339C<br>TLC339I, TLC339M<br>TLC339Q |     |      | UNIT |    |  |
|---------------------------------------|--------------------------------------------------|---------------------------------------|-------------------------------------------------|-----|------|------|----|--|
|                                       |                                                  |                                       |                                                 | MIN | TYP  | MAX  |    |  |
|                                       |                                                  |                                       | Overdrive = 2 mV                                |     | 4.5  |      |    |  |
|                                       |                                                  |                                       | Overdrive = 5 mV                                |     | 2.5  |      |    |  |
| A Dramanation delevations lave to big | Drangation delay time law to high output         | f = 10 kHz,<br>C <sub>I</sub> = 15 pF | Overdrive = 10 mV                               |     | 1.7  |      | μs |  |
| <sup>t</sup> PLH                      | Propagation delay time, low-to-high output       | ο <u>ς</u> = 10 μ                     | Overdrive = 20 mV                               |     | 1.2  |      |    |  |
|                                       |                                                  |                                       | Overdrive = 40 mV                               |     | 1.0  |      |    |  |
|                                       |                                                  | V <sub>I</sub> = 1.4 V step at I      |                                                 | 1.1 |      |      |    |  |
|                                       |                                                  |                                       | Overdrive = 2 mV                                |     | 3.6  |      |    |  |
|                                       |                                                  |                                       | Overdrive = 5 mV                                |     | 2.1  |      |    |  |
| 1.                                    |                                                  | f = 10 kHz,<br>C <sub>I</sub> = 15 pF | Overdrive = 10 mV                               |     | 1.3  |      |    |  |
| tPHL                                  | Propagation delay time, high-to-low level output | OL = 13 pi                            | Overdrive = 20 mV                               |     | 0.85 |      | μs |  |
|                                       |                                                  |                                       | Overdrive = 40 mV                               |     | 0.55 |      |    |  |
|                                       |                                                  | V <sub>I</sub> = 1.4 V step at IN+    |                                                 |     | 0.10 |      |    |  |
| tTHL                                  | Transition time, high-to-low level output        | f = 10 kHz,<br>C <sub>L</sub> = 15pF  | Overdrive = 50 mV                               |     | 20   | ·    | ns |  |

#### PARAMETER MEASUREMENT INFORMATION

The TLC139 and TLC339 contain a digital output stage that, if held in the linear region of the transfer curve, can cause damage to the device. Conventional operational amplifier/comparator testing incorporates the use of a servo-loop that is designed to force the device output to a level within this linear region. Since the servo-loop method of testing cannot be used, the following alternatives for testing parameters such as input offset voltage, common-mode rejection, etc., are suggested.

To verify that the input offset voltage falls within the limits specified, the limit value is applied to the input as shown in Figure 1(a). With the noninverting input positive with respect to the inverting input, the output should be high. With the input polarity reversed, the output should be low.

A similar test can be made to verify the input offset voltage at the common-mode extremes. The supply voltages can be slewed as shown in Figure 1(b) for the V<sub>ICR</sub> test, rather than changing the input voltages, to provide greater accuracy.



Figure 1. Method for Verifying That Input Offset Voltage Is Within Specified Limits



#### PARAMETER MEASUREMENT INFORMATION

A close approximation of the input offset voltage can be obtained by using a binary search method to vary the differential input voltage while monitoring the output state. When the applied input voltage differential is equal but opposite in polarity to the input offset voltage, the output changes state.

Figure 2 illustrates a practical circuit for direct dc measurement of input offset voltage that does not bias the comparator into the linear region. The circuit consists of a switching mode servo loop in which U1A generates a triangular waveform of approximately 20-mV amplitude. U1B acts as a buffer, with C2 and R4 removing any residual dc offset. The signal is then applied to the inverting input of the comparator under test, while the noninverting input is driven by the output of the integrator formed by U1C through the voltage divider formed by R9 and R10. The loop reaches a stable operating point when the output of the comparator under test has a duty cycle of exactly 50%, which can only occur when the incoming triangle wave is sliced symmetrically or when the voltage at the noninverting input exactly equals the input offset voltage.

Voltage divider R9 and R10 provides a step-up of the input offset voltage by a factor of 100 to make measurement easier. The values of R5, R8, R9, and R10 can significantly influence the accuracy of the reading; therefore, it is suggested that their tolerance level be 1% or lower.



Figure 2. Circuit for Input Offset Voltage Measurement

Measuring the extremely low values of input current requires isolation from all other sources of leakage current and compensation for the leakage of the test socket and board. With a good picoammeter, the socket and board leakage can be measured with no device in the socket. Subsequently, this open socket leakage value can be subtracted from the measurement obtained, with a device in the socket to obtain the actual input current of the device.



#### PARAMETER MEASUREMENT INFORMATION

Propagation delay time is defined as the interval between the application of an input step function and the instant when the output reaches 50% of its maximum value. Propagation delay time, low-to-high-level output, is measured from the leading edge of the input pulse, while propagation delay time, high-to-low-level output, is measured from the trailing edge of the input pulse. Propagation delay time measurement at low input signal levels can be greatly affected by the input offset voltage. The offset voltage should be balanced by the adjustment at the inverting input as shown in Figure 3, so that the circuit is just at the transition point. Then a low signal, for example 105-mV or 5-mV overdrive, causes the output to change state.



NOTE A: C<sub>L</sub> includes probe and jig capacitance.

Figure 3. Propagation Delay, Rise, and Fall Times Test Circuit and Voltage Waveforms



# TLC139, TLC339, TLC339Q LinCMOS™ MICROPOWER QUAD COMPARATORS

# **TYPICAL CHARACTERISTICS**

### **Table of Graphs**

|                  |                                                 |                                                      | FIGURE   |
|------------------|-------------------------------------------------|------------------------------------------------------|----------|
| VIO              | Input offset voltage                            | Distribution                                         | 4        |
| I <sub>IB</sub>  | Input bias current                              | vs Free-air temperature                              | 5        |
| CMRR             | Common-mode rejection ratio                     | vs Free-air temperature                              | 6        |
| ksvr             | Supply-voltage rejection ratio                  | vs Free-air temperature                              | 7        |
| ЮН               | High-level output current                       | vs High-level output voltage vs Free-air temperature | 8<br>9   |
| V <sub>OL</sub>  | Low-level output voltage                        | vs Low-level output current vs Free-air temperature  | 10<br>11 |
| I <sub>DD</sub>  | Supply current                                  | vs Supply voltage<br>vs Free-air temperature         | 12<br>13 |
| <sup>t</sup> PLH | Low-to-high level output propagation delay time | vs Supply voltage                                    | 14       |
| <sup>t</sup> PHL | Low-to-high level output propagation delay time | vs Supply voltage                                    | 15       |
|                  | Overdrive voltage                               | vs Low-to-high-level output propagation delay time   | 16       |
| tf               | Output fall time                                | vs Supply voltage                                    | 17       |
|                  | Overdrive voltage                               | vs High-to-low-level output propagation delay time   | 18       |



## TYPICAL CHARACTERISTICS<sup>†</sup>



Figure 4



INPUT BIAS CURRENT vs
FREE-AIR TEMPERATURE



Figure 5

# SUPPLY-VOLTAGE REJECTION RATIO vs FREE-AIR TEMPERATURE



Figure 7

<sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.



#### TYPICAL CHARACTERISTICS<sup>†</sup>



HIGH-LEVEL OUTPUT CURRENT vs
FREE-AIR TEMPERATURE



Figure 9





# LOW-LEVEL OUTPUT VOLTAGE vs



Figure 11

<sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.



#### TYPICAL CHARACTERISTICS<sup>†</sup>



Figure 12

LOW-TO-HIGH-LEVEL



**SUPPLY CURRENT** FREE-AIR TEMPERATURE 80  $V_{DD} = 5 V$ No Load 70 60 IDD - Supply Current - μ A 50 **Outputs Low** 40 30 **Outputs High** 20 10 -75 -50 -25 50 100 125 25 75 T<sub>A</sub> - Free-Air Temperature - °C

Figure 13



<sup>†</sup>Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.



#### TYPICAL CHARACTERISTICS



Figure 16 Figure 17

# HIGH-TO-LOW-LEVEL OUTPUT PROPAGATION DELAY FOR VARIOUS OVERDRIVE VOLTAGES



Figure 18



#### APPLICATION INFORMATION

The inputs should always remain within the supply rails in order to avoid forward biasing the diodes in the electrostatic discharge (ESD) protection structure. If either input exceeds this range, the device is not damaged as long as the input current is limited to less than 5 mA. To maintain the expected output state, the inputs must remain within the common-mode range. For example, at  $25^{\circ}$ C with  $V_{DD} = 5$  V, both inputs must remain between -0.2 V and 4 V to assure proper device operation. To assure reliable operation, the supply should be decoupled with a capacitor (0.1  $\mu$ F) positioned as close to the device as possible.

The output and supply currents require close observation since the TLC139/TLC339 does not provide current protection. For example, each output can source or sink a maximum of 20 mA; however, the total current to ground has an absolute maximum of 60 mA. This prohibits sinking 20 mA from each of the four outputs simultaneously since the total current to ground would be 80 mA.

The TLC139 and TLC339 have internal ESD-protection circuits that prevent functional failures at voltages up to 2000 V as tested under MIL-STD-883C, Method 3015.2; however, exercise care when handling these devices as exposure to ESD may result in the degradation of the device parametric performance.

**Table of Applications** 

|                                              | FIGURE |
|----------------------------------------------|--------|
| Pulse-width-modulated motor speed controller | 19     |
| Enhanced supply supervisor                   | 20     |
| Two-phase nonoverlapping clock generator     | 21     |



NOTES: A. The recommended minimum capacitance is 10 μF to eliminate common ground switching noise.

B. Select C1 for change in oscillator frequency.

Figure 19. Pulse-Width-Modulated Motor Speed Controller



#### TYPICAL APPLICATION DATA



B. The value of Ct determines the time delay of reset.

Figure 20. Enhanced Supply Supervisor



Figure 21. Two-Phase Nonoverlapping Clock Generator



27-Apr-2012

### **PACKAGING INFORMATION**

| Orderable Device Status (1) Package Type Package Pins Drawing |          | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |                              |                    |  |
|---------------------------------------------------------------|----------|-------------|-------------------------|----------------------|------------------------------|-----------------------------|------------------------------|--------------------|--|
| 5962-87659022A                                                | ACTIVE   | LCCC        | FK                      | 20                   | 1                            | TBD                         | Call TI                      | Call TI            |  |
| 5962-8765902CA                                                | ACTIVE   | CDIP        | J                       | 14                   | 1                            | TBD                         | Call TI                      | Call TI            |  |
| 5962-9555001NXD                                               | ACTIVE   | SOIC        | D                       | 14                   | 2500                         | Green (RoHS<br>& no Sb/Br)  | CU NIPDAU                    | Level-1-260C-UNLIM |  |
| 5962-9555001NXDR                                              | ACTIVE   | SOIC        | D                       | 14                   | 2500                         | Green (RoHS<br>& no Sb/Br)  | CU NIPDAU Level-1-260C-UNLIM |                    |  |
| TLC139MFKB                                                    | ACTIVE   | LCCC        | FK                      | 20                   | 1                            | TBD                         | POST-PLATE                   | N / A for Pkg Type |  |
| TLC139MJ                                                      | ACTIVE   | CDIP        | J                       | 14                   | 1                            | TBD                         | A42                          | N / A for Pkg Type |  |
| TLC139MJB                                                     | ACTIVE   | CDIP        | J                       | 14                   | 1                            | TBD                         | A42                          | N / A for Pkg Type |  |
| TLC339CD                                                      | ACTIVE   | SOIC        | D                       | 14                   | 50                           | Green (RoHS<br>& no Sb/Br)  | CU NIPDAU                    | Level-1-260C-UNLIM |  |
| TLC339CDG4                                                    | ACTIVE   | SOIC        | D                       | 14                   | 50                           | Green (RoHS<br>& no Sb/Br)  | CU NIPDAU                    | Level-1-260C-UNLIM |  |
| TLC339CDR                                                     | ACTIVE   | SOIC        | D                       | 14                   | 2500                         | Green (RoHS<br>& no Sb/Br)  | CU NIPDAU                    | Level-1-260C-UNLIM |  |
| TLC339CDRG4                                                   | ACTIVE   | SOIC        | D                       | 14                   | 2500                         | Green (RoHS<br>& no Sb/Br)  | CU NIPDAU                    | Level-1-260C-UNLIM |  |
| TLC339CN                                                      | ACTIVE   | PDIP        | N                       | 14                   | 25                           | Pb-Free (RoHS)              | CU NIPDAU                    | N / A for Pkg Type |  |
| TLC339CN10                                                    | OBSOLETE | PDIP        | N                       | 14                   |                              | TBD                         | Call TI                      | Call TI            |  |
| TLC339CNE4                                                    | ACTIVE   | PDIP        | N                       | 14                   | 25                           | Pb-Free (RoHS)              | CU NIPDAU                    | N / A for Pkg Type |  |
| TLC339CNSR                                                    | ACTIVE   | SO          | NS                      | 14                   | 2000                         | Green (RoHS<br>& no Sb/Br)  | CU NIPDAU                    | Level-1-260C-UNLIM |  |
| TLC339CNSRG4                                                  | ACTIVE   | SO          | NS                      | 14                   | 2000                         | Green (RoHS<br>& no Sb/Br)  | CU NIPDAU                    | Level-1-260C-UNLIM |  |
| TLC339CPW                                                     | ACTIVE   | TSSOP       | PW                      | 14                   | 90                           | Green (RoHS<br>& no Sb/Br)  | CU NIPDAU                    | Level-1-260C-UNLIM |  |
| TLC339CPWG4                                                   | ACTIVE   | TSSOP       | PW                      | 14                   | 90                           | Green (RoHS<br>& no Sb/Br)  | CU NIPDAU                    | Level-1-260C-UNLIM |  |
| TLC339CPWLE                                                   | OBSOLETE | TSSOP       | PW                      | 14                   |                              | TBD                         | Call TI                      | Call TI            |  |
| TLC339CPWR                                                    | ACTIVE   | TSSOP       | PW                      | 14                   | 2000                         | Green (RoHS<br>& no Sb/Br)  | CU NIPDAU                    | Level-1-260C-UNLIM |  |
| TLC339CPWRG4                                                  | ACTIVE   | TSSOP       | PW                      | 14                   | 2000                         | Green (RoHS<br>& no Sb/Br)  | CU NIPDAU                    | Level-1-260C-UNLIM |  |





27-Apr-2012

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TLC339ID         | ACTIVE                | SOIC         | D                  | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLC339IDG4       | ACTIVE                | SOIC         | D                  | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLC339IDR        | ACTIVE                | SOIC         | D                  | 14   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLC339IDRG4      | ACTIVE                | SOIC         | D                  | 14   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLC339IN         | ACTIVE                | PDIP         | N                  | 14   | 25          | Pb-Free (RoHS)             | CU NIPDAU            | N / A for Pkg Type           |                             |
| TLC339INE4       | ACTIVE                | PDIP         | N                  | 14   | 25          | Pb-Free (RoHS)             | CU NIPDAU            | N / A for Pkg Type           |                             |
| TLC339IPW        | ACTIVE                | TSSOP        | PW                 | 14   | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLC339IPWG4      | ACTIVE                | TSSOP        | PW                 | 14   | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLC339IPWR       | ACTIVE                | TSSOP        | PW                 | 14   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLC339IPWRG4     | ACTIVE                | TSSOP        | PW                 | 14   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLC339MD         | ACTIVE                | SOIC         | D                  | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLC339MDG4       | ACTIVE                | SOIC         | D                  | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLC339MDR        | ACTIVE                | SOIC         | D                  | 14   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLC339MDRG4      | ACTIVE                | SOIC         | D                  | 14   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLC339MN         | ACTIVE                | PDIP         | N                  | 14   | 25          | Pb-Free (RoHS)             | CU NIPDAU            | N / A for Pkg Type           |                             |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



#### PACKAGE OPTION ADDENDUM

27-Apr-2012

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

14-Jul-2012 www.ti.com

# TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**





#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 5962-9555001NXDR | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLC339CDR        | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLC339CNSR       | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| TLC339CPWR       | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLC339IDR        | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLC339IPWR       | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLC339MDR        | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 14-Jul-2012



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 5962-9555001NXDR | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| TLC339CDR        | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| TLC339CNSR       | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| TLC339CPWR       | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| TLC339IDR        | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| TLC339IPWR       | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| TLC339MDR        | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |

#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

#### Products Applications

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers DI P® Products Consumer Electronics www.dlp.com www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy

Clocks and Timers www.ti.com/clocks Industrial www.ti.com/medical Interface interface.ti.com Medical www.ti.com/security

Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# AMEYA360 Components Supply Platform

# **Authorized Distribution Brand:**

























# Website:

Welcome to visit www.ameya360.com

# Contact Us:

# > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

# > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

# Customer Service :

Email service@ameya360.com

# Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com