### L99DZ70XP

### Door actuator driver

#### **Features**

- One full bridge for 6 A load ( $R_{on} = 150 \text{ m}\Omega$ )
- Two half bridges for 3 A load (R<sub>on</sub> = 300 mΩ)
- Two half bridges for 0.75 A load  $(R_{on} = 1600 \text{ m}\Omega)$
- One highside driver for 6 A load ( $R_{on} = 90 \text{ m}\Omega$ )
- Two configurable highside drivers for up to 1.5 A load (R<sub>on</sub> = 500 mΩ) or 0.4 A (R<sub>on</sub> = 1800 mΩ)
- Two highside drivers for 0.5 A load  $(R_{on} = 1600 \text{ m}\Omega)$
- Programmable softstart function to drive loads with higher inrush currents as current limitation value
- Very low current consumption in standby mode ( $I_S < 6 \mu A \text{ typ}$ ;  $T_j \le 85 \text{ °C}$ ;  $I_{CC} < 5 \mu A \text{ typ}$ ;  $T_i \le 85 \text{ °C}$ )
- Current monitor output for all highside drivers
- Device contains temperature warning and protection
- Openload detection for all outputs
- Over-current protection for all otputs
- Separated half bridges for door lock motor
- PWM control of all outputs
- Charge pump output for reverse polarity protection
- STM standard serial peripheral interface (ST-SPI 3.0)
- Control block for electrochromic element



### **Applications**

Door actuator driver with 6 bridges for double door lock control, mirror fold and mirror axis control, highside driver for mirror defroster, bulbs and LEDs (replacement for L9950). Control block with external MOS transistor for charging / discharging of electrochromic glass.

### **Description**

The L99DZ70XP is a microcontroller driven multifunctional door actuator driver for automotive applications. Up to five DC motors and five grounded resistive loads can be driven with six half bridges and five highside drivers. An electrochromic mirror glass can be controlled using the integrated SPI-driven module in conjunction with an external MOS transistor. The integrated SPI controls all operating modes (forward, reverse, brake and high impedance). Also all diagnostic information is available via SPI read.

Table 1. Device summary

| Package     | Order codes |               |  |
|-------------|-------------|---------------|--|
| rackage     | Tube        | Tape and reel |  |
| PowerSSO-36 | L99DZ70XP   | L99DZ70XPTR   |  |

September 2013 Doc ID 15162 Rev 4 1/47

Contents L99DZ70XP

# **Contents**

| 1 | Bloc  | k diagram and pin description6                                             |
|---|-------|----------------------------------------------------------------------------|
| 2 | Elect | rical specifications 10                                                    |
|   | 2.1   | Absolute maximum ratings                                                   |
|   | 2.2   | ESD protection                                                             |
|   | 2.3   | Thermal data11                                                             |
|   | 2.4   | Electrical characteristics                                                 |
|   |       | 2.4.1 Outputs OUT1 - OUT11, ECV                                            |
|   | 2.5   | SPI - Electrical characteristics                                           |
| 3 | Appl  | ication information                                                        |
|   | 3.1   | Dual power supply: VS and VCC                                              |
|   | 3.2   | Wake up and active mode / standby mode                                     |
|   | 3.3   | Charge pump                                                                |
|   | 3.4   | Diagnostic functions                                                       |
|   | 3.5   | Overvoltage and undervoltage detection at V <sub>S</sub>                   |
|   | 3.6   | Overvoltage and undervoltage detection at V <sub>CC</sub>                  |
|   | 3.7   | Temperature warning and thermal shutdown                                   |
|   | 3.8   | Inductive loads                                                            |
|   | 3.9   | Open load detection                                                        |
|   | 3.10  | Over-load detection                                                        |
|   | 3.11  | Current monitor                                                            |
|   | 3.12  | PWM inputs                                                                 |
|   | 3.13  | Cross-current protection                                                   |
|   | 3.14  | Programmable soft-start function to drive loads with higher inrush current |
|   |       |                                                                            |
|   | 3.15  | Controller for electrochromic glass                                        |
| 4 | Func  | tional description of the SPI29                                            |
|   | 4.1   | General description                                                        |
|   |       | 4.1.1 Chip Select Not (CSN)                                                |
|   |       | 4.1.2 Serial Data In (DI)                                                  |

|   |       | 4.1.3    | Serial Clock (CLK)         | 29 |
|---|-------|----------|----------------------------|----|
|   |       | 4.1.4    | Serial Data Out (DO)       | 29 |
|   |       | 4.1.5    | SPI communication flow     | 30 |
|   | 4.2   | Comm     | nand byte                  | 31 |
|   |       | 4.2.1    | Operation code definition  | 31 |
|   | 4.3   | Global   | I status byte              | 32 |
|   | 4.4   | Addre    | ss mapping                 | 33 |
| 5 | SPI - | - contro | ol and status registers    | 34 |
|   | 5.1   | Contro   | ol register 0              | 34 |
|   | 5.2   | Contro   | ol register 1              | 35 |
|   | 5.3   | Contro   | ol register 2              | 36 |
|   | 5.4   | Contro   | ol register 3              | 37 |
|   | 5.5   | Status   | register 0                 | 38 |
|   | 5.6   | Status   | register 1                 | 39 |
|   | 5.7   | Status   | register 2                 | 40 |
|   | 5.8   | Config   | guration register          | 41 |
| 6 | Pacl  | kages th | nermal data                | 42 |
| 7 | Pacl  | kage an  | d packing information      | 43 |
|   | 7.1   | ECOP     | ACK <sup>®</sup> packages  | 43 |
|   | 7.2   | Power    | SSO-36 package information | 43 |
|   | 7.3   | Power    | SSO-36 packing information | 45 |
| Q | Revi  | ision hi | story                      | 46 |

List of tables L99DZ70XP

# List of tables

| rable 1.  | Device summary                           | . 1 |
|-----------|------------------------------------------|-----|
| Table 2.  | Pin definition and functions             |     |
| Table 3.  | Absolute maximum ratings                 | 10  |
| Table 4.  | ESD protection                           | 10  |
| Table 5.  | Operating junction temperature           | 11  |
| Table 6.  | Temperature warning and thermal shutdown | 11  |
| Table 7.  | Supply                                   | 11  |
| Table 8.  | Overvoltage and under voltage detection  | 12  |
| Table 9.  | Current monitor output CM / PWM 2        | 12  |
| Table 10. | Charge pump output CP                    |     |
| Table 11. | On-resistance and switching times        | 13  |
| Table 12. | Current monitoring                       | 16  |
| Table 13. | Electrochrome control                    | 17  |
| Table 14. | Delay time from standby to active mode   | 19  |
| Table 15. | Inputs: CSN, CLK, PWM1/2 and DI          | 19  |
| Table 16. | SDI timing                               | 19  |
| Table 17. | DO                                       | 20  |
| Table 18. | DO timing                                | 20  |
| Table 19. | CSN timing                               |     |
| Table 20. | SPI frame                                |     |
| Table 21. | Operation code definition                | 31  |
| Table 22. | Global status byte                       | 32  |
| Table 23. | RAM memory map                           |     |
| Table 24. | ROM memory map                           |     |
| Table 25. | Control register 0 (read/write)          |     |
| Table 26. | Control register 1 (read/write)          |     |
| Table 27. | Control register 2 (read/write)          |     |
| Table 28. | Control register 3 (read/write)          |     |
| Table 29. | Status register 0 (read)                 |     |
| Table 30. | Status register 1 (read)                 | 39  |
| Table 31. | Status register 2 (read)                 |     |
| Table 32. | Configuration register (read/write)      |     |
| Table 33. | PowerSSO-36 mechanical data              |     |
| Table 34. | Document revision history                | 46  |

L99DZ70XP List of figures

# **List of figures**

| Figure 1.  | Block diagram                                                   | . 6 |
|------------|-----------------------------------------------------------------|-----|
| Figure 2.  | Configuration diagram (top view)                                | . 9 |
| Figure 3.  | Electrochrome control block diagram                             | 18  |
| Figure 4.  | SPI - Transfer timing diagram                                   | 21  |
| Figure 5.  | SPI - Input timing                                              | 21  |
| Figure 6.  | SPI - DO valid data delay time and valid time                   | 22  |
| Figure 7.  | SPI - DO enable and disable time                                | 22  |
| Figure 8.  | SPI - driver turn on/off timing, minimum CSN HI time            | 23  |
| Figure 9.  | Example of programmable soft-start function for inductive loads | 27  |
| Figure 10. | Write and read SPI                                              | 30  |
| Figure 11. | Global error flag definition                                    | 33  |
| Figure 12. | Packages thermal data                                           | 42  |
| Figure 13. | PowerSSO-36 package dimensions                                  | 43  |
| Figure 14. | PowerSSO-36 tube shipment (no suffix)                           |     |
| Figure 15. | PowerSSO-36 tape and reel shipment (suffix "TR")                |     |

#### Block diagram and pin description 1

Figure 1. **Block diagram** 



Table 2. Pin definition and functions

| Pin           | Symbol | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|---------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1, 18, 19, 36 | GND    | Ground: reference potential.  Important: For the capability of driving the full current at the outputs all pins of GND must be externally connected!                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 2, 35         | OUT11  | Highside driver output 11.  The output is built by a highside switch and is intended for resistive loads, therefore the internal reverse diode from GND to the output is missing. For ESD reason a diode to GND is present, but the energy which can be dissipated is limited. The highside driver is a power DMOS transistor with an internal parasitic reverse diode from the output to VS (bulk-drain-diode). The output is over-current protected.  Important: for the capability of driving the full current at the outputs both pins of OUT11 must be externally connected! |  |

Table 2. Pin definition and functions (continued)

| Pin                                | Symbol                                                                                                                                                                                                                                                                                                                                                                                             | Function                                                                                                                                                                                                                                                                                                                                                              |  |  |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 3<br>4<br>5                        | OUT1,<br>OUT2,<br>OUT3                                                                                                                                                                                                                                                                                                                                                                             | Halfbridge outputs 1,2,3.  The output is built by a highside and a lowside switch, which are internally connected. The output stage of both switches is a power DMOS transistor. Each driver has an internal parasitic reverse diode (bulk-drain-diode: highside driver from output to VS, lowside driver from GND to output). This output is over-current protected. |  |  |
| 6, 7, 14, 15,<br>23, 24, 28,<br>29 | V <sub>S</sub>                                                                                                                                                                                                                                                                                                                                                                                     | Power supply voltage (external reverse protection required). For this input a ceramic capacitor as close as possible to GND is recommended.  Important: For the capability of driving the full current at the outputs all pins of VS must be externally connected!                                                                                                    |  |  |
| 8                                  | DI                                                                                                                                                                                                                                                                                                                                                                                                 | Serial data input.  The input requires CMOS logic levels and receives serial data from the microcontroller. The data is a 24 bit control word and the most significant bit (MSB, bit 23) is transferred first.                                                                                                                                                        |  |  |
| 9                                  | Current monitor output/PWM2 input.  Depending on the selected multiplexer bits of the control register this output sources an image of the instant current through the corresponding highsic driver with a ratio of 1/10.000 or 1/2000. This pin is bidirectional. The microcontroller can overdrive the current monitor signal to provide a secon PWM input for the outputs OUT5, OUT8 and OUT10. |                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 10                                 | CSN                                                                                                                                                                                                                                                                                                                                                                                                | Chip Select Not input / Testmode.  This input is low active and requires CMOS logic levels. The serial data transfer between L99DZ70 and the microcontroller is enabled by pulling input CSN to low level.                                                                                                                                                            |  |  |
| 11                                 | DO                                                                                                                                                                                                                                                                                                                                                                                                 | Serial data output.  The diagnosis data is available via the SPI and this tristate-output. The output will remain in tristate, if the chip is not selected by the input CSN (CSN = high)                                                                                                                                                                              |  |  |
| 12                                 | VCC Supply voltage. For this input a ceramic capacitor as close as possible to GND is recommended.                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 13                                 | CLK                                                                                                                                                                                                                                                                                                                                                                                                | Serial clock input.  This input controls the internal shift register of the SPI and requires CMOS logic levels.                                                                                                                                                                                                                                                       |  |  |
| 16,17<br>20,21<br>22               | OUT4,<br>OUT5,<br>OUT6                                                                                                                                                                                                                                                                                                                                                                             | Important: For the capability of driving the full current at the outputs both                                                                                                                                                                                                                                                                                         |  |  |
| 25                                 | ECDR                                                                                                                                                                                                                                                                                                                                                                                               | Electrocromic driver output.  If the electrochrome mode is selected this pin is used to control the gate of an external MOSFET, otherwise it remains in high-impedance state.  Note: It is possible to connect the pin to VS as in L9950/53/54 applications, as long as the electrochome mode is not enabled via SPI.                                                 |  |  |
| 26                                 | СР                                                                                                                                                                                                                                                                                                                                                                                                 | Charge pump output.  This output is provided to drive the gate of an external n-channel power MOS used for reverse polarity protection (see <i>Figure 1</i> .).                                                                                                                                                                                                       |  |  |

**477** 

Table 2. Pin definition and functions (continued)

| Pin      | Symbol                                                                                                                                                                                                                                                                                                                                                                                                   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 27       | PWM1                                                                                                                                                                                                                                                                                                                                                                                                     | PWM1 input. This input signal can be used to control the drivers OUT1-4, OUT6-7, OUT9 and OUT11 and ECV by an external PWM signal.                                                                                                                                                                                                                                                                                                                             |  |
| 30<br>31 | OUT7,<br>OUT8,                                                                                                                                                                                                                                                                                                                                                                                           | Highside driver outputs 7,8: see OUT9. By selection of one of the 2 power DMOS at same output is it possible to supply a bulb with low on-resistance or a LED with higher on-resistance in a different application.                                                                                                                                                                                                                                            |  |
| 32       | Electrochrome voltage input and lowside driver output.  This input senses voltage in electrocrome mode for charge modern than the lowside switch provides a fast discharge of electrocromic roan be used 'stand alone' as lowside switch beside electrocromic roan be used 'stand alone' as lowside switch beside electrocromic roan be used 'stand alone' as lowside switch beside electrocromic roans. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 33       | OUT9                                                                                                                                                                                                                                                                                                                                                                                                     | Highside driver output 9.  The output is built by a highside switch and is intended for resistive loads, hence the internal reverse diode from GND to the output is missing. For ESD reason a diode to GND is present but the energy which can be dissipated is limited. The highside driver is a power DMOS transistor with an internal parasitic reverse diode from the output to VS (bulk-drain-diode). The output is over-current and open load protected. |  |
| 34       | OUT10                                                                                                                                                                                                                                                                                                                                                                                                    | Highside driver output 10: see OUT9.  Important: beside the bit10 in control register 1 this output can be switched on setting bit1 for electrocromic control mode with higher priority.                                                                                                                                                                                                                                                                       |  |



Figure 2. Configuration diagram (top view)

Note:

All pins with the same name must be externally connected.

### 2 Electrical specifications

### 2.1 Absolute maximum ratings

Stressing the device above the rating listed in the "Absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality document.

Table 3. Absolute maximum ratings

| Symbol                                                                                     | Parameter                                                                                                                  | Value                        | Unit |
|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------|------|
| Vs                                                                                         | DC supply voltage                                                                                                          | -0.328                       | V    |
| VS                                                                                         | Single pulse t <sub>max</sub> < 400 ms                                                                                     | 40                           | V    |
| Vcc                                                                                        | Stabilized supply voltage, logic supply                                                                                    | -0.3 to 5.5                  | V    |
| V <sub>DI</sub> , V <sub>DO,</sub> V <sub>CLK,</sub><br>V <sub>CSN,</sub> V <sub>PWM</sub> | CLK, VM Digital input / output voltage -0.3 to V <sub>CC</sub> + 0.3  Current monitor output -0.3 to V <sub>CC</sub> + 0.3 |                              | V    |
| V <sub>CM</sub>                                                                            |                                                                                                                            |                              | V    |
| V <sub>CP</sub>                                                                            | Charge pump output                                                                                                         | -25 V <sub>S</sub> + 11      | V    |
| V <sub>OUTn, ECDR, ECV</sub>                                                               | Static output voltage (n= 1 to 11)                                                                                         | -0.3 to V <sub>S</sub> + 0.3 | V    |
| I <sub>OUT,2,3,9,10,</sub><br>ECV                                                          | Output current                                                                                                             | ±1.25                        | Α    |
| I <sub>OUT1,6,7,8,</sub>                                                                   | Output current                                                                                                             | ±5                           | Α    |
| I <sub>OUT4,5,11</sub>                                                                     | Output current                                                                                                             | ±10                          | Α    |

### 2.2 ESD protection

Table 4. ESD protection

| Parameter                     | Value              | Unit |
|-------------------------------|--------------------|------|
| All pins                      | ± 2 <sup>(1)</sup> | kV   |
| Output pins: OUT1 - OUT6, ECV | ± 4 <sup>(2)</sup> | kV   |

<sup>1.</sup> HBM according to MIL 883C, Method 3015.7 or EIA/JESD22-A114-A.

<sup>2.</sup> HBM with all unzapped pins grounded.

#### 2.3 Thermal data

Table 5. Operating junction temperature

|   | Symbol         | Parameter                      | Value      | Unit |
|---|----------------|--------------------------------|------------|------|
| Ī | T <sub>j</sub> | Operating junction temperature | -40 to 150 | °C   |

Table 6. Temperature warning and thermal shutdown

| Symbol               | Parameter                                          |                              | Min. | Тур. | Max. | Unit |
|----------------------|----------------------------------------------------|------------------------------|------|------|------|------|
| T <sub>jTW ON</sub>  | Temperature warning threshold junction temperature | Tj                           | 130  |      | 150  | °C   |
| T <sub>jSD ON</sub>  | Thermal shutdown threshold junction temperature    | T <sub>j</sub><br>increasing |      |      | 170  | ů    |
| T <sub>jSD OFF</sub> | Thermal shutdown threshold junction temperature    | T <sub>j</sub><br>decreasing | 150  |      |      | ů    |
| T <sub>jSD HYS</sub> | Thermal shutdown hysteresis                        |                              |      | 5    |      | °K   |

### 2.4 Electrical characteristics

 $V_S$  = 8 to 16V,  $V_{CC}$ = 4.5 to 5.3V,  $T_j$  = -40 to 150°C, unless otherwise specified.

The voltages are referred to GND and currents are assumed positive, when the current flows into the pin.

Table 7. Supply

| Item               | Symbol         | Parameter                               | Test condition                                                                                                                                            | Min. | Тур. | Max. | Unit |
|--------------------|----------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| 7.1                | VS             | Operating voltage range                 |                                                                                                                                                           | 7    |      | 28   | V    |
| 7.2                |                | V <sub>S</sub> DC supply current        | V <sub>S</sub> = 16 V, V <sub>CC</sub> = 5.3 V<br>active mode<br>OUT1 - OUT11, ECV,<br>ECDR floating                                                      |      | 7    | 20   | mA   |
| 7.3                | I <sub>S</sub> | V <sub>S</sub> quiescent supply current | $V_S = 16 \text{ V}, V_{CC} = 0 \text{ V}$<br>standby mode<br>OUT1 - OUT11, ECV,<br>ECDR floating<br>$T_{test} = -40^{\circ}\text{C}, 25^{\circ}\text{C}$ |      | 4    | 12   | μА   |
| 7.4 <sup>(1)</sup> |                |                                         | T <sub>test</sub> = 85°C                                                                                                                                  |      | 6    | 25   |      |

Table 7. Supply (continued)

| Item               | Symbol          | Parameter                                | Test condition                                                                                                                                                          | Min. | Тур. | Max. | Unit |
|--------------------|-----------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| 7.5                |                 | V <sub>CC</sub> DC supply current        | $V_S$ = 16 V, $V_{CC}$ = 5.3 V<br>CSN = $V_{CC}$ , active mode<br>OUT1 - OUT11, ECV,<br>ECDR floating                                                                   |      | 1    | 3    | mA   |
| 7.6 <sup>(2)</sup> | I <sub>cc</sub> | V <sub>CC</sub> quiescent supply current | $V_S = 16 \text{ V},$ $V_{CC} = 5.3 \text{ V}_{CSN} = \text{V}_{CC}$ standby mode OUT1 - OUT11, ECV, ECDR floating $T_{test} = -40^{\circ}\text{C}, 25^{\circ}\text{C}$ |      | 3    | 6    | μΑ   |
| 7.7 <sup>(1)</sup> |                 |                                          | T <sub>test</sub> = 85°C                                                                                                                                                |      | 5    | 10   |      |

<sup>1.</sup> This parameter is guaranteed by design.

Table 8. Overvoltage and under voltage detection

| Item | Symbol                | Parameter                           | Test condition                             | Min. | Тур. | Max. | Unit |
|------|-----------------------|-------------------------------------|--------------------------------------------|------|------|------|------|
| 8.1  | V <sub>SUV on</sub>   | V <sub>S</sub> UV-threshold voltage | V <sub>S</sub> increasing                  | 5.6  |      | 7.2  | V    |
| 8.2  | V <sub>SUV off</sub>  | V <sub>S</sub> UV-threshold voltage | V <sub>S</sub> decreasing                  | 5.2  |      | 6.1  | V    |
| 8.3  | V <sub>SUV hyst</sub> | V <sub>S</sub> UV-hysteresis        | V <sub>SUV ON</sub> - V <sub>SUV OFF</sub> |      | 0.5  |      | V    |
| 8.4  | V <sub>SOV off</sub>  | V <sub>S</sub> OV-threshold voltage | V <sub>S</sub> increasing                  | 18   |      | 24.5 | V    |
| 8.5  | V <sub>SOV on</sub>   | V <sub>S</sub> OV-threshold voltage | V <sub>S</sub> decreasing                  | 17.5 |      | 23.5 | V    |
| 8.6  | V <sub>SOV hyst</sub> | V <sub>S</sub> OV-hysteresis        | V <sub>SOV OFF</sub> - V <sub>SOV ON</sub> |      | 1    |      | V    |
| 8.7  | V <sub>POR off</sub>  | Power-on-reset threshold            | V <sub>CC</sub> increasing                 |      |      | 2.9  | V    |
| 8.8  | V <sub>POR on</sub>   | Power-on-reset threshold            | V <sub>CC</sub> decreasing                 | 2.0  |      |      | V    |
| 8.9  | V <sub>POR hyst</sub> | Power-on-reset hysteresis           | V <sub>POR OFF</sub> - V <sub>POR ON</sub> |      | 0.11 |      | V    |

Table 9. Current monitor output CM / PWM 2

| Item | Symbol            | Parameter                                                                                              | Test condition              | Min. | Тур.      | Max                 | Unit |
|------|-------------------|--------------------------------------------------------------------------------------------------------|-----------------------------|------|-----------|---------------------|------|
| 9.1  | V <sub>CM</sub>   | Functional voltage range                                                                               |                             | 0    |           | V <sub>CC</sub> -1V | V    |
| 9.2  | I <sub>CM,r</sub> | Current monitor output ratio: I <sub>CM</sub> / I <sub>OUT1,4,5,6,11</sub> and 7,8 (low on-resistance) | 0V <= V <sub>CM</sub> <= 4V |      | 1 10.000  |                     |      |
| 9.3  |                   | I <sub>CM</sub> / I <sub>OUT2,3,9,10</sub><br>and 7,8<br>(high on-resistance)                          | V <sub>CC</sub> =5V         |      | 1<br>2000 |                     |      |

<sup>2.</sup> CM/ PWM 2 =  $V_{CC}$  or 0 V.

Item **Symbol Test condition** Min. Unit **Parameter** Тур. Max Current monitor I<sub>Out,min</sub>= 500mA accuracy  $I_{Out4,5,11max} = 5.9A$ 9.4 accl<sub>CMOUT1,4,5,6</sub>,  $I_{Out1,6 \text{ max}} = 2.9A$ 11and 7, 8 V<sub>CM</sub> <= 3.8V,  $I_{Out7,8 \text{ max}} = 1.3A$ 4% + 8% + I<sub>CM acc</sub> (low on-res.) 1%FS<sup>(1)</sup> 2%FS<sup>(1)</sup>  $V_{CC} = 5V$  $I_{Out,min}$ = 100 mA  $\mathsf{accl}_{\mathsf{CMOUT2,3,9,10,}}$  $I_{Out2,3 \text{ max}} = 0.6 \text{ A}$ 9.5 and 7, 8  $I_{Out9,10max} = 0.4 A$ (high on-res.)  $I_{Out8 max} = 0.3 A$ 

Table 9. Current monitor output CM / PWM 2 (continued)

Table 10. Charge pump output CP

| Item | Symbol          | Parameter Test condition   |                                            | Min.               | Тур. | Max                | Unit |
|------|-----------------|----------------------------|--------------------------------------------|--------------------|------|--------------------|------|
| 10.1 |                 |                            | $V_S = 8V$ , $I_{CP} = -60\mu A$           | V <sub>S</sub> +6  |      | V <sub>S</sub> +13 | V    |
| 10.2 | $V_{CP}$        | Charge pump output voltage | $V_S = 10V, I_{CP} = -80\mu A$             | V <sub>S</sub> +8  |      | V <sub>S</sub> +13 | V    |
| 10.3 |                 |                            | $V_S >= 12V$ , $I_{CP} = -100\mu A$        | V <sub>S</sub> +10 |      | V <sub>S</sub> +13 | V    |
| 10.4 | I <sub>CP</sub> | Charge pump output current | $V_{CP} = V_{S} + 10V,$<br>$V_{S} = 13.5V$ | 95                 | 150  | 300                | μΑ   |

### 2.4.1 Outputs OUT1 - OUT11, ECV

Table 11. On-resistance and switching times

| Item | Symbol                                 | Parameter                                                                      | Test condition                                                                   | Min. | Тур. | Max. | Unit                |
|------|----------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------|------|------|---------------------|
| 11.1 | ron out1,                              | On-resistance to                                                               | $V_S = 13.5 \text{ V},$ $T_j = 25 \text{ °C},$ $I_{OUT1,6} = \pm 1.5 \text{ A}$  |      | 300  | 400  | mΩ                  |
| 11.2 | ron out6                               | supply or GND                                                                  | $V_S = 13.5 \text{ V},$ $T_j = 125 \text{ °C},$ $I_{OUT1,6} = \pm 1.5 \text{ A}$ |      | 450  | 600  | mΩ                  |
| 11.3 | r <sub>ON OUT2.</sub> On-resistance to | $V_S = 13.5 \text{ V},$ $T_j = 25 \text{ °C},$ $I_{OUT2,3} = \pm 0.4 \text{A}$ |                                                                                  | 1600 | 2200 | mΩ   |                     |
| 11.4 | ron out3                               | supply or GND                                                                  | $V_S = 13.5 \text{ V},$ $T_j = 125 \text{ °C},$ $I_{OUT2,3} = \pm 0.4 \text{ A}$ |      | 2500 | 3400 | m $\mathbf{\Omega}$ |

<sup>1.</sup> FS (full scale)=  $I_{OUTmax} * I_{CM,r}$ .

Table 11. On-resistance and switching times (continued)

| Item  | Symbol                | Parameter                                  | Test condition                                                                   | Min. | Тур. | Max. | Unit                  |
|-------|-----------------------|--------------------------------------------|----------------------------------------------------------------------------------|------|------|------|-----------------------|
| 11.5  | r <sub>ON OUT4,</sub> | On-resistance to                           | $V_S = 13.5 \text{ V},$ $T_j = 25 \text{ °C},$ $I_{OUT4,5} = \pm 3.0 \text{ A}$  |      | 150  | 200  | mΩ                    |
| 11.6  | r <sub>ON OUT5</sub>  | supply or GND                              | $V_S = 13.5 \text{ V},$ $T_j = 125 \text{ °C},$ $I_{OUT4,5} = \pm 3.0 \text{ A}$ |      | 225  | 300  | m $oldsymbol{\Omega}$ |
| 11.7  | r <sub>ON OUT9,</sub> | On-resistance                              | $V_S = 13.5 \text{ V},$ $T_j = 25 \text{ °C},$ $I_{OUT9,10} = -0.4 \text{ A}$    |      | 1600 | 2200 | mΩ                    |
| 11.8  | <sup>r</sup> ON OUT10 | to supply                                  | $V_S = 13.5 \text{ V},$ $T_j = 125 \text{ °C},$ $I_{OUT9,10} = -0.4 \text{ A}$   |      | 2500 | 3400 | mΩ                    |
| 11.9  |                       | On-resistance                              | $V_S = 13.5 \text{ V},$ $T_j = 25 \text{ °C},$ $I_{OUT11} = -3.0 \text{ A}$      |      | 90   | 130  | mΩ                    |
| 11.10 | ON OUT11              | to supply                                  | $V_S = 13.5 \text{ V},$ $T_j = 125 \text{ °C},$ $I_{OUT11} = -3.0 \text{ A}$     |      | 130  | 180  | mΩ                    |
| 11.11 |                       | On-resistance to supply in low mode        | $V_S = 13.5 \text{ V},$ $T_j = 25 \text{ °C},$ $I_{OUT7,8} = -0.8 \text{ A}$     |      | 500  | 700  | mΩ                    |
| 11.12 | ronout7               | (control register 1<br>bits 12 to15: 0101) | $V_S = 13.5 \text{ V},$ $T_j = 125 \text{ °C},$ $I_{OUT7,8} = -0.8 \text{ A}$    |      | 700  | 950  | mΩ                    |
| 11.13 | r <sub>ON OUT8</sub>  | On-resistance to supply in high mode       | $V_S = 13.5 \text{ V},$ $T_j = 25 \text{ °C},$ $I_{OUT7,8} = -0.2 \text{ A}$     |      | 1800 | 2400 | mΩ                    |
| 11.14 |                       | (control register 1<br>bits 12 to15: 1010) | $V_S = 13.5 \text{ V},$ $T_j = 125 \text{ °C},$ $I_{OUT7,8} = -0.2 \text{ A}$    |      | 2500 | 3400 | mΩ                    |
| 11.15 | r                     | On-resistance to                           | $V_S = 13.5 \text{ V},$ $T_j = 25 \text{ °C},$ $I_{OUTECV} = + 0.4 \text{ A}$    |      | 1600 | 2200 | mΩ                    |
| 11.16 | <sup>r</sup> on ecv   | GND                                        | $V_S = 13.5 \text{ V},$ $T_j = 125 \text{ °C},$ $I_{OUTECV} = +0.4 \text{ A}$    |      | 2500 | 3400 | mΩ                    |
| 11.17 | 1.                    | Switched-off output current highside       | V <sub>OUT</sub> = 0V,<br>standby mode                                           | -5   | -2   |      | μΑ                    |
| 11.18 | I <sub>QLH</sub>      | drivers of OUT1-6,<br>8-11                 | V <sub>OUT</sub> = 0V,<br>active mode                                            | -10  | -7   |      | μΑ                    |

Table 11. On-resistance and switching times (continued)

| Item  | Symbol                   | Parameter                                                                                                                                 | Test condition                                                                                                   | Min. | Тур. | Max. | Unit |
|-------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| 11.19 | L                        | Switched-off output current highside                                                                                                      | V <sub>OUT</sub> = 0V,<br>standby mode                                                                           | -5   | -2   |      | μΑ   |
| 11.20 | I <sub>QLH7,8</sub>      | drivers of OUT7-8                                                                                                                         | V <sub>OUT</sub> = 0V,<br>active mode                                                                            | -15  | -10  |      | μΑ   |
| 11.21 |                          | Switched-off output                                                                                                                       | V <sub>OUT</sub> = V <sub>S</sub> ,<br>standby mode                                                              |      | 80   | 120  | μΑ   |
| 11.22 |                          | current lowside<br>drivers of OUT1-6                                                                                                      | V <sub>OUT</sub> = 0V,<br>active mode                                                                            | -10  | -7   |      | μΑ   |
| 11.23 | I <sub>QLL</sub>         | Switched-off output current lowside                                                                                                       | V <sub>OUT</sub> = V <sub>S</sub> ,<br>standby mode                                                              | -15  |      | 15   | μΑ   |
| 11.24 |                          | drivers of ECV                                                                                                                            | V <sub>OUT</sub> = V <sub>S</sub> , active mode                                                                  | -10  |      | 10   | μΑ   |
| 11.25 |                          | Output delay time,<br>highside driver on<br>(OUT <sub>X</sub> except<br>OUT <sub>7,8</sub> )                                              |                                                                                                                  | 20   | 40   | 80   | μs   |
| 11.26 | t <sub>d</sub> on H      | Output delay time,<br>highside driver on<br>(OUT <sub>7,8</sub> in high<br>R <sub>DSon</sub> mode)                                        | $V_S = 13.5 \text{ V},$ $V_{CC} = 5 \text{ V}^{(1)(2)(3)}$                                                       | 15   | 35   | 60   | μs   |
| 11.27 |                          | Output delay time,<br>highside driver on<br>(OUT <sub>7,8</sub> in low<br>R <sub>DSon</sub> mode)                                         |                                                                                                                  | 10   | 35   | 80   | μs   |
| 11.28 |                          | Output delay time,<br>highside driver off<br>(OUT <sub>1, 4, 5, 6, 11</sub> )                                                             |                                                                                                                  | 60   | 150  | 200  | μs   |
| 11.29 | <sup>t</sup> d OFF H     | Output delay time,<br>highside driver off<br>(OUT <sub>2,3,7</sub> , high/low<br>R <sub>DSon,8</sub> high/low<br>R <sub>DSon,9,10</sub> ) | $V_S = 13.5 \text{ V},$ $V_{CC} = 5 \text{ V}^{(1)(2)(3)}$                                                       | 40   | 70   | 100  | μs   |
| 11.30 | <sup>†</sup> d ON L      | Output delay time, lowside driver On                                                                                                      | $V_S = 13.5 \text{ V},$ $V_{CC} = 5 \text{ V},$ corresponding highside driver is not active <sup>(1)(2)(3)</sup> | 15   | 30   | 70   | μs   |
| 11.31 | t <sub>d</sub> OFF L 1-6 | Output delay time,<br>lowside driver OUT<br>1-6 off                                                                                       | V <sub>S</sub> =13.5V,                                                                                           | 40   | 150  | 300  | μs   |
| 11.32 | t <sub>d</sub> OFF L ECV | Output delay time,<br>lowside driver ECV<br>off                                                                                           | V <sub>CC</sub> =5V <sup>(1)(2)(3)</sup>                                                                         | 15   | 45   | 80   | μs   |

Table 11. On-resistance and switching times (continued)

| Item  | Symbol                                  | Parameter Test condition |                                                                            | Min. | Тур. | Max. | Unit |
|-------|-----------------------------------------|--------------------------|----------------------------------------------------------------------------|------|------|------|------|
| 11.33 | t <sub>D HL</sub>                       | Cross current            | t <sub>cc</sub> ONLS_OFFHS -<br>t <sub>d</sub> OFFH <sup>(4)</sup>         | 50   | 200  | 400  | 25   |
| 11.34 | t <sub>D LH</sub>                       | protection time          | t <sub>cc</sub> ONHS_OFFLS <sup>-</sup> t <sub>d</sub> OFFL <sup>(4)</sup> | 30   | 200  | 400  | μs   |
| 11.35 | dV <sub>OUT</sub> /dt <sub>on/off</sub> | Slew rate of OUTx        | $V_S = 13.5V,$<br>$V_{CC} = 5 V^{(1)(2)(3))}$                              | 0.1  | 0.2  | 0.6  | V/µs |

- 1. Rload =  $16\Omega$  at OUT1, 6 and 7,8 in low on-resistance mode.
- 2. Rload =  $4\Omega$  at OUT4, 5 and 11.
- 3. Rload =  $64\Omega$  at OUT2, 3, 9, 10, ECV and 7, 8 in high On-resistance mode.
- 4.  $t_{cc}$  is the switch-on delay time if complement in half bridge has to switch-off.

Table 12. Current monitoring

| Item  | Symbol                                    | Parameter                                                   | Test condition                                                                                     | Min. | Тур. | Max. | Unit |
|-------|-------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------|
| 12.1  | I <sub>OC1</sub>  ,<br> I <sub>OC6</sub>  |                                                             | V 42.5V                                                                                            | 3    |      | 5    | Α    |
| 12.2  | I <sub>OC2</sub>  ,<br> I <sub>OC3</sub>  | Over-current threshold to supply or GND                     | $V_S = 13.5V$ , $V_{CC} = 5V$ , sink and source                                                    | 0.75 |      | 1.25 | Α    |
| 12.3  | I <sub>OC4</sub>  ,<br> I <sub>OC5</sub>  |                                                             |                                                                                                    | 6    |      | 10   | Α    |
| 12.4  | I <sub>OC9</sub>  ,<br> I <sub>OC10</sub> | Over-current threshold to supply                            | $V_S = 13.5V$ , $V_{CC} = 5 V$ , source                                                            | 0.5  |      | 1.0  | Α    |
| 12.5  | I <sub>OC11</sub>                         | то заррту                                                   | vec = 5 v, source                                                                                  | 6    |      | 10   | Α    |
| 12.6  | I <sub>OC7</sub>  ,                       | Over-current threshold to supply in low on-resistance mode  | V <sub>S</sub> = 13.5V, V <sub>CC</sub> = 5V,<br>source, control register<br>1 bits 12 to 15: 0101 | 1.5  |      | 2.5  | А    |
| 12.7  | I <sub>OC8</sub>                          | Over-current threshold to supply in high on-resistance mode | $V_S$ = 13.5V, $V_{CC}$ = 5V,<br>source, control register<br>1 bits 12 to 15: 1010                 | 0.35 |      | 0.65 | А    |
| 12.8  | I <sub>OCECV</sub>                        | Output current limitation to GND                            | $V_S = 13.5V$ ,<br>$V_{CC} = 5 V$ , source                                                         | 0.75 |      | 1.25 | Α    |
| 12.9  | t <sub>FOC</sub>                          | Filter time of over-current signal                          | Duration of over-current condition to set the status bit                                           | 10   | 55   | 100  | μs   |
| 12.10 | f <sub>rec0</sub>                         | Recovery frequency for OC recovery duty cycle bit= 0        |                                                                                                    | 1    |      | 4    | kHz  |
| 12.11 | f <sub>rec1</sub>                         | Recovery frequency for OC recovery duty cycle bit= 1        |                                                                                                    | 2    |      | 6    | kHz  |

Table 12. Current monitoring (continued)

| Item  | Symbol                                         | Parameter                                                          | Test condition                                                   | Min. | Тур. | Max. | Unit |
|-------|------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------|------|------|------|------|
| 12.12 | II <sub>OLD1</sub> I,<br>II <sub>OLD6</sub> I  |                                                                    | V 40.5V                                                          | 10   | 30   | 80   | mA   |
| 12.13 | II <sub>OLD2</sub> I,<br>II <sub>OLD3</sub> I  | Under-current threshold to supply or GND                           | $V_S = 13.5V$ , $V_{CC} = 5V$ , sink and source                  | 10   | 20   | 30   | mA   |
| 12.14 | II <sub>OLD4</sub> I,<br>II <sub>OLD5</sub> I  |                                                                    |                                                                  | 60   | 150  | 300  | mA   |
| 12.15 | II <sub>OLD9</sub> I,<br>II <sub>OLD10</sub> I | Under-current<br>threshold to supply                               |                                                                  | 5    | 10   | 15   | mA   |
| 12.16 | II <sub>OLD11</sub> I                          | tineshold to supply                                                |                                                                  | 30   | 150  | 300  | mA   |
| 12.17 | Il <sub>OLD7</sub> I,                          | Under-current threshold<br>to supply in low<br>on-resistance mode  | $V_S = 13.5 \text{ V},$ $V_{CC} = 5 \text{ V}, \text{ source}$   | 15   | 40   | 60   | mA   |
| 12.18 | II <sub>OLD8</sub> I                           | Under-current threshold<br>to supply in high<br>on-resistance mode |                                                                  | 5    | 10   | 15   | mA   |
| 12.19 | II <sub>OLDECV</sub> I                         | Under-current threshold to GND                                     | $V_S = 13.5V$ ,<br>VCC = 5V, sink                                | 10   | 20   | 30   | mA   |
| 12.20 | t <sub>FOL</sub>                               | Filter time of under-current                                       | Duration of under-<br>current condition to set<br>the status bit | 0.5  |      | 3    | ms   |

Table 13. Electrochrome control

| Item | Symbol                    | Parameter 1                                                    |                     | Test co                                 | ndition                                | Min.                    | Тур. | Max.                    | Unit               |
|------|---------------------------|----------------------------------------------------------------|---------------------|-----------------------------------------|----------------------------------------|-------------------------|------|-------------------------|--------------------|
| 13.1 | V                         | Maximum EC-c                                                   | maximani 20 control |                                         | bit 0= 1 control reg. 2 <sup>(1)</sup> |                         |      | 1.6                     | V                  |
| 13.2 | V <sub>CTRLmax</sub>      | voltage                                                        |                     |                                         | trol reg. 2 <sup>(1)</sup>             | 1.12                    |      | 1.28                    | V                  |
| 13.3 | DNL                       | Differential non                                               | inearity            |                                         |                                        | -1                      |      | 1                       | LSB <sup>(2)</sup> |
| 13.4 | ldV <sub>ECV</sub> l      | Voltage devia<br>between targe<br>ECV                          |                     | $dV_{ECV} = V_{target}^{(3)} - V_{ECV}$ |                                        | -5%<br>-1<br>LSB<br>(3) |      | +5%<br>+1<br>LSB<br>(3) | mV                 |
| 13.5 | dV <sub>ECVnr</sub>       | Difference<br>voltage                                          | Below<br>it         | dV <sub>ECV</sub> =                     | Toggle<br>bit 1=1<br>status<br>reg. 2  |                         | 120  |                         | mV                 |
| 13.6 | dV <sub>ECVhi</sub>       | between target<br>and ECV sets<br>flag if V <sub>ECV</sub> is: | Above<br>it         | V <sub>target</sub> - V <sub>ECV</sub>  | Toggle bit 0= 1 status reg. 3          |                         | -120 |                         | mV                 |
| 13.7 | V <sub>ECDRmin_high</sub> | Output voltage range                                           |                     | I <sub>ECDR</sub> =                     | -10 µA                                 | 4.5                     |      | 5.5                     | V                  |
| 13.8 | V <sub>ECDRmax_low</sub>  | Output voitage                                                 | range               | I <sub>ECDR</sub> =                     | : 10 μA                                | 0                       |      | 0.7                     | V                  |

4

| Item  | Symbol               | Parameter                                                     | Test condition                                                                                                            | Min. | Тур. | Max. | Unit |
|-------|----------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| 13.9  |                      |                                                               | $V_{target} > V_{ECV} + 500$ mV,<br>$V_{ECDR} = 3.5$ V                                                                    | -100 |      | -10  | μΑ   |
| 13.10 | I <sub>ECDR</sub>    | Current into ECDR                                             | $V_{target} < V_{ECV} - 500 \text{mV},$ $V_{ECDR} = 1.0 \text{V};$ $V_{target} = 1 \text{ LSB};$ $V_{ECV} = 0.5 \text{V}$ | 10   |      | 100  | μΑ   |
| 13.11 | R <sub>ecdrdis</sub> | Pulldown resistance at ECDR in fast discharge mode            | V <sub>ECDR</sub> = 0.7V;<br>Cntrl Reg 1: bit 8 and bit<br>1 = 1, all other bits = 0                                      |      |      | 5    | kΩ   |
| 13.12 | I <sub>QECDR</sub>   | Quiescent current $V_{ECDR} = V_S;$<br>Cntrl. reg 1 bit 1 = 0 |                                                                                                                           |      |      | 1    | μΑ   |

Table 13. Electrochrome control (continued)

- 1. Bit 7 to 2 = '1' control register 1: ECV voltage, where  $II_{ECDR}$  can change sign.
- 2. 1 LSB (Least Significant Bit)= 23.8 mV.
- 3.  $V_{target}$  is set by bit 7 to 2 of control register 1 and bit 0 of control register 2; tested for each individual bit.



Figure 3. Electrochrome control block diagram

### 2.5 SPI - Electrical characteristics

 $V_S$  = 8 to 16V,  $V_{CC}$  = 4.5 to 5.5V,  $T_j$  = - 40 to 150°C, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin.

Table 14. Delay time from standby to active mode

| Item | Symbol           | Parameter  | Test condition                                                                                                                              | Min. | Тур. | Max. | Unit |
|------|------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| 14.1 | t <sub>set</sub> | Delay time | Switching from standby to active mode. Time until output drivers are enabled after CSN going to high and set bit 0=1 of control register 0. |      | 256  | 300  | μs   |

Table 15. Inputs: CSN, CLK, PWM1/2 and DI

| Item | Symbol                         | Parameter                                          | Test condition                           | Min.        | Тур. | Max.        | Unit |
|------|--------------------------------|----------------------------------------------------|------------------------------------------|-------------|------|-------------|------|
| 15.1 | V <sub>inL</sub>               | Input low level                                    | V <sub>CC</sub> = 5V                     |             |      | 0.3*<br>Vcc | V    |
| 15.2 | V <sub>inH</sub>               | Input high level                                   | V <sub>CC</sub> = 5V                     | 0.7*<br>Vcc |      |             | V    |
| 15.3 | V <sub>in Hyst</sub>           | Input hysteresis                                   | $V_{CC} = 5V$                            | 500         |      |             | mV   |
| 15.4 | R <sub>CSN in</sub>            | CSN pull up resistor                               | $V_{CC} = 5V$ $0V < V_{CSN} < 0.7V_{CC}$ | 30          | 120  | 250         | kΩ   |
| 15.5 | R <sub>CLK in</sub>            | CLK pull down resistor                             | $V_{CC} = 5V$ $V_{CLK} = 1.5V$           | 30          | 60   | 150         | kΩ   |
| 15.6 | R <sub>DI in</sub>             | DI pull down resistor                              | $V_{CC} = 5V$ $V_{DI} = 1.5V$            | 30          | 60   | 150         | kΩ   |
| 15.7 | R <sub>PWM1 in</sub>           | PWM1 pull down resistor                            | $V_{CC} = 5V$ $V_{PWM1} = 1.5V$          | 30          | 60   | 150         | kΩ   |
| 15.8 | C <sub>in</sub> <sup>(1)</sup> | Input capacitance at input CSN, CLK, DI and PWM1/2 | 0 V < V <sub>CC</sub> < 5.3V             |             |      | 10          | pF   |

<sup>1.</sup> Value of input capacity is not measured in production test. Parameter guaranteed by design.

Table 16. SDI timing (1)

| Item | Symbol               | Parameter                                          | Test condition       | Min. | Тур. | Max. | Unit |
|------|----------------------|----------------------------------------------------|----------------------|------|------|------|------|
| 16.1 | t <sub>CLK</sub>     | Clock period                                       | V <sub>CC</sub> = 5V |      | 1000 |      | ns   |
| 16.2 | t <sub>CLKH</sub>    | Clock high time                                    | V <sub>CC</sub> = 5V | 115  |      |      | ns   |
| 16.3 | t <sub>CLKL</sub>    | Clock low time                                     | V <sub>CC</sub> = 5V | 115  |      |      | ns   |
| 16.4 | t <sub>set CSN</sub> | CSN setup time, CSN low before rising edge of CLK  | V <sub>CC</sub> = 5V | 400  |      |      | ns   |
| 16.5 | t <sub>set CLK</sub> | CLK setup time, CLK high before rising edge of CSN | V <sub>CC</sub> = 5V | 400  |      |      | ns   |
| 16.6 | t <sub>set DI</sub>  | DI setup time                                      | V <sub>CC</sub> = 5V | 200  |      |      | ns   |
| 16.7 | t <sub>hold DI</sub> | DI hold time                                       | V <sub>CC</sub> = 5V | 200  |      |      | ns   |

Table 16. SDI timing (continued)<sup>(1)</sup>

| Item | Symbol            | Parameter                              | Test condition       | Min. | Тур. | Max. | Unit |
|------|-------------------|----------------------------------------|----------------------|------|------|------|------|
| 16.8 | t <sub>r in</sub> | Rise time of input signal DI, CLK, CSN | V <sub>CC</sub> = 5V |      |      | 100  | ns   |
| 16.9 | t <sub>f in</sub> | Fall time of input signal DI, CLK, CSN | V <sub>CC</sub> = 5V |      |      | 100  | ns   |

<sup>1.</sup> DI timing parameters tested in production by a passed / failed test:

Tj= -40°C / +25°C: SPI communication @ 2MHz. Tj= +125°C SPI communication @ 1.25 MHz.

Table 17. DO

| Item | Symbol              | Parameter                  | Test condition                                | Min.                | Тур. | Max.               | Unit |
|------|---------------------|----------------------------|-----------------------------------------------|---------------------|------|--------------------|------|
| 17.1 | $V_{DOL}$           | Output low level           | $I_{DO} = -5 \text{ mA}$                      |                     |      | 0.2V <sub>CC</sub> | V    |
| 17.2 | $V_{DOH}$           | Output high level          | I <sub>DO</sub> = 5 mA                        | 0.8 V <sub>CC</sub> |      |                    | V    |
| 17.3 | I <sub>DOLK</sub>   | Tristate leakage current   | $V_{CSN} = V_{CC},$<br>$0V < V_{DO} < V_{CC}$ | -10                 |      | 10                 | μΑ   |
| 17.4 | C <sub>DO</sub> (1) | Tristate input capacitance | $V_{CSN} = V_{CC},$<br>$0V < V_{CC} < 5.3V$   |                     |      | 10                 | pF   |

<sup>1.</sup> Value of input capacity is not measured in production test. Parameter guaranteed by design.

Table 18. DO timing

| Item | Symbol                          | Parameter                                       | Test condition                                                                 | Min. | Тур. | Max. | Unit |
|------|---------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------|------|------|------|------|
| 18.1 | t <sub>r DO</sub>               | DO rise time                                    | C <sub>DO</sub> = 100 pF                                                       |      | 80   | 140  | ns   |
| 18.2 | t <sub>f DO</sub>               | DO fall time                                    | C <sub>DO</sub> = 100 pF                                                       |      | 50   | 100  | ns   |
| 18.3 | t <sub>en DO tri L</sub>        | DO enable time<br>from tristate to low<br>level | $C_{DO} = 100 \text{ pF}, I_{load} = 1 \text{mA}$<br>pull-up load to $V_{CC}$  |      | 100  | 250  | ns   |
| 18.4 | t <sub>dis DO L tri</sub>       | DO disable time from low level to tristate      | $C_{DO} = 100 \text{ pF}, I_{load} = 4 \text{ mA}$<br>pull-up load to $V_{CC}$ |      | 380  | 450  | ns   |
| 18.5 | t <sub>en DO tri H</sub>        | DO enable time from tristate to high level      | C <sub>DO</sub> =100 pF, I <sub>load</sub> = -1mA<br>pull-down load to GND     |      | 100  | 250  | ns   |
| 18.6 | t <sub>dis DO H tri</sub>       | DO disable time from high level to tristate     | C <sub>DO</sub> = 100 pF, I <sub>load</sub> = -4mA<br>pull-down load to GND    |      | 380  | 450  | ns   |
| 18.7 | t <sub>d DO</sub> DO delay time |                                                 | $V_{DO} < 0.3 V_{CC},$<br>$V_{DO} > 0.7 V_{CC},$<br>$C_{DO} = 100 pF$          |      | 50   | 250  | ns   |

Table 19. CSN timing

| Item | Symbol                  | Parameter                                              | Test condition                                   | Min. | Тур. | Max. | Unit |
|------|-------------------------|--------------------------------------------------------|--------------------------------------------------|------|------|------|------|
| 19.1 | t <sub>CSN_HI,stb</sub> | Mimimum CSN HI time,<br>switching from standby<br>mode | Transfer of SPI-<br>command to input<br>register |      | 20   | 50   | μs   |
| 19.2 | t <sub>CSN_HI,min</sub> | Minimum CSN HI time, active mode                       | Transfer of SPI-<br>command to input<br>register |      | 2    | 4    | μs   |

Figure 4. SPI - Transfer timing diagram



Figure 5. SPI - Input timing



 $t_{rin}$  $\boldsymbol{t}_{\text{f in}}$ 0.8 VCC CLK 0.5 VCC 0.2 VCC  $t_{rDO}$ DO 0.8 VCC (low to high) 0.2 VCC t<sub>d DO</sub> |◀  $t_{f\,DO}$ 0.8 VCC DO (high to low) 0.2 VCC

Figure 6. SPI - DO valid data delay time and valid time







Figure 8. SPI - driver turn on/off timing, minimum CSN HI time

### 3 Application information

### 3.1 Dual power supply: $V_S$ and $V_{CC}$

The power supply voltage  $V_S$  supplies the half bridges and the highside drivers. An internal charge-pump is used to drive the highside switches. The logic supply voltage  $V_{CC}$  is used for the logic part and the SPI of the device.

Due to the independent logic supply voltage the control and status information will not be lost, if there are temporary spikes or glitches on the power supply voltage.

#### 3.2 Wake up and active mode / standby mode

After power up of VS and Vcc the device operates in standby-mode. Pulling the signal CSN to low level wakes the device up and the analog part will be activated (active mode).

After at least 10 $\mu$ s, the first SPI communication is valid and bit 0 of the Control Register 0 can be used to set the EN-mode. If bit 0 is not set to 1, the device doesn't remain in the active mode. After at least 256 $\mu$ s all latched data will be cleared and the inputs and outputs are switched to high impedance. In standby mode the current at  $V_S$  ( $V_{CC}$ ) is less than 6  $\mu$ A (5  $\mu$ A) for CSN = high (DO in tristate).

### 3.3 Charge pump

In standby mode the chargepump is turned off. After enabling the device by SPI command (bit0=1 Control Register 0) the oscillator starts and the voltage begins to increase. The output drivers are enabled after at least 256 µs after CSN went to high.

### 3.4 Diagnostic functions

All diagnostic functions (over/under-current, power supply over-/undervoltage, temperature warning and thermal shutdown) are internally filtered. The condition has to be valid for at least 32  $\mu$ s (open load: 1ms) before the corresponding status bit in the status registers is set.

The filters are used to improve the noise immunity of the device. The under-current and temperature warning functions are intended for information purpose and will not change the state of the output drivers. On contrary, the over-current condition disables the corresponding driver and thermal shutdown disables all drivers. Without setting the over-current recovery bits in the input data register, the microcontroller has to clear the over-current status bits to reactivate the corresponding drivers.

### 3.5 Overvoltage and undervoltage detection at V<sub>S</sub>

If the power supply voltage VS rises above the overvoltage threshold  $V_{SOV\ OFF}$  (typical 21 V), the outputs OUT1 to OUT11, ECDR and ECV are switched to high impedance state to protect the load. When the voltage VS drops below the undervoltage threshold  $V_{SUV\ OFF}$  (UV-switch-OFF voltage), the output stages are switched to high impedance to avoid the operation of the power devices without sufficient gate driving voltage (increased power dissipation). If the supply voltage  $V_S$  recovers (control register 3: bit 4=0) to normal operating voltage then the outputs stages return to the programmed state. If the undervoltage/overvoltage recovery disable bit is set (control register 3: bit 4=1), the automatic turn-on of the drivers is deactivated.

The microcontroller needs to clear the status bits to reactivate the drivers. It is recommended to set bit1 control register 3 to avoid a possible high current oscillation in case of a shorted output to GND and low battery voltage.

### 3.6 Overvoltage and undervoltage detection at V<sub>CC</sub>

In case of power-on (VCC increases from undervoltage to  $V_{POR\ OFF}$  = 2.9 V) the circuit is initialized by an internally generated power-on-reset (POR). If the voltage VCC decreases below the minimum threshold ( $V_{POR\ ON}$  = 2.0 V), the outputs are switched to tristate (high impedance) and the status registers are cleared.

### 3.7 Temperature warning and thermal shutdown

If the junction temperature rises above  $T_{j\ TW}$ , a temperature warning flag is set after at least 32 µs and it can be read via the SPI. If the junction temperature increases above the second threshold  $T_{j\ SD}$ , the thermal shutdown bit is set and the power DMOS transistors of all output stages are switched off to protect the device after at least 32 µs.

The temperature warning and thermal shutdown flags are latched and the bits must be cleared by the microcontroller. This is possible only if the temperature has decreased below trigger temperature. If the thermal shutdown bit has been cleared the output stages are reactivated.

#### 3.8 Inductive loads

Each half bridge is built by internally connected highside and lowside power DMOS transistors. Due to the built-in reverse diodes of the output transistors, inductive loads can be driven at the outputs OUT1 to OUT6 without external free-wheeling diodes. The highside drivers OUT7 to OUT11 are intended to drive resistive loads. Therefore only a limited energy (E<1mJ) can be dissipated by the internal ESD-diodes in freewheeling condition. For inductive loads (L>100µH) an external free-wheeling diode connected between GND and the corresponding output is required.

The low side driver at ECV does not have a freewheel diode built into the device.

#### 3.9 Open load detection

The open load detection monitors the load current in each activated output stage. If the load current is below the open load detection threshold for at least 1 ms ( $t_{dOL}$ ) the corresponding open load bit is set in the status register. Due to mechanical/electrical inertia of typical loads a short activation of the outputs (e.g. 3 ms) can be used to test the open load status without changing the mechanical/electrical state of the loads.

#### 3.10 Over-load detection

In case of an over-current condition a flag is set in the status register in the same way as during open load detection. If the over-current signal is valid for at least  $t_{\rm ISC}(typ) = 55~\mu s$ , the over-current flag is set and the corresponding driver is switched off to reduce the power dissipation and to protect the integrated circuit. If the over-current recovery bit of the output is zero, the microcontroller has to clear the status bits to reactivate the corresponding driver.

#### 3.11 Current monitor

The current monitor output sources a current image at the current monitor output which has two fixed ratios of the instantaneous current of the selected highside driver. Outputs with a resistance of 500 m $\Omega$  and higher have a ratio of 1/2000 and those with a lower resistance of 1/10000. The signal at output CM is blanked after switching on the driver until correct settlement of the circuitry (at least for 64  $\mu$ s). The bits 0 to 3 of the control register 3 define which of the outputs are multiplexed to the current monitor output CM/PWM2. The current monitor output allows a more precise analysis of the actual state of the load rather than the detection of an open- or overload condition. For example it can be used to detect the motor state (starting, free-running, stalled). Moreover, it is possible to control the power of the defroster more precisely by measuring the load current. The current monitor output is bidirectional (PWM inputs).

### 3.12 PWM inputs

Each driver has a corresponding PWM enable bit, which can be programmed by the SPI interface. If the PWM enable bit is set in control registers 2 or 3, the output is controlled by the logically AND-combination of the PWM signal and the output control bit in Control Registers 0 and 1. The outputs OUT1-4, 6, 7, 9, OUT11 are controlled by the PWM1 input and the outputs OUT5, 8 and OUT10 are controlled by the bidirectional input CM/PMW2. For example, the two PWM inputs can be used to dim two lamps independently by external PWM signals. In case of switching off a high/low side switch in PWM mode a minimum off time of appr. (256  $\mu$ s – td<sub>on+</sub>td<sub>off</sub>) is predefined by the state machine, to avoid switching on the high/low side again during the negative slope. For a PWM frequency of 100Hz this means the maximum duty cycle is about 98%. Larger duty cycles can be realized by applying pulse skipping.

#### 3.13 Cross-current protection

The six half-brides of the device are cross-current protected by an internal delay time. If one driver (LS or HS) is turned off, the activation of the other driver of the same half bridge will be automatically delayed by the cross-current protection time. After the cross-current protection time is expired the slew-rate limited switch-off phase of the driver is changed to a fast turn-off phase and the opposite driver is turned-on with slew-rate limitation. Due to this behaviour it is always guaranteed that the previously activated driver is completely turned off before the opposite driver starts to conduct.

# 3.14 Programmable soft-start function to drive loads with higher inrush current

Loads with start-up currents higher than the over-current limits (e.g. inrush current of lamps, start current of motors and cold resistance of heaters) can be driven by using the programmable softstart function (i.e. overcurrent recovery mode). Each driver has a corresponding over-current recovery bit. If this bit is set, the device automatically switches the outputs on again after a programmable recovery time. The duty cycle in over-current condition can be programmed by the SPI interface to about 12% or 25%. The PWM modulated current will provide sufficient average current to power up the load (e.g. heat up the bulb) until the load reaches operating condition. The PWM frequency settles at 1.7kHz and 3kHz. The device itself cannot distinguish between a real overload and a non linear load like a light bulb. A real overload condition can only be qualified by time. For over-load detection the microcontroller can switch on the light bulbs by setting the over-current recovery bit for the first e.g. 50ms. After clearing the recovery bit the output will be automatically switched off, if the overload condition remains. This over-load detection procedure has to be followed in order make it possible to switch on the low-side driver of a bridge output, if the associated high-side driver has been used in recovery mode before.



Figure 9. Example of programmable soft-start function for inductive loads

### 3.15 Controller for electrochromic glass

The voltage of an electrochromic element connected at pin ECV can be controlled to a target value, which is set by the bits 7 down to 2 of control register 1. Setting bit 1 of control register 1 enables this function. An on-chip differential amplifier and an external MOS source follower, with its gate connected to pin ECDR and which drives the electrochrome mirror voltage at pin ECV, form the control loop. The drain of the external MOS transistor is supplied by OUT10. A diode from pin ECV (anode) to pin ECDR (cathode) has been placed on the chip to protect the external MOS source follower. A capacitor of at least 5 nF has to be added to pin ECDR for loop-stability.

The target voltage is binary coded with a full scale range of 1.5V. If Bit 0 of control register 2 is set to '1', the maximum controller output voltage is clamped to 1.2V without changing the resolution of bits 7-2 of control register 1. When setting the target voltage to 0V and programming the ECVLS driver to on-state, the voltage at pin ECV is pulled to ground by a 1.6 Ohm low-side switch (fast discharge).

The status of the voltage control loop is reported via SPI. Bit 0 in the status register 2 is set, if the voltage at pin ECV is higher, whereas Bit 1 in the same status register is set, if the voltage at pin ECV is lower than the target value. Both status bits are valid, if they are stable for at least  $150 \, \mu s$ .

Since OUT10 is the output of a high-side driver, it contains the same diagnose functions as the other high-side drivers (e.g. During an over current detection, the control loop is switched off). In electrochrome mode OUT10 cannot be controlled by PWM mode. For EMS reasons the loop capacitor at pin ECDR as well as the capacitor between ECV and GND have to be placed to the respective pins as close as possible.

### 4 Functional description of the SPI

#### 4.1 General description

Standard ST-SPI Interface Version 3.0.

The SPI communication is based on a Serial Peripheral Interface interface structure using CSN (Chip Select Not), DI (Serial Data In), DO (Serial Data Out/Error) and CLK (Serial Clock) signal lines.

#### 4.1.1 Chip Select Not (CSN)

The input pin is used to select the serial interface of this device. When CSN is high, the output pin (DO) is in high impedance state. A low signal wakes up the device and a serial communication can be started. The state when CSN is going low until the rising edge of CSN will be called a communication frame.

#### 4.1.2 Serial Data In (DI)

The input pin is used to transfer data serially into the device. The data applied to the DI will be sampled at the rising edge of the CLK signal.

#### 4.1.3 Serial Clock (CLK)

This input signal provides the timing of the serial interface. The Data Input (DI) is latched at the rising edge of Serial Clock CLK . The SPI can be driven by a micro controller with its SPI peripheral running in following mode: CPOL = 0 and CPHA = 0. Data on Serial Data Out (DO) is shifted out at the falling edge of the serial clock (CLK). The serial clock CLK must be active only during a frame (CSN low). Any other switching of CLK close to any CSN edge could generate set up/hold violations in the SPI logic of the device.

The clock monitor counts the number of clock pulses during a communication frame (while CSN is low). If the number of CLK pulses does not correspond to the frame width indicated in the <SPI-frame-ID> (ROM address 03H) the frame is ignored and the <frame error> bit in the <Global Status Byte> is set.

Note:

Due to this safety functionality, daisy chaining the SPI is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected ICs is recommended.

#### 4.1.4 Serial Data Out (DO)

The data output driver is activated by a logical low level at the CSN input and will go from high impedance to a low or high level depending on the global status bit 7 (Global Error Flag). The first rising edge of the CLK input after a high to low transition of the CSN pin will transfer the content of the selected status register into the data out shift register. Each subsequent falling edge of the CLK will shift the next bit out.

#### 4.1.5 SPI communication flow

At the beginning of each communication the master can read the contents of the *<SPI-frame-ID>* register (ROM address 03H) of the slave device. This 8-bit register indicates the SPI frame length (24 bit) and the availability of additional features.

Each communication frame consists of a command byte which is followed by 2 data bytes.

The data returned on DO within the same frame always starts with the *<Global Status>* Byte. It provides general status information about the device. It is followed by 2 data bytes (i. e. *'In-frame-response'*).

For Write cycles the *<Global Status>* Byte is followed by the previous content of the addressed register.



Table 20. SPI frame

|      | Command Byte |                         |    |    |    |    |    | Data | Byte |    |    |    |    | Data Byte |    |    |    |    |    |    |    |    |    |    |
|------|--------------|-------------------------|----|----|----|----|----|------|------|----|----|----|----|-----------|----|----|----|----|----|----|----|----|----|----|
| Bit  | 23           | 23 22 21 29 19 18 17 16 |    |    |    | 16 | 15 | 14   | 13   | 12 | 11 | 10 | 9  | 8         | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |    |    |
| Name | OC1          | OC0                     | A5 | A4 | А3 | A2 | A1 | A0   | D7   | D6 | D5 | D4 | D3 | D2        | D1 | D0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Ocx: Operation code

Ax: Address
Dx: Data Bit

#### 4.2 Command byte

Each communication frame starts with a command byte. It consists of an operating code which specifies the type of operation (<Read>, <Write>, <Read and Clear>, <Read Device Information>) and a 6 bit address. If less than 6 address bits are required, the remaining bits are unused but are reserved.

#### 4.2.1 Operation code definition

Table 21. Operation code definition

| OC1 | OC0 | Meaning                                |
|-----|-----|----------------------------------------|
| 0   | 0   | <write mode=""></write>                |
| 0   | 1   | <read mode=""></read>                  |
| 1   | 0   | <read and="" clear="" mode=""></read>  |
| 1   | 1   | <read device="" information=""></read> |

The <Write Mode> and <Read Mode> operations allow access to the RAM of the device.

A <Read and Clear Mode> operation is used to read a status register and subsequently clear its content.

The <Read Device Information> allows access to the ROM area which contains device related information such as <ID-Header>, <Product Code>, <Silicon Version and Category> and <SPI-frame-ID>.

#### 4.3 Global status byte

Table 22. Global status byte

| Bit   | 7     | 6     | 5       | 4   | 3  | 2      | 1  | 0  |
|-------|-------|-------|---------|-----|----|--------|----|----|
| Name  | GL_ER | CO_ER | C_RESET | TSD | TW | UOV_OC | OL | NR |
| Reset | 0     | 0     | 1       | 0   | 0  | 0      | 0  | 0  |

#### Description:

- GL\_ER: Global Error Flag. Failures of Bits 0-6 are always linked to the Global Error Flag. This flag is generated by an OR combination of all failure events of the device. It is reflected via the DO pin while CSN is held low and no clock signal is available. The flag will remain as long as CSN is low. This operation does not cause the Communication Error bit in the <Global Status> to be set. The signal TW bit3 and OL bit1can be masked.
- CO\_ER: Communication Error. If the number of clock pulses within the previous frame is not 24 the frame is ignored and this bit is set.
- C\_RESET: Chip RESET. If a stuck at '1' on input DI during any SPI frame occurs, or if a Power On Reset (VCC monitor) occurs. C\_RESET will be reset ('1') with any SPI command. When STK\_RESET\_Q is active ('0'), the Gate drivers are switched off (resistive path to source).
   After a startup of the circuit the STK\_RESET\_Q is active because of the POR pulse and the Gate drivers are switched off. The Gate drivers can only be activated after the
- TSD: Thermal shutdown due to an internal sensor. All the gate drivers and the charge pump must be switched off (resistive path to source). The TSD bit has to be cleared through a software reset to reactivate the gate drivers and the charge pump.
- TW: Thermal Warning. This bit is maskable by configuration register.

STK RESET Q has been reset with a SPI command.

- UOV\_OC : Logical OR among the filtered under-/over-voltage signals and over-current signals.
- OL: Open Load. Logical OR among the filtered under-current signals. This bit is maskable by configuration register.
- NR: Not Ready. After switching the device from standby mode to active mode an
  internal timer is started to allow chargepump to settle before the outputs can be
  activated. This bit is cleared automatically after start up time has finished.



Figure 11. Global error flag definition

### 4.4 Address mapping

Table 23. RAM memory map

| Table 23. | . IXAM memory map      |            |                                                                     |  |  |  |  |  |  |
|-----------|------------------------|------------|---------------------------------------------------------------------|--|--|--|--|--|--|
| Address   | Name                   | Access     | Content                                                             |  |  |  |  |  |  |
| 00h       | Control register 0     | Read/write | Enable of device and bridge control                                 |  |  |  |  |  |  |
| 01h       | Control register 1     | Read/write | High/low-side control and Electrocrome block set up                 |  |  |  |  |  |  |
| 02h       | Control register 2     | Read/write | Bridge recovery mode and PWM set up and Electrocrome block set up   |  |  |  |  |  |  |
| 03h       | 03h Control register 3 |            | Highside recovery mode and PWM set up and current monitor selection |  |  |  |  |  |  |
| 10h       | Status register 0      | Read only  | Bridge over-current diagnosis                                       |  |  |  |  |  |  |
| 11h       | Status register 1      | Read only  | Bridge open load (under-current) diagnosis                          |  |  |  |  |  |  |
| 12h       | Status register 2      | Read only  | Open load (under-current) diagnosis, VS and electrocrome diagnosis  |  |  |  |  |  |  |
| 3Fh       | Configuration register | Read/write | Mask of bits in global status register and for global error bit     |  |  |  |  |  |  |

Table 24. ROM memory map

| Address | Name                       | Access    | Content                              |
|---------|----------------------------|-----------|--------------------------------------|
| 00h     | ID header                  | Read only | 4300h (ASSP ST_SPI)                  |
| 01h     | Version                    | Read only | 0300h                                |
| 02h     | Product code 1             | Read only | 4300h (67 ST_SPI)                    |
| 03h     | Product code 2             | Read only | 4800h (H ST_SPI)                     |
| 3Eh     | 3Eh SPI-frame ID Read only |           | 0200h SPI-Frame-ID register (ST_SPI) |

# 5 SPI - control and status registers

## 5.1 Control register 0

Table 25. Control register 0 (read/write)

| Bit | Name                | Comment                                                                                                                                                                                                                           |
|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | OUT1 – HS<br>on/off |                                                                                                                                                                                                                                   |
| 14  | OUT1 – LS<br>on/off |                                                                                                                                                                                                                                   |
| 13  | OUT2 – HS<br>on/off |                                                                                                                                                                                                                                   |
| 12  | OUT2 – LS<br>on/off |                                                                                                                                                                                                                                   |
| 11  | OUT3 – HS<br>on/off | If a bit is got the colocted output driver is awitched on If the corresponding                                                                                                                                                    |
| 10  | OUT3 – LS<br>on/off | If a bit is set the selected output driver is switched on. If the corresponding PWM enable bit is set the driver is only activated if PWM1 (PWM2) input signal is high. The outputs of OUT1-OUT6 are half bridges. If the bits of |
| 9   | OUT4 – HS<br>on/off | HS- and LS-driver of the same half bridge are set, the internal logic prevents that both drivers of this output stage can be switched on simultaneously in order to avoid a high internal current from Vs to GND.                 |
| 8   | OUT4 – LS<br>on/off | simultaneously in order to avoid a nigh internal current from vs to GND.                                                                                                                                                          |
| 7   | OUT5 – HS<br>on/off |                                                                                                                                                                                                                                   |
| 6   | OUT5 – LS<br>on/off |                                                                                                                                                                                                                                   |
| 5   | OUT6 – HS<br>on/off |                                                                                                                                                                                                                                   |
| 4   | OUT6 – LS<br>on/off |                                                                                                                                                                                                                                   |
| 3   | 0                   |                                                                                                                                                                                                                                   |
| 2   | 0                   | Reserved (has to be set to '0')                                                                                                                                                                                                   |
| 1   | 0                   |                                                                                                                                                                                                                                   |
| 0   | Enable bit          | If enable bit is set the device will be switched in active mode. If enable bit is cleared, the device enters standby mode and all bits are cleared.                                                                               |

# 5.2 Control register 1

Table 26. Control register 1 (read/write)

| Bit | Name                 |                                                                                                                                                                                                                                                                                                                                                                  |     |     | Comm               | nent |
|-----|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------|
| 15  | OUT7 – HS1<br>on/off | OUT<br>7/8                                                                                                                                                                                                                                                                                                                                                       |     |     |                    |      |
| 14  | OUT7 – HS2<br>on/off |                                                                                                                                                                                                                                                                                                                                                                  | HS1 | HS2 | Mode               |      |
| 14  |                      |                                                                                                                                                                                                                                                                                                                                                                  | 1   | 1   | Off                |      |
| 13  | OUT8 – HS1<br>on/off |                                                                                                                                                                                                                                                                                                                                                                  | 1   | 0   | Low on-resistance  |      |
| 13  |                      |                                                                                                                                                                                                                                                                                                                                                                  | 0   | 1   | High on-resistance |      |
| 12  | OUT8 – HS2<br>on/off |                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0   | Off                |      |
|     |                      |                                                                                                                                                                                                                                                                                                                                                                  |     |     |                    |      |
| 11  | OUT9 – HS<br>on/off  | If a bit is set, the selected output driver is switched on. If the corresponding                                                                                                                                                                                                                                                                                 |     |     |                    |      |
| 10  | OUT10 – HS<br>on/off | PWM enable bit is set the driver is only activated if PWM1 (PWM2) input signal is high. The outputs of OUT1-OUT6 are half bridges. If the bits of HS-                                                                                                                                                                                                            |     |     |                    |      |
| 9   | OUT11 – HS<br>on/off | and LS-driver of the same half bridge are set, the internal logic prevents that both drivers of this output stage can be switched on simultaneously in order to avoid a high internal current from VS to GND.                                                                                                                                                    |     |     |                    |      |
| 8   | ECV – LS on/off      |                                                                                                                                                                                                                                                                                                                                                                  |     |     |                    |      |
| 7   | EC bit 5             | Reference value for difference voltage amplifier at pin ECV is binary coded. Full scale value is set in control register 2. If all EC bits are set to zero the reference value is 0V. For fast discharge a lowside switch can be activated at pin ECV, if the ECV – LS on/off bit is set to '1'                                                                  |     |     |                    |      |
| 6   | EC bit 4             |                                                                                                                                                                                                                                                                                                                                                                  |     |     |                    |      |
| 5   | EC bit 3             |                                                                                                                                                                                                                                                                                                                                                                  |     |     |                    |      |
| 4   | EC bit 2             |                                                                                                                                                                                                                                                                                                                                                                  |     |     |                    |      |
| 3   | EC bit 1             |                                                                                                                                                                                                                                                                                                                                                                  |     |     |                    |      |
| 2   | EC bit 0             |                                                                                                                                                                                                                                                                                                                                                                  |     |     |                    |      |
| 1   | EC switch            | In case this bit is set to 1, the electrochrome control is active and enables the driver at pin ECDR for the external MOS transistor. The bit switches the highside OUT10 directly on, ignoring bit 10 in control register 1. If the drain of the external MOS transistor is connected to OUT10, the current from supply VS to the load at ECV can be monitored. |     |     |                    |      |
| 0   | 0                    | Reserved (has to be set to '0')                                                                                                                                                                                                                                                                                                                                  |     |     |                    |      |

# 5.3 Control register 2

Table 27. Control register 2 (read/write)

| Bit | Name                 | Comment                                                                                                                                                                                                                                                                                                                                   |  |
|-----|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15  | OUT1 – OCR<br>enable |                                                                                                                                                                                                                                                                                                                                           |  |
| 14  | OUT2 – OCR<br>enable | In case of an over-current event the over-current status bit (Status Register 0) is set and the output is switched off. If the Over-current Recovery Enable bit (OCR) is set, the output will be automatically                                                                                                                            |  |
| 13  | OUT3 – OCR<br>enable |                                                                                                                                                                                                                                                                                                                                           |  |
| 12  | OUT4 – OCR<br>enable | reactivated after a delay time resulting in a PWM modulated current with a programmable duty cycle (bit 5 of control register 3).  Depending on occurrence of over-current event and internal clock phase                                                                                                                                 |  |
| 11  | OUT5 – OCR<br>enable | it is possible that one recovery cycle is executed even if this bit is set zero. The ECV-OCR enable bit is disabled in electrochrome mode                                                                                                                                                                                                 |  |
| 10  | OUT6 – OCR<br>enable | (bit1=1 control register 1).                                                                                                                                                                                                                                                                                                              |  |
| 9   | ECV – OCR<br>enable  |                                                                                                                                                                                                                                                                                                                                           |  |
| 8   | 0                    | Reserved (has to be set to '0')                                                                                                                                                                                                                                                                                                           |  |
| 7   | OUT1 PWM1<br>enable  |                                                                                                                                                                                                                                                                                                                                           |  |
| 6   | OUT2 PWM1<br>enable  |                                                                                                                                                                                                                                                                                                                                           |  |
| 5   | OUT3 PWM1<br>enable  | If the PWM1/2 Enable bit is set and the output is enabled (control                                                                                                                                                                                                                                                                        |  |
| 4   | OUT4 PWM1<br>enable  | register 0 or 1) the output is switched on if PWM1/2 input is high and switched off if PWM1/2 input is low. OUT5, 8 and OUT10 are controlled                                                                                                                                                                                              |  |
| 3   | OUT5 PWM2<br>enable  | by PWM2 input, all other outputs are controlled by PWM1 input.                                                                                                                                                                                                                                                                            |  |
| 2   | OUT6 PWM1<br>enable  |                                                                                                                                                                                                                                                                                                                                           |  |
| 1   | ECV PWM1<br>enable   |                                                                                                                                                                                                                                                                                                                                           |  |
| 0   | ECV-low voltage      | The maximum ECV voltage in electrochrome mode is 1.5V. It corresponds to the full scale range of the digital to analog converter DAC set by the bits 7 to 2 of control register 1. If the ECV_low voltage bit is set to '0', the maximum voltage is limited to 1.2V without changing the resolution of the DAC. This is the default mode. |  |

# 5.4 Control register 3

Table 28. Control register 3 (read/write)

| Bit | Name                                    |                                                                                                                                                                                                                |          |                      | Co                    | mment                  |                                                                                        |  |
|-----|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|-----------------------|------------------------|----------------------------------------------------------------------------------------|--|
| 15  | OUT7-OCR enable                         | In case of an over-current event the over-current status bit (Status                                                                                                                                           |          |                      |                       |                        |                                                                                        |  |
| 14  | OUT8-OCR enable                         | register 1) is set and the output is switched off. If the Over-current Recovery Enable bit (OCR) is set the output will be automatically                                                                       |          |                      |                       |                        |                                                                                        |  |
| 13  | OUT9-OCR enable                         | reactivated after a delay time resulting in a PWM modulated current                                                                                                                                            |          |                      |                       |                        |                                                                                        |  |
| 12  | OUT10-OCR enable                        | with a programmable duty cycle (bit 5). Depending on the occurrence of the over-current event and the internal clock phase it is possible that one recovery cycle is executed even if this bit is set to zero. |          |                      |                       |                        |                                                                                        |  |
| 11  | OUT11-OCR enable                        |                                                                                                                                                                                                                |          |                      |                       |                        |                                                                                        |  |
| 10  | OUT7 PWM1 enable                        | If the PWM1/2 Enable bit is set and the output is enabled (control register 0 or 1) the output is switched on if PWM1/2 input is high and                                                                      |          |                      |                       |                        |                                                                                        |  |
| 9   | OUT8 PWM2 enable                        |                                                                                                                                                                                                                |          |                      |                       |                        |                                                                                        |  |
| 8   | OUT9 PWM1 enable                        | switched off if PWM1/2 input is low. OUT5, 8 and OUT10 are                                                                                                                                                     |          |                      |                       |                        |                                                                                        |  |
| 7   | OUT10 PWM2 enable                       | controlled by PWM2 input all other outputs are controlled by PWM1 input.                                                                                                                                       |          |                      |                       |                        |                                                                                        |  |
| 6   | OUT11 PWM1 enable                       |                                                                                                                                                                                                                |          |                      |                       |                        |                                                                                        |  |
| 5   | OCR frequency<br>0: 1.7 kHz<br>1: 3 kHz | This bit defines in combination with the over-current recovery bit (Input Register 1) the over-current recovery frequency of an activated driver.                                                              |          |                      |                       |                        |                                                                                        |  |
| 4   | OV/UVR disable                          | If this bit is set the microcontroller has to clear the status register after undervoltage/overvoltage event to enable the outputs.                                                                            |          |                      |                       |                        |                                                                                        |  |
| 3   | CM select bit 3                         |                                                                                                                                                                                                                | the sele | ected hig<br>VM2 out | ghside ou<br>out (see | tput OU1<br>table belo | 3 to 0 the current ima n will be multiplexed ow). e current monitor.  Current image of |  |
|     |                                         |                                                                                                                                                                                                                | 0        | 0                    | 0                     | 0                      | OUT1                                                                                   |  |
|     |                                         |                                                                                                                                                                                                                | 0        | 0                    | 0                     | 1                      | OUT2                                                                                   |  |
| _   |                                         |                                                                                                                                                                                                                | 0        | 0                    | 1                     | 0                      | OUT3                                                                                   |  |
| 2   | CM select bit 2                         |                                                                                                                                                                                                                | 0        | 0                    | 1                     | 1                      | OUT4                                                                                   |  |
|     |                                         |                                                                                                                                                                                                                | 0        | 1                    | 0                     | 0                      | OUT5                                                                                   |  |
|     |                                         |                                                                                                                                                                                                                | 0        | 1                    | 0                     | 1                      | OUT6                                                                                   |  |
|     |                                         |                                                                                                                                                                                                                | 0        | 1                    | 1                     | 0                      | OUT7                                                                                   |  |
| 1   | CM select bit 1                         |                                                                                                                                                                                                                | 0        | 1                    | 1                     | 1                      | OUT8                                                                                   |  |
|     |                                         |                                                                                                                                                                                                                | 1        | 0                    | 0                     | 0                      | OUT9                                                                                   |  |
|     |                                         |                                                                                                                                                                                                                | 1        | 0                    | 0                     | 1                      | OUT10                                                                                  |  |
|     | CM calcathit 0                          |                                                                                                                                                                                                                | 1        | 0                    | 1                     | 0                      | OUT11                                                                                  |  |
| 0   | CM select bit 0                         |                                                                                                                                                                                                                |          |                      |                       |                        |                                                                                        |  |

# 5.5 Status register 0

Table 29. Status register 0 (read)

| Bit | Name         | Comment                                                                                                                                                                                                                                                                                     |  |  |
|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15  | OUT1 – HS OC |                                                                                                                                                                                                                                                                                             |  |  |
| 14  | OUT1 - LS OC |                                                                                                                                                                                                                                                                                             |  |  |
| 13  | OUT2 – HS OC |                                                                                                                                                                                                                                                                                             |  |  |
| 12  | OUT2 – LS OC |                                                                                                                                                                                                                                                                                             |  |  |
| 11  | OUT3 – HS OC | In case of an over-current event the corresponding status bit is set and the output driver is disabled. If the over-current Recovery Enable bit is set the output will be automatically reactivated after a delay time resulting in a PWM modulated current with a programmable duty cycle. |  |  |
| 10  | OUT3 – LS OC |                                                                                                                                                                                                                                                                                             |  |  |
| 9   | OUT4 – HS OC |                                                                                                                                                                                                                                                                                             |  |  |
| 8   | OUT4 – LS OC | If the over-current recovery bit is not set, the micro controller has to clear the over-current bit to reactivate the output driver.                                                                                                                                                        |  |  |
| 7   | OUT5 – HS OC |                                                                                                                                                                                                                                                                                             |  |  |
| 6   | OUT5 – LS OC |                                                                                                                                                                                                                                                                                             |  |  |
| 5   | OUT6 – HS OC |                                                                                                                                                                                                                                                                                             |  |  |
| 4   | OUT6 - LS OC |                                                                                                                                                                                                                                                                                             |  |  |
| 3   | 0            |                                                                                                                                                                                                                                                                                             |  |  |
| 2   | 0            | Reserved                                                                                                                                                                                                                                                                                    |  |  |
| 1   | 0            |                                                                                                                                                                                                                                                                                             |  |  |
| 0   | 0            |                                                                                                                                                                                                                                                                                             |  |  |

# 5.6 Status register 1

Table 30. Status register 1 (read)

| Bit | Name         | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15  | OUT1 – HS UC | Maskable by the                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 14  | OUT1 – LS UC | configuration register                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 13  | OUT2 – HS UC |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 12  | OUT2 – LS UC |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 11  | OUT3 – HS UC |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 10  | OUT3 – LS UC | The open load detection monitors the load current in each activated output stage. If the load current is below the under-current detection threshold for at least 1 ms (t <sub>dOL</sub> ), the corresponding under-current bit UC is set. Due to mechanical/electrical inertia of typical loads a short activation of the outputs (e.g. 3ms) can be used to test the open load status without changing the mechanical/electrical state of the loads. |  |
| 9   | OUT4 – HS UC |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 8   | OUT4 – LS UC |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 7   | OUT5 – HS UC |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 6   | OUT5 – LS UC |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 5   | OUT6 – HS UC |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 4   | OUT6 – LS UC |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 3   | 0            |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 2   | 0            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 1   | 0            |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 0   | 0            |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |

# 5.7 Status register 2

Table 31. Status register 2 (read)

| Bit | Name                    | Comment                                                                                                                                                                                                                                                                                    |  |  |  |
|-----|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 15  | OUT7 – OC               |                                                                                                                                                                                                                                                                                            |  |  |  |
| 14  | OUT7 – UC               | In case of an ever current event the corresponding status bit OC is get and                                                                                                                                                                                                                |  |  |  |
| 13  | OUT8 – OC               | In case of an over-current event the corresponding status bit OC is set and the output driver is disabled. If the over-current recovery enable bit is set                                                                                                                                  |  |  |  |
| 12  | OUT8 – UC               | the output will be automatically reactivated after a delay time resulting in a PWM modulated current with a programmable duty cycle.                                                                                                                                                       |  |  |  |
| 11  | OUT9 – OC               | If the over-current recovery bit is not set the micro controller has to clear the                                                                                                                                                                                                          |  |  |  |
| 10  | OUT9 – UC               | over-current bit to reactivate the output driver.                                                                                                                                                                                                                                          |  |  |  |
| 9   | OUT10 - OC              | The open load detection monitors the load current in each activated outpu stage. If the load current is below the under-current detection threshold for                                                                                                                                    |  |  |  |
| 8   | OUT10 – UC              |                                                                                                                                                                                                                                                                                            |  |  |  |
| 7   | OUT11 – OC              | at least 1 ms (t <sub>dOL</sub> ) the corresponding under-current bit UC is set. Due to mechanical/electrical inertia of typical loads a short activation of the output (e.g. 3ms) can be used to test the open load status without changing the mechanical/electrical state of the loads. |  |  |  |
| 6   | OUT11 – UC              |                                                                                                                                                                                                                                                                                            |  |  |  |
| 5   | ECV – OC                |                                                                                                                                                                                                                                                                                            |  |  |  |
| 4   | ECV – UC                |                                                                                                                                                                                                                                                                                            |  |  |  |
| 3   | VS<br>under-voltage     | In case of an over-voltage or under-voltage event the corresponding bit is set and the outputs are deactivated. If VS voltage recovers to normal                                                                                                                                           |  |  |  |
| 2   | VS<br>over-voltage      | operating conditions outputs are reactivated automatically (if bit 4 of confregister 3 is not set).                                                                                                                                                                                        |  |  |  |
| 1   | ECV voltage not reached | Two comparators monitor the voltage at pin ECV in electrocrome mode. If this voltage is below / above the programmed target these bits signal the                                                                                                                                          |  |  |  |
| 0   | ECV voltage<br>too high | difference after at least 32 $\mu$ s. The bits are not latched and may toggle after at least 32 $\mu$ s, if the ECV voltage has not yet reached the target. They are not assigned to the Global Error Flag.                                                                                |  |  |  |

40/47 Doc ID 15162 Rev 4

# 5.8 Configuration register

Table 32. Configuration register (read/write)

| Bit | Name                                 | Comment                                                                                                             |  |  |
|-----|--------------------------------------|---------------------------------------------------------------------------------------------------------------------|--|--|
| 15  | 0                                    |                                                                                                                     |  |  |
| 14  | 0                                    |                                                                                                                     |  |  |
| 13  | 0                                    |                                                                                                                     |  |  |
| 12  | 0                                    |                                                                                                                     |  |  |
| 11  | 0                                    | Reserved (has to be set to '0')                                                                                     |  |  |
| 10  | 0                                    |                                                                                                                     |  |  |
| 9   | 0                                    |                                                                                                                     |  |  |
| 8   | 0                                    |                                                                                                                     |  |  |
| 7   | 0                                    |                                                                                                                     |  |  |
| 6   | 0                                    |                                                                                                                     |  |  |
| 5   | Mask for bit 15 of status reg. 1     | Openload event (under-current status bit of OUT1 HS) is not considered in openload bit 1 of global status register. |  |  |
| 4   | Mask for bit 14 of status reg. 1     | Openload event (under-current status bit of OUT1 LS) is not considered in openload bit 1 of global status register. |  |  |
| 3   | Mask for bit 3 of global status reg. | Temperature warning event is not considered in the 'Global Error Flag'.                                             |  |  |
| 2   | 0                                    | Reserved (has to be set to '0')                                                                                     |  |  |
| 1   | Mask for bit 1 of global status reg. | Openload event (under-current status bit of OUTn) is not considered in the 'Global Error Flag'.                     |  |  |
| 0   | 0                                    | Reserved (has to be set to '0')                                                                                     |  |  |

# 6 Packages thermal data





#### Package and packing information 7

#### **ECOPACK<sup>®</sup> packages** 7.1

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com.

ECOPACK® is an ST trademark.

#### PowerSSO-36 package information 7.2

Figure 13. PowerSSO-36 package dimensions



Table 33. PowerSSO-36 mechanical data

| Symbol           | Millimeters |      |       |  |  |
|------------------|-------------|------|-------|--|--|
| Symbol           | Min.        | Тур. | Max.  |  |  |
| А                | -           | -    | 2.45  |  |  |
| A2               | 2.15        | -    | 2.35  |  |  |
| a1               | 0           | -    | 0.1   |  |  |
| b                | 0.18        | -    | 0.36  |  |  |
| С                | 0.23        | -    | 0.32  |  |  |
| D <sup>(1)</sup> | 10.10       | -    | 10.50 |  |  |
| E                | 7.4         | -    | 7.6   |  |  |
| е                | -           | 0.5  | -     |  |  |
| e3               | -           | 8.5  | -     |  |  |
| F                | -           | 2.3  | -     |  |  |
| G                | -           | -    | 0.1   |  |  |
| G1               | -           | -    | 0.06  |  |  |
| Н                | 10.1        | -    | 10.5  |  |  |
| h                | -           | -    | 0.4   |  |  |
| k                | 0°          | -    | 8°    |  |  |
| L                | 0.55        | -    | 0.85  |  |  |
| M                | -           | 4.3  | -     |  |  |
| N                | -           | -    | 10°   |  |  |
| 0                | -           | 1.2  | -     |  |  |
| Q                | -           | 0.8  | -     |  |  |
| S                | -           | 2.9  | -     |  |  |
| Т                | -           | 3.65 | -     |  |  |
| U                | -           | 1    | -     |  |  |
| X                | 4.3         | -    | 5.2   |  |  |
| Y                | 6.9         | -    | 7.5   |  |  |

<sup>1. &</sup>quot;D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side (0.006").

## 7.3 PowerSSO-36 packing information

Figure 14. PowerSSO-36 tube shipment (no suffix)



Figure 15. PowerSSO-36 tape and reel shipment (suffix "TR")



Revision history L99DZ70XP

# 8 Revision history

Table 34. Document revision history

| Date        | Revision | Description of changes                                                                                                                                                                            |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12-Nov-2008 | 1        | Initial release.                                                                                                                                                                                  |
| 02-Jul-2009 | 2        | Table 33: PowerSSO-36 mechanical data:  - Deleted A (min) value  - Changed A (max) value from 2.50 to 2.45  - Changed A2 (max) value from 2.40 to 2.35  - Changed L (max) value from 0.90 to 0.85 |
| 19-Nov-2010 | 3        | Updated Figure 1: Block diagram                                                                                                                                                                   |
| 22-Sep-2013 | 4        | Updated Disclaimer.                                                                                                                                                                               |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



# AMEYA360 Components Supply Platform

## **Authorized Distribution Brand:**

























### Website:

Welcome to visit www.ameya360.com

#### Contact Us:

#### > Address:

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

#### > Sales:

Direct +86 (21) 6401-6692

Email amall@ameya360.com

QQ 800077892

Skype ameyasales1 ameyasales2

#### Customer Service :

Email service@ameya360.com

## Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com