SCES436C-APRIL 2003-REVISED SEPTEMBER 2004 #### **FEATURES** - Member of the Texas Instruments Widebus+™ Family - Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### **DESCRIPTION/ORDERING INFORMATION** This device contains eight independent noninverting buffers and a 16-bit noninverting bus transceiver and D-type latch designed for 1.65-V to 3.6-V $V_{CC}$ operation. The SN74ALVCH32973 is particularly suitable for demultiplexing an address/data bus into a dedicated address bus and dedicated data bus. The device is used where there is asynchronous bidirectional communication between the A and B data bus, and the address signals are latched and buffered on the Q bus. The control-function implementation minimizes external timing requirements. This device can be used as one 8-bit buffer, two 8-bit transceivers, and two 8-bit latches or one 8-bit buffer, one 16-bit transceiver, and one 16-bit latch. It allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The transceiver output-enable (TOE) input can be used to disable the transceivers so that the A and B buses effectively are isolated. When the latch-enable (LE) input is high, the Q outputs follow the data (A) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the A inputs. The latch output-enable (LOE) input can be used to place the nine Q outputs in either a normal logic state (high or low logic level) or the high-impedance state. In the high-impedance state, the Q outputs neither drive nor load the bus lines significantly. LOE does not affect internal operations of the latch. Old data can be retained or new data can be entered while the Q outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{\text{LOE}}$ and $\overline{\text{TOE}}$ should be tied to $V_{CC}$ through pullup resistors; the minimum values of the resistors are determined by the current-sinking capability of the drivers. The eight independent noninverting buffers perform the Boolean function Y = D and are independent of the state of DIR, $\overline{TOE}$ , LE, and $\overline{LOE}$ . The A and B I/Os and D inputs have bus-hold circuitry. Active bus-hold circuitry holds unused or undriven data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. #### ORDERING INFORMATION | T <sub>A</sub> | PACKAGE <sup>(1)</sup> | | ORDERABLE PART NUMBER | TOP-SIDE MARKING | |----------------|------------------------|---------------|-----------------------|------------------| | -40°C to 85°C | LFBGA - GKE | Tone and real | SN74ALVCH32973KR | ACH973 | | -40 C to 65 C | LFBGA - ZKE (Pb-free) | Tape and reel | 74ALVCH32973ZKER | ACH973 | (1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus+ is a trademark of Texas Instruments. # GKE OR ZKE PACKAGE (TOP VIEW) | | _1 | | 2 | 3 | 4 | 5 | 6 | |---|----|-----|---------------|------------|------------|------------|--------------------| | Α | | ) ( | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\overline{\circ}$ | | В | ( | ) ( | $\mathcal{C}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | С | ( | ) ( | $\mathcal{C}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | D | ( | ) ( | $\mathcal{C}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | Е | ( | ) ( | $\mathcal{C}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | F | ( | ) ( | $\mathcal{C}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | G | ( | ) ( | $\subset$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | н | ( | ) ( | $\mathcal{C}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | J | ( | ) ( | Э. | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | K | ( | ) ( | $\mathcal{C}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | L | ( | ) ( | $\mathcal{C}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | М | ( | ) ( | $\mathcal{C}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | N | ( | ) ( | $\mathcal{C}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | Р | | ) ( | $\mathcal{C}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | R | ( | ) ( | $\mathcal{C}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | Т | | ) ( | $\subset$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | \ | | | | | | / | #### **TERMINAL ASSIGNMENTS** | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----|----|-----------------|-----------------|-----|-----| | Α | 1A1 | D1 | 1TOE | 1DIR | 1B1 | 1Q1 | | В | 1A2 | Y1 | GND | GND | 1B2 | 1Q2 | | С | 1A3 | D2 | V <sub>CC</sub> | V <sub>CC</sub> | 1B3 | 1Q3 | | D | 1A4 | Y2 | GND | GND | 1B4 | 1Q4 | | E | 1A5 | D3 | GND | GND | 1B5 | 1Q5 | | F | 1A6 | Y3 | V <sub>CC</sub> | V <sub>CC</sub> | 1B6 | 1Q6 | | G | 1A7 | D4 | GND | GND | 1B7 | 1Q7 | | Н | 1A8 | Y4 | 1LE | 1LOE | 1B8 | 1Q8 | | J | 2A1 | D5 | 2TOE | 2DIR | 2B1 | 2Q1 | | K | 2A2 | Y5 | GND | GND | 2B2 | 2Q2 | | L | 2A3 | D6 | V <sub>CC</sub> | V <sub>CC</sub> | 2B3 | 2Q3 | | M | 2A4 | Y6 | GND | GND | 2B4 | 2Q4 | | N | 2A5 | D7 | GND | GND | 2B5 | 2Q5 | | Р | 2A6 | Y7 | V <sub>CC</sub> | V <sub>CC</sub> | 2B6 | 2Q6 | | R | 2A7 | D8 | GND | GND | 2B7 | 2Q7 | | T | 2A8 | Y8 | 2LE | 2LOE | 2B8 | 2Q8 | #### **FUNCTION TABLES** | INPUTS | | OPERATION | |--------|-----|---------------------------| | TOE | DIR | OPERATION | | L | L | B data to A bus | | L | Н | A data to B bus | | Н | X | A bus and B bus isolation | | | INPUTS | | OUTPUT | |-----|--------|---|--------| | LOE | LE | Α | Q | | L | Н | Н | Н | | L | Н | L | L | | L | L | X | $Q_0$ | | Н | Χ | X | Z | | INPUT<br>D | OUTPUT<br>Y | |------------|-------------| | L | L | | Н | Н | SCES436C-APRIL 2003-REVISED SEPTEMBER 2004 #### **LOGIC DIAGRAM (POSITIVE LOGIC)** To Seven Other Channels #### **LOGIC DIAGRAM (POSITIVE LOGIC)** To Seven Other Channels SCES436C-APRIL 2003-REVISED SEPTEMBER 2004 # ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|------------------------------------------------|----------------------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage range | | -0.5 | 4.6 | V | | V | lanut valtaga ranga | Except I/O and D input ports (2) | -0.5 | 4.6 | V | | V <sub>I</sub> | Input voltage range | I/O and D input ports (2)(3) | -0.5 | V <sub>CC</sub> + 0.5 | V | | Vo | Output voltage range <sup>(2)(3)</sup> | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>1</sub> < 0 | | -50 | mA | | lok | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through each V <sub>C</sub> | <sub>C</sub> or GND | | ±100 | mA | | $\theta_{JA}$ | Package thermal impedance (4) | GKE/ZKE package | | 40 | °C/W | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - (3) This value is limited to 4.6 V maximum. - (4) The package thermal impedance is calculated in accordance with JESD 51-7. #### RECOMMENDED OPERATING CONDITIONS(1) | | | | MIN | MAX | UNIT | |---------------------|------------------------------------|----------------------------------------------|----------------------|----------------------|------| | $V_{CC}$ | Supply voltage | | 1.65 | 3.6 | V | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | $0.65 \times V_{CC}$ | | | | $V_{IH}$ | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | | | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | 2 | | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | $0.35 \times V_{CC}$ | | | $V_{IL}$ | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | | VI | Input voltage | | 0 | V <sub>CC</sub> | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | High-level output current | $V_{CC} = 2.3 \text{ V}$ | | -12 | mA | | I <sub>OH</sub> | r ligh-level output current | $V_{CC} = 2.7 V$ | | -12 | ША | | | | $V_{CC} = 3 V$ | | -24 | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | Low lovel output ourrent | $V_{CC} = 2.3 \text{ V}$ | | 12 | mA | | I <sub>OL</sub> | Low-level output current | $V_{CC} = 2.7 \text{ V}$ | | 12 | ША | | | V <sub>CC</sub> = 3 V | | | 24 | | | $\Delta t/\Delta v$ | Input transition rise or fall rate | | | 10 | ns/V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCES436C-APRIL 2003-REVISED SEPTEMBER 2004 #### **ELECTRICAL CHARACTERISTICS** over recommended operating free-air temperature range (unless otherwise noted) | Р | ARAMETER | TEST CONDITION | v <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | |--------------------------------|-----------------|------------------------------------------------|---------------------------------------------|-----------------------|--------------------|------|------|--| | | | I <sub>OH</sub> = -100 μA | 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 | | | | | | | | I <sub>OH</sub> = -4 mA | 1.65 V | 1.2 | | | | | | | | I <sub>OH</sub> = -6 mA | 2.3 V | 2 | | | | | | $V_{OH}$ | V <sub>OH</sub> | | 2.3 V | 1.7 | | | V | | | | | I <sub>OH</sub> = -12 mA | 2.7 V | 2.2 | | | | | | | | | 3 V | 2.4 | | | | | | | | I <sub>OH</sub> = -24 mA | 3 V | 2 | | | | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 3.6 V | | | 0.2 | | | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.45 | | | | ., | | I <sub>OL</sub> = 6 mA | 2.3 V | | | 0.4 | V | | | $V_{OL}$ | | 12 m/ | 2.3 V | | | 0.7 | V | | | | | I <sub>OL</sub> = 12 mA | 2.7 V | | | 0.4 | | | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | | I | | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.6 V | | | ±5 | μΑ | | | | | V <sub>I</sub> = 0.57 V | 1.65 V | 25 | | | | | | I <sub>BHL</sub> (2 | ) | V <sub>I</sub> = 0.7 V | 2.3 V | 45 | | | μΑ | | | | | V <sub>I</sub> = 0.8 V | 3 V | 75 | | | | | | | | V <sub>I</sub> = 1.07 V | 1.65 V | -25 | | | | | | I <sub>BHH</sub> (3 | 3) | V <sub>I</sub> = 1.7 V | 2.3 V | -45 | | | μΑ | | | | | V <sub>I</sub> = 2 V | 3 V | -75 | | | | | | | | | 1.95 V | 200 | | | | | | I <sub>BHLO</sub> | (4) | $V_I = 0$ to $V_{CC}$ | 2.7 V | 300 | | | μΑ | | | | | | 3.6 V | 500 | | | | | | | | | 1.95 V | -200 | | | | | | I <sub>BHHO</sub> | (5) | $V_I = 0$ to $V_{CC}$ | 2.7 V | -300 | | | μΑ | | | | | | 3.6 V | -500 | | | | | | I <sub>OZ</sub> <sup>(6)</sup> | | V <sub>O</sub> = V <sub>CC</sub> or GND | 3.6 V | | | ±10 | μΑ | | | I <sub>CC</sub> | | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 V | | | 60 | μΑ | | | $\Delta I_{CC}$ | | One input at V <sub>CC</sub> - 0.6 V, Other in | puts at V <sub>CC</sub> or GND 3 V to 3.6 V | | | 750 | μΑ | | | | Control inputs | V V 0ND | 0.01/ | | 3 | | _ | | | Ci | D | $V_I = V_{CC}$ or GND | 3.3 V | | 4 | | pF | | | _ | A ports | V V - TOND | 6.2.1 | 4.5 | | | _ | | | C <sub>io</sub> | B ports | $V_O = V_{CC}$ or GND | 3.3 V | 4.5 | | | pF | | | Co | Q | V <sub>O</sub> = V <sub>CC</sub> or GND | 3.3 V | | 3 | | pF | | <sup>(1)</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. (2) The bus-hold circuit can sink at least the minimum low sustaining current at V<sub>IL</sub> max. I<sub>BHL</sub> should be measured after lowering V<sub>IN</sub> to GND and then raising it to V<sub>IL</sub> max. The bus-hold circuit can source at least the minimum high sustaining current at V<sub>IH</sub> min. I<sub>BHH</sub> should be measured after raising V<sub>IN</sub> to $V_{\text{CC}}$ and then lowering it to $V_{\text{IH}}$ min. <sup>(4)</sup> An external driver must source at least I<sub>BHLO</sub> to switch this node from low to high. (5) An external driver must sink at least I<sub>BHHO</sub> to switch this node from high to low. (6) For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. SCES436C-APRIL 2003-REVISED SEPTEMBER 2004 #### **TIMING REQUIREMENTS** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | V <sub>CC</sub> = 1.8 V | $V_{CC} = 1.8 \text{ V}$ $V_{CC} = 2.5 \text{ V}$ $\pm 0.2 \text{ V}$ | | V <sub>CC</sub> = ± 0.3 | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | |-----------------|-----------------------------|-------------------------|-----------------------------------------------------------------------|-------|-------------------------|------------------------------------|----| | | | MIN MA | AX M | N MAX | MIN | MAX | | | t <sub>w</sub> | Pulse duration, LE high | 2 | | 2 | 2 | | ns | | t <sub>su</sub> | Setup time, data before LE↓ | 0.9 | 0 | .9 | 0.9 | | ns | | t <sub>h</sub> | Hold time, data after LE↓ | 0.9 | C | .9 | 0.9 | | ns | #### **SWITCHING CHARACTERISTICS** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2<br>± 0.2 | | V <sub>CC</sub> = 3<br>± 0.3 | | UNIT | |------------------|-----------------|----------------|-------------------------|------------------------------|-----|------------------------------|-----|------| | | (INFOT) | (001701) | TYP | MIN | MAX | MIN | MAX | | | | D | Υ | 2.2 | 0.5 | 3.2 | 0.5 | 3 | | | | Α | 0 | 2.2 | 0.5 | 3.2 | 0.5 | 3 | | | t <sub>pd</sub> | LE | Q | 2.8 | 0.5 | 3.3 | 0.5 | 3 | ns | | | A or B | B or A | 2.2 | 0.5 | 3.2 | 0.5 | 3 | | | | LOE | Q | 2.9 | 0.7 | 4.9 | 0.7 | 4.7 | | | t <sub>en</sub> | TOE | A or D | 3 | 0.7 | 4.6 | 0.7 | 4.4 | ns | | | DIR | A or B | 3.4 | 0.7 | 4.9 | 0.7 | 4.7 | | | | LOE | Q | 2.8 | 0.5 | 4.3 | 0.5 | 4.1 | | | t <sub>dis</sub> | TOE | A or B | 3.2 | 0.5 | 4.3 | 0.5 | 4.1 | ns | | | DIR | AUID | 3.4 | 0.5 | 4.9 | 0.5 | 4.7 | | SCES436C-APRIL 2003-REVISED SEPTEMBER 2004 # OPERATING CHARACTERISTICS(1) $T_A = 25^{\circ}C$ | | PARAMETE | :D | TEST | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | UNIT | | |---------------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|------|--| | | PARAMETE | :K | CONDITIONS | TYP | TYP | TYP | UNII | | | $C_{pd}^{\;(2)}$ | | A outputs enabled,<br>Q outputs disabled,<br>one A output switching | $\begin{aligned} &\text{One } f_A = 10 \text{ MHz}, \\ &\text{One } f_B = 10 \text{ MHz}, \\ &\overline{\text{TOE}} = \text{GND}, \\ &\overline{\text{LOE}} = \text{V}_{CC}, \\ &\text{DIR} = \text{GND}, \\ &C_L = 0 \text{ pF} \end{aligned}$ | 12 | 14 | 19 | | | | | Power dissipation | B outputs enabled,<br>Q outputs disabled,<br>one B output switching | $\label{eq:control_approx} \begin{split} &\text{One } f_A = 10 \text{ MHz}, \\ &\text{One } f_B = 10 \text{ MHz}, \\ &\text{TOE} = GND, \\ &\text{LOE} = V_{CC}, \\ &\text{DIR} = GND, \\ &C_L = 0 \text{ pF} \end{split}$ | 12 | 14 | 21 | pF | | | (each output) | capacitance | capacitanico | Q outputs enabled,<br>A and B I/Os isolated,<br>one Q output switching | $\label{eq:constraints} \begin{split} &\text{One } f_A = 10 \text{ MHz}, \\ &\text{One } f_{LE} = 20 \text{ MHz}, \\ &\text{One } f_Q = 10 \text{ MHz}, \\ &\text{TOE} = V_{CC}, \\ &\text{LOE} = GND, \\ &C_L = 0 \text{ pF} \end{split}$ | 11 | 13 | 19 | | | | | One Y output switching,<br>A and B I/Os isolated,<br>Q outputs disabled | $\label{eq:constraints} \begin{split} &\text{One f}_D = 10 \text{ MHz}, \\ &\text{One f}_Y = 10 \text{ MHz}, \\ &\overline{\text{TOE}} = V_{CC}, \\ &\overline{\text{LOE}} = V_{CC}, \\ &C_L = 0 \text{ pF} \end{split}$ | 7 | 8 | 12 | | | | C <sub>pd</sub> (Z) | Power dissipation capacitance | A and B I/Os isolated,<br>Q outputs disabled,<br>one LE and one A data<br>input switching | $\begin{aligned} &\text{One } f_A = 10 \text{ MHz}, \\ &\text{One } f_{LE} = 20 \text{ MHz}, \\ &f_Q \text{ not switching}, \\ &\overline{\text{TOE}} = V_{CC}, \\ &\overline{\text{LOE}} = V_{CC}, \\ &C_L = 0 \text{ pF} \end{aligned}$ | 4 | 5 | 11 | pF | | | C <sub>pd</sub> <sup>(3)</sup><br>(each LE) | Power dissipation capacitance | A and B I/Os isolated,<br>Q outputs disabled,<br>one LE input switching | $\begin{aligned} &f_A \text{ not switching,} \\ &\text{One } f_{LE} = 20 \text{ MHz,} \\ &f_Q \text{ not switching,} \\ &\overline{\text{TOE}} = V_{CC}, \\ &\overline{\text{LOE}} = V_{CC}, \\ &C_L = 0 \text{ pF} \end{aligned}$ | 6 | 7 | 9 | pF | | <sup>(1)</sup> Total device C<sub>pd</sub> for multiple (m) outputs switching and (n) LE inputs switching = [m \* C<sub>pd</sub> (each output)] + [n \* C<sub>pd</sub> (each LE)] (2) C<sub>pd</sub> (each output) is the C<sub>pd</sub> for each data bit (input and output circuitry) when it operates at 10 MHz (Note: The LE is operating at 20 MHz in this test, but its I<sub>CC</sub> component has been subtracted). (3) C<sub>pd</sub> (each LE) is the C<sub>pd</sub> for the clock circuitry only when it operates at 20 MHz. SCES436C-APRIL 2003-REVISED SEPTEMBER 2004 #### PARAMETER MEASUREMENT INFORMATION | TEST | <b>S</b> 1 | |------------------------------------|-------------------| | t <sub>pd</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | V | IN | PUT | V <sub>M</sub> | V | | _ | ٠, | |-------------------|-----------------|--------------------------------|--------------------|-------------------|-------|----------------|--------------| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | | V <sub>LOAD</sub> | CL | R <sub>L</sub> | $V_{\Delta}$ | | 1.8 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | 500 Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | <b>500</b> Ω | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. Figure 1. Load Circuit and Voltage Waveforms #### PACKAGE OPTION ADDENDUM 11-Apr-2013 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|-------------------|---------| | | (1) | | Drawing | | Qty | (2) | | (3) | | (4) | | | 74ALVCH32973ZKER | ACTIVE | LFBGA | ZKE | 96 | 1000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-3-260C-168 HR | -40 to 85 | ACH973 | Samples | | SN74ALVCH32973KR | ACTIVE | LFBGA | GKE | 96 | 1000 | TBD | SNPB | Level-2-235C-1 YEAR | -40 to 85 | ACH973 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 18-Nov-2013 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | 74ALVCH32973ZKER | LFBGA | ZKE | 96 | 1000 | 330.0 | 24.4 | 5.7 | 13.7 | 2.0 | 8.0 | 24.0 | Q1 | | SN74ALVCH32973KR | LFBGA | GKE | 96 | 1000 | 330.0 | 24.4 | 5.7 | 13.7 | 2.0 | 8.0 | 24.0 | Q1 | www.ti.com 18-Nov-2013 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | 74ALVCH32973ZKER | LFBGA | ZKE | 96 | 1000 | 336.6 | 336.6 | 41.3 | | SN74ALVCH32973KR | LFBGA | GKE | 96 | 1000 | 336.6 | 336.6 | 41.3 | # GKE (R-PBGA-N96) # PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-205 variation CC. - D. This package is tin-lead (SnPb). Refer to the 96 ZKE package (drawing 4204493) for lead-free. # ZKE (R-PBGA-N96) # PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-205 variation CC. - D. This package is lead-free. Refer to the 96 GKE package (drawing 4188953) for tin-lead (SnPb). #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> # AMEYA360 Components Supply Platform # **Authorized Distribution Brand:** # Website: Welcome to visit www.ameya360.com ## Contact Us: # > Address: 401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China ## > Sales: Direct +86 (21) 6401-6692 Email amall@ameya360.com QQ 800077892 Skype ameyasales1 ameyasales2 # Customer Service : Email service@ameya360.com # Partnership : Tel +86 (21) 64016692-8333 Email mkt@ameya360.com