SN74LVC1404 SCES469E -AUGUST 2003-REVISED JUNE 2014 # SN74LVC1404 Oscillator Driver for Crystal Oscillator or Ceramic Resonator #### **Features** - Available in the Texas Instruments NanoFree™ Package - Supports 5-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 5.5 V - One Buffered Inverter With Schmitt-trigger Input and Two Unbuffered Inverters - Integrated Solution for Oscillator Applications - Suitable for Commonly Used Clock Frequencies: - 15 kHz, 3.58 MHz, 4.43 MHz, 13 MHz, 25 MHz, 26 MHz, 27 MHz, 28 MHz - Control Input to Disable the Oscillator Circuit - Low Power Consumption (10-µA Max I<sub>CC</sub>) in Standby State - ±24-mA Output Drive at 3.3 V - I<sub>off</sub> Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) ## 2 Applications - Servers - PCs and Notebooks - **Network Switches** - Wearable Health and Fitness Devices - Telecom Infrastructures - Electronic Points of Sale # 3 Description The SN74LVC1404 device consists of one inverter with a Schmitt-trigger input and two unbuffered inverters. It is designed for 1.65-V to 5.5-V $V_{\rm CC}$ operation. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | | SSOP (8) | 2.95 mm × 2.80 mm | | SN74LVC1404 | VSSOP (8) | 2.30 mm × 2.00 mm | | | DSBGA (8) | 1.91 mm × 0.91 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. # Simplified Schematic # **Table of Contents** | 1 F | Features 1 | 9 | Detailed Description | | |-----|------------------------------------------------------------------|----|--------------------------------------------------|------------------| | 2 | Applications 1 | | 9.1 Overview | 10 | | 3 [ | Description 1 | | 9.2 Functional Block Diagram | 10 | | | Simplified Schematic1 | | 9.3 Feature Description | 10 | | | Revision History2 | | 9.4 Device Functional Modes | <mark>1</mark> 1 | | | Pin Configuration and Functions | 10 | Application and Implementation | 12 | | | Specifications4 | | 10.1 Application Information | 12 | | | | | 10.2 Typical Application | 12 | | | 7.1 Absolute Maximum Ratings | 11 | Power Supply Recommendations | 17 | | | 7.2 Handling Ratings | | Layout | | | | 7.4 Thermal Information | | 12.1 Layout Guidelines | 17 | | | 7.5 Electrical Characteristics | | 12.2 Layout Example | 17 | | | 7.6 Switching Characteristics, C <sub>1</sub> = 15 pF | 13 | Device and Documentation Support | 18 | | | 7.7 Switching Characteristics, C <sub>L</sub> = 30 pF or 50 pF 7 | | 13.1 Trademarks | 18 | | | 7.8 Operating Characteristics | | 13.2 Electrostatic Discharge Caution | 18 | | | 7.9 Typical Characteristics | | 13.3 Glossary | | | | Parameter Measurement Information 8 | 14 | Mechanical, Packaging, and Orderable Information | 18 | # 5 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from Revision D (January 2007) to Revision E | Page | |----|-----------------------------------------------------|------| | • | Updated document to new TI data sheet format | | | • | Removed Ordering Information table. | 1 | | • | Added Applications | 1 | | • | Added Device Information table. | 1 | | • | Added Handling Ratings table. | 4 | | • | Changed MAX ambient temperature to 125°C | 5 | | • | Added Thermal Information table. | 5 | | • | Added Typical Characteristics. | 7 | # 6 Pin Configuration and Functions See mechanical drawings for dimensions. See mechanical drawings for dimensions. #### **Pin Functions** | P | IN | 1/0 | DESCRIPTION | | | | | |-----|--------|-----|------------------------|--|--|--|--| | NO. | NAME | I/O | DESCRIPTION | | | | | | 1 | CTRL | I | OSC Control | | | | | | 2 | XOUT | 0 | Crystal Connection | | | | | | 3 | XIN | I | Crystal Connection | | | | | | 4 | GND | _ | Ground | | | | | | 5 | Y | 0 | Schmitt Trigger Output | | | | | | 6 | Α | I | Schmitt Trigger Input | | | | | | 7 | OSCOUT | 0 | Oscillator Output | | | | | | 8 | VCC | I | Input 4 | | | | | Product Folder Links: SN74LVC1404 # 7 Specifications # 7.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-----------------|----------------------------------------------------------------------------------|---------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage range | | -0.5 | 6.5 | V | | VI | Input voltage range (2) | XIN, A, CTRL inputs | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high-impedance or power-off state (2) | Y output | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high or low state (2)(3) | XOUT, OSCOUT | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | · | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------|---------------------------|-------------------------------------------------------------------------------|-----|------|------| | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | | V | Clastrostatia diasharas | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0 | 2000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0 | 1000 | V | (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. <sup>3)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | |---------------------|-----------------------------------------------------|--------------------------------------------|------|----------|------|--| | ., | Constitutations | Operating | 1.65 | 5.5 | | | | $V_{CC}$ | Supply voltage | Data retention only | 1.5 | | V | | | VI | Input voltage (XIN, CTRL, A inputs) | | 0 | 5.5 | V | | | Vo | Output voltage (XOUT, OSCOUT, Y outputs) | | 0 | $V_{CC}$ | V | | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | I <sub>OH</sub> | | V <sub>CC</sub> = 2.3 V | | -8 | | | | | High-level output current (OSCOUT, XOUT, Y outputs) | | | -16 | mA | | | | | $V_{CC} = 3 V$ | | -24 | | | | | | V <sub>CC</sub> = 4.5 V | | -32 | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | | V <sub>CC</sub> = 2.3 V | | 8 | | | | I <sub>OL</sub> | Low-level output current (OSCOUT, XOUT, Y outputs) | V 2.V | | 16 | mA | | | | | $V_{CC} = 3 V$ | | 24 | | | | | | V <sub>CC</sub> = 4.5 V | | 32 | | | | I <sub>OL</sub> (2) | Low-level output current (XOUT) | V <sub>CC</sub> = 1.65 V | | 2 | mA | | | | | V <sub>CC</sub> = 1.8 V ± 0.15 V | | 20 | | | | A+/A., | Input transition rise and fall time (CTDL input) | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | | 20 | 0.4 | | | Δt/Δv | Δv Input transition rise and fall time (CTRL input) | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 10 | ns/V | | | | | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ | | 5 | | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. (2) CTRL = Low, XIN = GND #### 7.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | DCT | DCU | LIMIT | |----------------------|----------------------------------------------|--------|--------|-------| | | THERMAL METRIC*** | 8 PINS | 8 PINS | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 184.8 | 198.4 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 115.3 | 73.5 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 97.3 | 77.1 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 40.9 | 6.1 | ·C/VV | | ΨЈВ | Junction-to-board characterization parameter | 96.3 | 76.7 | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a | n/a | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. Product Folder Links: SN74LVC1404 #### 7.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARA | PARAMETER TEST CONDITIONS | | V <sub>cc</sub> | MIN TYP <sup>(1)</sup> | MAX | UNIT | | |--------------------------------|---------------------------|-------------------------------------------------------------------------|-----------------|------------------------|------|------|--| | | | | 1.65 V | 0.79 | 1.16 | | | | $V_{T+}$ | | | 2.3 V | 1.11 | 1.56 | | | | Positive-<br>going | A input | | 3 V | 1.5 | 1.87 | V | | | threshold | | | 4.5 V | 2.16 | 2.74 | | | | | | | 5.5 V | 2.61 | 3.33 | | | | | | | 1.65 V | 0.39 | 0.62 | | | | $V_{T-}$ | | | 2.3 V | 0.58 | 0.87 | | | | Negative-<br>going | A input | | 3 V | 0.84 | 1.14 | V | | | threshold | | | 4.5 V | 1.41 | 1.79 | | | | | | | 5.5 V | 1.87 | 2.29 | | | | | | | 1.65 V | 0.37 | 0.62 | | | | $\Delta V_{T}$ | | | 2.3 V | 0.48 | 0.77 | | | | hysteresis | A input | | 3 V | 0.56 | 0.87 | 1 | | | $(V_{T+} - V_{T-})$ | | | 4.5 V | 0.71 | 1.04 | | | | | | | 5.5 V | 0.71 | 1.11 | | | | | | I <sub>OH</sub> = -100 μA | 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 | | | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.2 | | | | | . (2) | | $I_{OH} = -8 \text{ mA}$ | 2.3 V | 1.9 | | ., | | | V <sub>OH</sub> <sup>(2)</sup> | | I <sub>OH</sub> = -16 mA | 3 V | 2.4 | | V | | | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.3 | | | | | | | $I_{OH} = -32 \text{ mA}$ | 4.5 V | 3.8 | | | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 5.5 V | | 0.1 | | | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | 0.45 | | | | v (2) | | I <sub>OL</sub> = 8 mA | 2.3 V | | 0.3 | V | | | V <sub>OL</sub> <sup>(2)</sup> | | I <sub>OL</sub> = 16 mA | 3 V | | 0.4 | V | | | | | I <sub>OL</sub> = 24 mA | 3 V | | 0.55 | | | | | | I <sub>OL</sub> = 32 mA | 4.5 V | | 0.55 | | | | | XOUT | I <sub>OL</sub> = 100 μA | 1.65 V to 5.5 V | | 0.1 | V | | | $V_{OL}$ | XOUT | $I_{OL} = 2 \text{ mA}$ CTRL = Low, XIN = GND | 1.65 V | | 0.65 | V | | | I <sub>I</sub> | All inputs | V <sub>I</sub> = 5.5 V or GND | 0 to 5.5 V | | ±5 | μΑ | | | I <sub>off</sub> | Y output | $V_I$ or $V_O = 0$ to 5.5 V | 0 | | ±10 | μΑ | | | I <sub>CC</sub> | | $V_I = V_{CC}$ or GND, $I_O = 0$ | 1.65 V to 5.5 V | | 10 | μΑ | | | ΔI <sub>CC</sub> | CTRL and A inputs | One input at $V_{CC} = 0.6 \text{ V}$ , Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V | | 500 | μA | | | C <sub>i</sub> | CTRL and A inputs | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | 3.5 | | pF | | | | XIN | | | 6 | | | | Submit Documentation Feedback <sup>(1)</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . (2) $V_{IL} = 0 \text{ V}$ and $V_{IH} = V_{CC}$ for XOUT and OSCOUT; the standard $V_{T+}$ and $V_{T-}$ levels should be applied for the Y output. # 7.6 Switching Characteristics, $C_L = 15 pF$ over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO (OUTPUT) | V <sub>CC</sub> = ± 0.1 | | V <sub>CC</sub> = 2<br>± 0.2 | | V <sub>CC</sub> = 0.3 | | V <sub>CC</sub> = | 5 V<br>5 V | UNIT | |-----------------|---------|-------------|-------------------------|------|------------------------------|------|-----------------------|------|-------------------|------------|------| | | (INPUT) | (INPUT) (OI | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | Α | Υ | 2.8 | 15.1 | 1.6 | 5.7 | 1.5 | 4.6 | 0.9 | 4.4 | | | 4 | XIN | XOUT | 1.7 | 9.6 | 1 | 3.2 | 1.1 | 2.4 | 0.9 | 1.8 | 20 | | t <sub>pd</sub> | AIIN | OSCOUT | 2.6 | 17.2 | 2 | 5.6 | 2 | 4.1 | 1.5 | 3.2 | ns | | | CTRL | XOUT | 3 | 28.2 | 1.8 | 14.4 | 1.5 | 12.2 | 1.1 | 10.2 | | # 7.7 Switching Characteristics, $C_L = 30 \text{ pF}$ or 50 pF over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | | ` | | | , , | • | , | | | | |-----------------|---------|-------------|-------------------------|------|------------------------------|-----|------------------------------|------|-------------------------|------------|------| | PARAMETER | FROM | TO (OUTPUT) | V <sub>CC</sub> = ± 0.1 | | V <sub>CC</sub> = :<br>± 0.2 | | V <sub>CC</sub> = :<br>± 0.3 | | V <sub>CC</sub> = ± 0.5 | 5 V<br>5 V | UNIT | | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | Α | Υ | 3 | 17.3 | 1.8 | 7.4 | 1.8 | 6.4 | 1 | 5.3 | | | | XIN | XOUT | 1.2 | 15.8 | 0.8 | 5.8 | 1 | 5.4 | 0.6 | 4.6 | no | | t <sub>pd</sub> | AIN | OSCOUT | 3.5 | 25.7 | 2.6 | 7.1 | 2.8 | 7.8 | 2 | 6.7 | ns | | | CTRL | XOUT | 3.3 | 24.5 | 2.1 | 12 | 1.9 | 12.7 | 1.1 | 11.2 | | ### 7.8 Operating Characteristics $T_{\Delta} = 25^{\circ}C$ | PARAMETER CONI | | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | V <sub>CC</sub> = 5 V<br>TYP | UNIT | |-----------------|-------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------------------------------|------| | C <sub>pd</sub> | Power dissipation capacitance | f = 10 MHz | 25 | 26 | 29 | 39 | pF | #### 7.9 Typical Characteristics Figure 1 shows the open-loop-gain characteristics of the unbuffered inverter of the LVC1404 (that is, between XIN and XOUT). The device provides a high gain over a wide range of frequencies. Figure 1. Open-Loop-Gain Characteristics #### 8 Parameter Measurement Information | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | ., | INPUTS | | ., | ., | | R <sub>L</sub> | R <sub>L</sub> | ., | |-------------------|-----------------|--------------------------------|--------------------|-------------------|-------|---------------------------|--------------------|------------| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | (Except t <sub>PZ</sub> ) | (t <sub>PZ</sub> ) | $V_\Delta$ | | 1.8 V ± 0.15 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>1 M</b> Ω | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>1 Μ</b> Ω | <b>1 k</b> Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | 3 V | ≤2.5 ns | 1.5 V | 6 V | 15 pF | <b>1 Μ</b> Ω | <b>1 k</b> Ω | 0.3 V | | 5 V $\pm$ 0.5 V | V <sub>CC</sub> | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>1 Μ</b> Ω | <b>1 k</b> Ω | 0.3 V | - NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - H. All parameters and waveforms are not applicable to all devices. Figure 2. Load Circuit and Voltage Waveforms Submit Documentation Feedback #### **Parameter Measurement Information (continued)** | TEST | <b>S</b> 1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | | INI | INPUTS | | v | | _ | .,, | |-------------------|-----------------|--------------------------------|--------------------|-------------------|-------|----------------|--------------| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | R <sub>L</sub> | $V_{\Delta}$ | | 1.8 V ± 0.15 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | 500 Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | 3 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | 5 V $\pm$ 0.5 V | V <sub>CC</sub> | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | 500 Ω | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \ \Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms Product Folder Links: SN74LVC1404 #### 9 Detailed Description #### 9.1 Overview The SN74LVC1404 device consists of one inverter with a Schmitt-trigger input and two unbuffered inverters. It is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation. XIN and XOUT pins can be connected to a crystal or resonator in oscillator applications. The SN74LVC1404 device provides an additional unbuffered inverter (OSCOUT) and a Schmitt-trigger input inverter for signal conditioning (see the *Functional Block Diagram*). The control (CTRL) input disables the oscillator circuit to reduce power consumption. The oscillator circuit is disabled and the XOUT output is set to low level when CTRL is low. To ensure the oscillator circuit remains disabled during power up or power down, CTRL should be connected to GND through a pulldown resistor. The minimum value of the resistor is determined by the current-sourcing capability of the driver. This device is fully specified for partial-power-down applications using $I_{\text{off}}$ . The $I_{\text{off}}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package. #### 9.2 Functional Block Diagram #### 9.3 Feature Description - · Wide operating voltage range - Operates from 1.65 V to 5.5 V - Has buffered output and un-buffered output from oscillator - Schmitt-trigger buffer - Allows for extra buffering of the oscillator output - I<sub>\*"</sub> feature - Allows voltages on the inputs and outputs when V<sub>CC</sub> is 0 V ## 9.4 Device Functional Modes **Table 1. Function Table** | INP | JTS | OU | TPUTS | |------|-----|------|--------| | CTRL | XIN | XOUT | OSCOUT | | Н | L | Н | Г | | Н | Н | L | Н | | L | X | L | Н | **Table 2. Function Table** | INPUT<br>A | OUTPUT<br>Y | |------------|-------------| | L | Н | | Н | L | Product Folder Links: SN74LVC1404 ### 10 Application and Implementation #### 10.1 Application Information Figure 4 shows a typical application of the SN74LVC1404 device in a Pierce oscillator circuit. The output voltage can be conditioned further by connecting OSCOUT to the Schmitt-trigger input inverter. The Schmitt-trigger input inverter produces a rail-to-rail voltage waveform. The recommended load for the crystal, shown in this example, is 16 pF. The value of the recommended load (C<sub>L</sub>) can be found in the crystal manufacturer's data sheet. Values $C_L = \frac{C_1 \, C_2}{C_1 + C_2} \quad \text{and} \quad C_2 \quad \text{are chosen so that} \quad C_1 \neq C_2. \quad R_s \quad \text{is the current-limiting resistor, and the value depends on the maximum power dissipation of the crystal. Generally, the recommended value of <math>R_s$ is specified in the crystal manufacturer's data sheet and, usually, this value is approximately equal to the reactance of $C_2$ at resonance frequency, that is, $R_S = X_{C2}$ . $R_F$ is the feedback resistor that is used to bias the inverter in the linear region of operation. Usually, the value is chosen to be within 1 M $\Omega$ to 10 M $\Omega$ . #### 10.2 Typical Application Figure 4. Typical Application Diagram 2 Submit Documentation Feedback #### **Typical Application (continued)** ## 10.2.1 Design Requirements - The open-loop gain of the unbuffered inverter decreases as power-supply voltage decreases. This decreases the closed-loop gain of the oscillator circuit. The value of R<sub>s</sub> can be decreased to increase the closed-loop gain, while maintaining the power dissipation of the crystal within the maximum limit. - R<sub>s</sub> and C<sub>2</sub> form a low-pass filter and reduce spurious oscillations. Component values can be adjusted, based on the desired cutoff frequency. - C<sub>2</sub> can be increased over C<sub>1</sub> to increase the phase shift and help in start-up of the oscillator. Increasing C<sub>2</sub> may affect the duty cycle of the output voltage. - At high frequency, phase shift due to R<sub>s</sub> becomes significant. In this case, R<sub>s</sub> can be replaced by a capacitor to reduce the phase shift. #### 10.2.2 Detailed Design Procedure - 1. Recommended Input Conditions - Rise time and fall time specs: See (Δt/ΔV) in the Recommended Operating Conditions table. - Specified high and low levels: See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommend Output Conditions - Load currents should not exceed 50 mA per output and 100 mA total for the part. - Outputs should not be pulled above V<sub>CC</sub>. ### 10.2.2.1 Testing After the selection of proper component values, the oscillator circuit should be tested, using these components, to ensure that the oscillator circuit shows required performance over the recommended operating conditions. - Without a crystal, the oscillator circuit should not oscillate. To check this, the crystal can be replaced by its equivalent parallel-resonant resistance. - When the power-supply voltage drops, the closed-loop gain of the oscillator circuit reduces. Ensure that the circuit oscillates at the appropriate frequency at the lowest V<sub>CC</sub> and highest V<sub>CC</sub>. - Ensure that the duty cycle, start-up time, and frequency drift over time is within the system requirements. Product Folder Links: SN74LVC1404 # **Typical Application (continued)** # 10.2.3 Application Curves #### 10.2.3.1 LVC1404 in 25-MHz Crystal-Oscillator Circuit $C_1 \approx C_2 = 30 \text{ pF} \tag{1}$ $X_{C2} = 200 \Omega$ (capacitive reactance at resonance frequency, that is, 25 MHz) (2) $V_{CC} = 3.3 \text{ V} \tag{3}$ Figure 5. Effect of R<sub>S</sub> on Oscillator Waveform (Frequency = 25 MHz) Table 3. Effect of $R_S$ on Duty Cycle and $I_{CC}$ (Frequency = 25 MHz) | R <sub>S</sub><br>(Ω) | I <sub>CC</sub><br>(mA) | Positive Duty Cycle (%) | |-----------------------|-------------------------|-------------------------| | 0 | 22.2 | 43 | | 240 | 11.1 | 45.9 | | 2 k | 7.3 | 47.3 | | 10 k | 8.6 | 46.7 | #### 10.2.3.2 LVC1404 in 10-MHz Crystal-Oscillator Circuit $$C_1 \approx C_2 = 30 \text{ pF} \tag{4}$$ $X_{C2} = 480 \Omega$ (capacitive reactance at resonance frequency, that is, 10 MHz) (5) $V_{CC} = 3.3 \text{ V} \tag{6}$ Figure 6. Effect of R<sub>S</sub> on Oscillator Waveform (Frequency = 10 MHz) Table 4. Effect of R<sub>S</sub> on Duty Cycle and I<sub>CC</sub> (Frequency = 10 MHz) | R <sub>S</sub><br>(Ω) | I <sub>CC</sub><br>(mA) | Positive Duty Cycle (%) | |-----------------------|-------------------------|-------------------------| | 450 | 6.9 | 40 | | 3 k | 8.4 | 47.6 | | 10 k | 15.1 | 43.9 | #### 10.2.3.3 LVC1404 in 2-MHz Crystal-Oscillator Circuit $$C_1 \approx C_2 = 30 \text{ pF} \tag{7}$$ $$X_{C2} = 2.4 \text{ k}\Omega$$ (capacitive reactance at resonance frequency, that is, 2 MHz) (8) $$V_{CC} = 3.3 \text{ V} \tag{9}$$ Figure 7. Effect of $R_S$ on Oscillator Waveform (Frequency = 2 MHz) Table 5. Effect of R<sub>S</sub> on Duty Cycle and I<sub>CC</sub> (Frequency = 2 MHz) | R <sub>S</sub><br>(Ω) | I <sub>CC</sub><br>(mA) | Positive Duty Cycle (%) | |-----------------------|-------------------------|-------------------------| | 240 | 11.1 | 45.9 | | 2 k | 7.3 | 47.3 | | 10 k | 8.6 | 46.7 | Product Folder Links: SN74LVC1404 #### 10.2.3.4 LVC1404 in 100-kHz Crystal-Oscillator Circuit $C_1 \approx C_2 = 30 \text{ pF} \tag{10}$ $X_{C2} = 48 \text{ k}\Omega$ (capacitive reactance at resonance frequency, that is, 100 kHz) (11) $V_{CC} = 3.3 \text{ V} \tag{12}$ Figure 8. Effect of R<sub>S</sub> on Oscillator Waveform (Frequency = 100 kHz) Table 6. Effect of $R_S$ on Duty Cycle and $I_{CC}$ (Frequency = 100 kHz) | R <sub>S</sub><br>(Ω) | I <sub>CC</sub><br>(mA) | Positive Duty Cycle (%) | |-----------------------|-------------------------|-------------------------| | 50 k | 9 | 46.4 | | 100 k | 9.5 | 46.1 | | 220 k | 13.7 | 44.3 | #### 11 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Recommended Operating Conditions table. Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 µf is recommended; if there are multiple V<sub>CC</sub> pins, then 0.01 µf or 0.022 µf is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 µf and a 1 uf are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. #### 12 Layout #### 12.1 Layout Guidelines When using multiple-bit logic devices, inputs should never float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 9 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub>, whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the output section of the part when asserted. This will not disable the input section of the I/Os, so they cannot float when disabled. #### 12.2 Layout Example Figure 9. Layout Diagram Copyright © 2003-2014, Texas Instruments Incorporated Product Folder Links: SN74LVC1404 ### 13 Device and Documentation Support #### 13.1 Trademarks NanoFree is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 13.2 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 13.3 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN74LVC1404 ## PACKAGE OPTION ADDENDUM 10-Jun-2014 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | SN74LVC1404DCTR | ACTIVE | SM8 | DCT | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CA4<br>Z | Samples | | SN74LVC1404DCUR | ACTIVE | US8 | DCU | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CA4R | Samples | | SN74LVC1404YZPR | ACTIVE | DSBGA | YZP | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | (447 ~ 44N) | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** 10-Jun-2014 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 13-Dec-2013 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC1404DCUR | US8 | DCU | 8 | 3000 | 180.0 | 8.4 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | SN74LVC1404YZPR | DSBGA | YZP | 8 | 3000 | 178.0 | 9.2 | 1.02 | 2.02 | 0.63 | 4.0 | 8.0 | Q1 | www.ti.com 13-Dec-2013 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC1404DCUR | US8 | DCU | 8 | 3000 | 202.0 | 201.0 | 28.0 | | SN74LVC1404YZPR | DSBGA | YZP | 8 | 3000 | 220.0 | 220.0 | 35.0 | ## DCT (R-PDSO-G8) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion - D. Falls within JEDEC MO-187 variation DA. # DCT (R-PDSO-G8) ## PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # DCU (R-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: - : A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-187 variation CA. DCU (S-PDSO-G8) PLASTIC SMALL OUTLINE PACKAGE (DIE DOWN) NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. YZP (R-XBGA-N8) DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. NanoFree™ package configuration. NanoFree is a trademark of Texas Instruments. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID <u>www.ti-rfid.com</u> OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> # AMEYA360 Components Supply Platform # **Authorized Distribution Brand:** # Website: Welcome to visit www.ameya360.com # Contact Us: # > Address: 401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China # > Sales: Direct +86 (21) 6401-6692 Email amall@ameya360.com QQ 800077892 Skype ameyasales1 ameyasales2 # Customer Service : Email service@ameya360.com # Partnership : Tel +86 (21) 64016692-8333 Email mkt@ameya360.com