

# FDML7610S PowerTrench<sup>®</sup> Power Stage Asymmetric Dual N-Channel MOSFET

### Features

### Q1: N-Channel

- Max  $r_{DS(on)}$  = 7.5 m $\Omega$  at V<sub>GS</sub> = 10 V, I<sub>D</sub> = 12 A
- Max  $r_{DS(on)}$  = 12 m $\Omega$  at V<sub>GS</sub> = 4.5 V, I<sub>D</sub> = 10 A

### Q2: N-Channel

- Max  $r_{DS(on)}$  = 4.2 m $\Omega$  at V<sub>GS</sub> = 10 V, I<sub>D</sub> = 17 A
- Max  $r_{DS(on)}$  = 5.5 m $\Omega$  at V<sub>GS</sub> = 4.5 V, I<sub>D</sub> = 14 A
- RoHS Compliant



This device includes two specialized N-Channel MOSFETs in a dual MLP package. The switch node has been internally connected to enable easy placement and routing of synchronous buck converters. The control MOSFET (Q1) and synchronous SyncFET<sup>TM</sup> (Q2) have been designed to provide optimal power efficiency.

### Applications

- Computing
- Communications
- General Purpose Point of Load
- Notebook V<sub>CORE</sub>



# MOSFET Maximum Ratings T<sub>A</sub> = 25 °C unless otherwise noted

| Symbol                            | Parameter                                        |                        |                   | Q2                | Units |  |
|-----------------------------------|--------------------------------------------------|------------------------|-------------------|-------------------|-------|--|
| V <sub>DS</sub>                   | Drain to Source Voltage                          |                        | 30                | 30                | V     |  |
| V <sub>GS</sub>                   | Gate to Source Voltage                           | (Note 3)               | ±20               | ±20               | V     |  |
|                                   | Drain Current -Continuous (Package limited)      | T <sub>C</sub> = 25 °C | 30                | 28                | A     |  |
| I <sub>D</sub>                    | -Continuous (Silicon limited)                    | T <sub>C</sub> = 25 °C | 40                | 60                |       |  |
|                                   | -Continuous                                      | T <sub>A</sub> = 25 °C | 12 <sup>1a</sup>  | 17 <sup>1b</sup>  |       |  |
|                                   | -Pulsed                                          |                        | 40                | 40                |       |  |
| P <sub>D</sub>                    | Power Dissipation for Single Operation           | T <sub>A</sub> = 25 °C | 2.1 <sup>1a</sup> | 2.2 <sup>1b</sup> | 14/   |  |
|                                   |                                                  | T <sub>A</sub> = 25 °C | 0.8 <sup>1c</sup> | 0.9 <sup>1d</sup> | W     |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                        | -55 to            | +150              | °C    |  |

## **Thermal Characteristics**

| $R_{	ext{	heta}JA}$ | Thermal Resistance, Junction to Ambient | 60 <sup>1a</sup>  | 56 <sup>1b</sup>  |      |
|---------------------|-----------------------------------------|-------------------|-------------------|------|
| $R_{\thetaJA}$      | Thermal Resistance, Junction to Ambient | 150 <sup>1c</sup> | 140 <sup>1d</sup> | °C/W |
| $R_{\theta JC}$     | Thermal Resistance, Junction to Case    | 4                 | 3.5               |      |

### Package Marking and Ordering Information

| Device Marking | Device    | Package  | Reel Size | Tape Width | Quantity   |  |
|----------------|-----------|----------|-----------|------------|------------|--|
| FDML7610S      | FDML7610S | MLP3X4.5 | 13 "      | 12 mm      | 3000 units |  |

| Т        |
|----------|
|          |
| Z        |
| 2        |
| 5        |
| 6        |
| Ľ        |
| 0        |
| õ        |
| <u> </u> |
| Τ        |
| 0        |
| Ś        |
| è        |
| -        |
| -        |
| 2        |
| 4        |
| 2        |
| 4        |
| ھ        |
| 6        |
|          |
| õ        |
| ž        |
| ×.       |
| ¥        |
|          |
| õ        |
| ຜົ       |
| <u></u>  |
| E        |
|          |

| Symbol                                 | Parameter                                                   | Test Conditions                                                                                                                                                    | Туре     | Min      | Тур               | Max             | Units    |
|----------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-------------------|-----------------|----------|
| Off Chara                              | cteristics                                                  |                                                                                                                                                                    |          |          |                   |                 |          |
| BV <sub>DSS</sub>                      | Drain to Source Breakdown Voltage                           | $I_D = 250 \ \mu A, \ V_{GS} = 0 \ V$<br>$I_D = 1 \ mA, \ V_{GS} = 0 \ V$                                                                                          | Q1<br>Q2 | 30<br>30 |                   |                 | V        |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$   | Breakdown Voltage Temperature<br>Coefficient                | $I_D = 250 \ \mu$ A, referenced to 25 °C<br>$I_D = 10 \ m$ A, referenced to 25 °C                                                                                  | Q1<br>Q2 |          | 15<br>14          |                 | mV/°C    |
| DSS                                    | Zero Gate Voltage Drain Current                             | $V_{DS} = 24 V, V_{GS} = 0 V$                                                                                                                                      | Q1<br>Q2 |          |                   | 1<br>500        | μΑ<br>μΑ |
| GSS                                    | Gate to Source Leakage Current                              | $V_{GS}$ = 20 V, $V_{DS}$ = 0 V                                                                                                                                    | Q1<br>Q2 |          |                   | 100<br>100      | nA<br>nA |
| On Chara                               | cteristics                                                  |                                                                                                                                                                    |          |          |                   |                 |          |
| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}$ , $I_D = 250 \ \mu A$<br>$V_{GS} = V_{DS}$ , $I_D = 1 \ m A$                                                                                     | Q1<br>Q2 | 1<br>1   | 1.8<br>1.8        | 3<br>3          | V        |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu$ A, referenced to 25 °C<br>$I_D = 10 \ m$ A, referenced to 25 °C                                                                                  | Q1<br>Q2 |          | -6<br>-5          |                 | mV/°C    |
| <b></b> .                              | Drain to Source On Resistance                               |                                                                                                                                                                    | Q1       |          | 6.0<br>8.5<br>8.3 | 7.5<br>12<br>12 | mΩ       |
| r <sub>DS(on)</sub>                    | Drain to Source On Resistance                               |                                                                                                                                                                    | Q2       |          | 3.2<br>4.1<br>4.1 | 4.2<br>5.5<br>6 | 11152    |
| 9 <sub>FS</sub>                        | Forward Transconductance                                    | $V_{DS} = 5 V, I_D = 12 A$<br>$V_{DS} = 5 V, I_D = 17 A$                                                                                                           | Q1<br>Q2 |          | 63<br>86          |                 | S        |
| Dynamic                                | Characteristics                                             |                                                                                                                                                                    |          |          |                   |                 |          |
| C <sub>iss</sub>                       | Input Capacitance                                           | Q1:<br>$V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V}, \text{ f} = 1 \text{ MHZ}$<br>Q2:<br>$V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V}, \text{ f} = 1 \text{ MHZ}$ |          |          | 1315<br>2960      | 1750<br>3940    | pF       |
| C <sub>oss</sub>                       | Output Capacitance                                          |                                                                                                                                                                    |          |          | 455<br>1135       | 600<br>1510     | pF       |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                                |                                                                                                                                                                    |          |          | 45<br>100         | 70<br>150       | pF       |
| R <sub>g</sub>                         | Gate Resistance                                             |                                                                                                                                                                    | Q1<br>Q2 |          | 0.9<br>0.6        |                 | Ω        |
| Switching                              | g Characteristics                                           |                                                                                                                                                                    |          |          |                   |                 |          |
| t <sub>d(on)</sub>                     | Turn-On Delay Time                                          | Q1:                                                                                                                                                                | Q1<br>Q2 |          | 8.6<br>13         | 18<br>23        | ns       |
| t <sub>r</sub>                         | Rise Time                                                   | $V_{DD}$ = 15 V, I <sub>D</sub> = 12 A,<br>V <sub>GS</sub> = 10 V, R <sub>GEN</sub> = 6 Ω                                                                          | Q1<br>Q2 |          | 2.5<br>4          | 10<br>10        | ns       |
| t <sub>d(off)</sub>                    | Turn-Off Delay Time                                         | Q2:                                                                                                                                                                | Q1<br>Q2 |          | 20<br>31          | 32<br>49        | ns       |
| t <sub>f</sub>                         | Fall Time                                                   | - V <sub>DD</sub> = 15 V, I <sub>D</sub> = 17 A,<br>V <sub>GS</sub> = 10 V, R <sub>GEN</sub> = 6 Ω                                                                 | Q1<br>Q2 |          | 2.3<br>3.1        | 10<br>10        | ns       |
| Qg                                     | Total Gate Charge                                           | $V_{GS} = 0$ V to 10 V Q1                                                                                                                                          | Q1<br>Q2 |          | 20<br>43          | 28<br>60        | nC       |
| Qg                                     | Total Gate Charge                                           | $V_{GS} = 0 V \text{ to } 4.5 V I_D = 12 \text{ A}$                                                                                                                | Q1<br>Q2 |          | 9.3<br>20         | 13<br>28        | nC       |
| Q <sub>gs</sub>                        | Gate to Source Gate Charge                                  | Q2<br>V <sub>DD</sub> = 15 V,                                                                                                                                      | Q1<br>Q2 |          | 4.3<br>8.9        |                 | nC       |
| Q <sub>gd</sub>                        | Gate to Drain "Miller" Charge                               | V <sub>DD</sub> = 13 V,<br>I <sub>D</sub> = 17A                                                                                                                    | Q1<br>Q2 |          | 2.2<br>4.7        |                 | nC       |

| Symbol          | Parameter                                          | Test Conditions                               | Туре     | Min | Тур                       | Max        | Units |
|-----------------|----------------------------------------------------|-----------------------------------------------|----------|-----|---------------------------|------------|-------|
| Drain-Sou       | urce Diode Characteristics                         |                                               |          |     |                           |            |       |
| / <sub>SD</sub> | Source to Drain Diode Forward Voltage              |                                               | Q1<br>Q2 |     | 0.8<br>0.8                | 1.2<br>1.2 | V     |
| rr              | Reverse Recovery Time                              | Q1<br>I <sub>F</sub> = 12 A, di/dt = 100 A/µs | Q1<br>Q2 |     | 27<br>35                  | 43<br>56   | ns    |
| ۵ <sub>۲۲</sub> | Reverse Recovery Charge                            | Q2<br>I <sub>F</sub> = 17 A, di/dt = 300 A/µs | Q1<br>Q2 |     | 10<br>40                  | 18<br>64   | nC    |
| -               | c. 150 °C/W when mounter<br>minimum ned of 2 or or |                                               |          |     | n mounted                 |            |       |
|                 | c. 150 °C/W when mounte<br>minimum pad of 2 oz co  |                                               |          |     | n mounted<br>of 2 oz copy |            |       |
|                 | 00000                                              | 00000                                         |          |     |                           |            |       |



©2013 Fairchild Semiconductor Corporation FDML7610S Rev.C1

4



FDML7610S PowerTrench<sup>®</sup> Power Stage





FDML7610S Rev.C1

www.fairchildsemi.com







# Typical Characteristics (continued)

# SyncFET<sup>™</sup> Schottky body diode Characteristics

Fairchild's SyncFET<sup>TM</sup> process embeds a Schottky diode in parallel with PowerTrench MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 25 shows the reverse recovery characteristic of the FDML7610S.

Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device.



Figure 25. FDML7610S SyncFET<sup>TM</sup> body diode reverse recovery characteristic



Figure 26. SyncFET<sup>TM</sup> body diode reverse leakage versus drain-source voltage

# **Application Information**

### 1. Switch Node Ringing Suppression

Fairchild's Power Stage products incorporate a proprietary design\* that minimizes the peak overshoot, ringing voltage on the switch node (PHASE) without the need of any external snubbing components in a buck converter. As shown in the figure 29, the Power Stage solution rings significantly less than competitor solutions under the same set of test conditions.







### 2. Recommended PCB Layout Guidelines

As a PCB designer, it is necessary to address critical issues in layout to minimize losses and optimize the performance of the power train. Power Stage is a high power density solution and all high current flow paths, such as VIN (D1), PHASE (S1/D2) and GND (S2), should be short and wide for better and stable current flow, heat radiation and system performance. A recommended layout procedure is discussed below to maximize the electrical and thermal performance of the part.





Figure 31. Recommended PCB Layout

#### Following is a guideline, not a requirement which the PCB designer should consider:

1. Input ceramic bypass capacitors C1 and C2 must be placed close to the D1 and S2 pins of Power Stage to help reduce parasitic inductance and high frequency conduction loss induced by switching operation. C1 and C2 show the bypass capacitors placed close to the part between D1 and S2. Input capacitors should be connected in parallel close to the part. Multiple input caps can be connected depending upon the application.

2. The PHASE copper trace serves two purposes; In addition to being the current path from the Power Stage package to the output inductor (L), it also serves as heat sink for the lower FET in the Power Stage package. The trace should be short and wide enough to present a low resistance path for the high current flow between the Power Stage and the inductor. This is done to minimize conduction losses and limit temperature rise. Please note that the PHASE node is a high voltage and high frequency switching node with high noise potential. Care should be taken to minimize coupling to adjacent traces. The reference layout in figure 31 shows a good balance between the thermal and electrical performance of Power Stage.

3. Output inductor location should be as close as possible to the Power Stage device for lower power loss due to copper trace resistance. A shorter and wider PHASE trace to the inductor reduces the conduction loss. Preferably the Power Stage should be directly in line (as shown in figure 31) with the inductor for space savings and compactness.

4. The PowerTrench<sup>®</sup> Technology MOSFETs used in the Power Stage are effective at minimizing phase node ringing. It allows the part to operate well within the breakdown voltage limits. This eliminates the need to have an external snubber circuit in most cases. If the designer chooses to use an RC snubber, it should be placed close to the part between the PHASE pad and S2 pins to dampen the high-frequency ringing.

5. The driver IC should be placed close to the Power Stage part with the shortest possible paths for the High Side gate and Low Side gates through a wide trace connection. This eliminates the effect of parasitic inductance and resistance between the driver and the MOSFET and turns the devices on and off as efficiently as possible. At higher-frequency operation this impedance can limit the gate current trying to charge the MOSFET input capacitance. This will result in slower rise and fall times and additional switching losses. Power Stage has both the gate pins on the same side of the package which allows for back mounting of the driver IC to the board. This provides a very compact path for the drive signals and improves efficiency of the part.

6. S2 pins should be connected to the GND plane with multiple vias for a low impedance grounding. Poor grounding can create a noise transient offset voltage level between S2 and driver ground. This could lead to faulty operation of the gate driver and MOSFET.

7. Use multiple vias on each copper area to interconnect top, inner and bottom layers to help smooth current flow and heat conduction. Vias should be relatively large, around 8 mils to 10 mils, and of reasonable inductance. Critical high frequency components such as ceramic bypass caps should be located close to the part and on the same side of the PCB. If not feasible, they should be connected from the backside via a network of low inductance vias.





SEMICONDUCTOR

#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

2Cool™ AccuPower™ AX-CAP<sup>®</sup>\* BitSiC™ Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™ CTL™ Current Transfer Logic™ DEUXPEED Dual Cool™ **EcoSPARK**® EfficentMax™ **FSBC™** (R)

F Fairchild® Fairchild Semiconductor® FACT Quiet Series™ FACT® FAST® FastvCore™ FETBench™

F-PFS™ FRFET® Global Power Resource<sup>SM</sup> Green Bridge™ Green FPS<sup>™</sup> Green FPS™ e-Series™ Gmax™ GTO™ IntelliMAX™ **ISOPLANAR™** Marking Small Speakers Sound Louder and Better<sup>™</sup> MegaBuck™ MICROCOUPLER MicroFET™ MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ mWSaver™ OptoHiT™ **OPTOLOGIC® OPTOPLANAR<sup>®</sup>** 

FPS™

PowerTrench<sup>®</sup> PowerXS™ Programmable Active Droop™ QFET<sup>®</sup> QS™ Quiet Series™ RapidConfigure™ тм Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ Solutions for Your Success™ SPM® STEALTH™ SuperFET<sup>®</sup> SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS® SyncFET™

SYSTEM<sup>®\*</sup> GENERAL TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic® TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TranSiC<sup>®</sup> TriFault Detect™ TRUECURRENT®\* µSerDes™ **UHC**<sup>®</sup> Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™

XS™

Sync-Lock™

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN: NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used here in:

- Life support devices or systems are devices or systems which, (a) are 1. intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or 2. system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### **PRODUCT STATUS DEFINITIONS** Definition of Terms

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |
|                          |                       | Rev.                                                                                                                                                                                                |



# Authorized Distribution Brand :



# Website :

Welcome to visit www.ameya360.com

# Contact Us :

➤ Address :

401 Building No.5, JiuGe Business Center, Lane 2301, Yishan Rd Minhang District, Shanghai , China

- > Sales :
  - Direct +86 (21) 6401-6692
  - Email amall@ameya360.com
  - QQ 800077892
  - Skype ameyasales1 ameyasales2

# > Customer Service :

Email service@ameya360.com

# > Partnership :

Tel +86 (21) 64016692-8333

Email mkt@ameya360.com